2 * QEMU Sun4m iommu emulation
4 * Copyright (c) 2003-2005 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
32 #define DPRINTF(fmt, ...) \
33 do { printf("IOMMU: " fmt , ## __VA_ARGS__); } while (0)
35 #define DPRINTF(fmt, ...)
39 * I/O MMU used by Sun4m systems
42 * "Sun-4M System Architecture (revision 2.0) by Chuck Narad", 950-1373-01,
43 * http://mediacast.sun.com/users/Barton808/media/Sun4M_SystemArchitecture_edited2.pdf
46 #define IOMMU_NREGS (4*4096/4)
47 #define IOMMU_CTRL (0x0000 >> 2)
48 #define IOMMU_CTRL_IMPL 0xf0000000 /* Implementation */
49 #define IOMMU_CTRL_VERS 0x0f000000 /* Version */
50 #define IOMMU_CTRL_RNGE 0x0000001c /* Mapping RANGE */
51 #define IOMMU_RNGE_16MB 0x00000000 /* 0xff000000 -> 0xffffffff */
52 #define IOMMU_RNGE_32MB 0x00000004 /* 0xfe000000 -> 0xffffffff */
53 #define IOMMU_RNGE_64MB 0x00000008 /* 0xfc000000 -> 0xffffffff */
54 #define IOMMU_RNGE_128MB 0x0000000c /* 0xf8000000 -> 0xffffffff */
55 #define IOMMU_RNGE_256MB 0x00000010 /* 0xf0000000 -> 0xffffffff */
56 #define IOMMU_RNGE_512MB 0x00000014 /* 0xe0000000 -> 0xffffffff */
57 #define IOMMU_RNGE_1GB 0x00000018 /* 0xc0000000 -> 0xffffffff */
58 #define IOMMU_RNGE_2GB 0x0000001c /* 0x80000000 -> 0xffffffff */
59 #define IOMMU_CTRL_ENAB 0x00000001 /* IOMMU Enable */
60 #define IOMMU_CTRL_MASK 0x0000001d
62 #define IOMMU_BASE (0x0004 >> 2)
63 #define IOMMU_BASE_MASK 0x07fffc00
65 #define IOMMU_TLBFLUSH (0x0014 >> 2)
66 #define IOMMU_TLBFLUSH_MASK 0xffffffff
68 #define IOMMU_PGFLUSH (0x0018 >> 2)
69 #define IOMMU_PGFLUSH_MASK 0xffffffff
71 #define IOMMU_AFSR (0x1000 >> 2)
72 #define IOMMU_AFSR_ERR 0x80000000 /* LE, TO, or BE asserted */
73 #define IOMMU_AFSR_LE 0x40000000 /* SBUS reports error after
75 #define IOMMU_AFSR_TO 0x20000000 /* Write access took more than
77 #define IOMMU_AFSR_BE 0x10000000 /* Write access received error
79 #define IOMMU_AFSR_SIZE 0x0e000000 /* Size of transaction causing error */
80 #define IOMMU_AFSR_S 0x01000000 /* Sparc was in supervisor mode */
81 #define IOMMU_AFSR_RESV 0x00800000 /* Reserved, forced to 0x8 by
83 #define IOMMU_AFSR_ME 0x00080000 /* Multiple errors occurred */
84 #define IOMMU_AFSR_RD 0x00040000 /* A read operation was in progress */
85 #define IOMMU_AFSR_FAV 0x00020000 /* IOMMU afar has valid contents */
86 #define IOMMU_AFSR_MASK 0xff0fffff
88 #define IOMMU_AFAR (0x1004 >> 2)
90 #define IOMMU_AER (0x1008 >> 2) /* Arbiter Enable Register */
91 #define IOMMU_AER_EN_P0_ARB 0x00000001 /* MBus master 0x8 (Always 1) */
92 #define IOMMU_AER_EN_P1_ARB 0x00000002 /* MBus master 0x9 */
93 #define IOMMU_AER_EN_P2_ARB 0x00000004 /* MBus master 0xa */
94 #define IOMMU_AER_EN_P3_ARB 0x00000008 /* MBus master 0xb */
95 #define IOMMU_AER_EN_0 0x00010000 /* SBus slot 0 */
96 #define IOMMU_AER_EN_1 0x00020000 /* SBus slot 1 */
97 #define IOMMU_AER_EN_2 0x00040000 /* SBus slot 2 */
98 #define IOMMU_AER_EN_3 0x00080000 /* SBus slot 3 */
99 #define IOMMU_AER_EN_F 0x00100000 /* SBus on-board */
100 #define IOMMU_AER_SBW 0x80000000 /* S-to-M asynchronous writes */
101 #define IOMMU_AER_MASK 0x801f000f
103 #define IOMMU_SBCFG0 (0x1010 >> 2) /* SBUS configration per-slot */
104 #define IOMMU_SBCFG1 (0x1014 >> 2) /* SBUS configration per-slot */
105 #define IOMMU_SBCFG2 (0x1018 >> 2) /* SBUS configration per-slot */
106 #define IOMMU_SBCFG3 (0x101c >> 2) /* SBUS configration per-slot */
107 #define IOMMU_SBCFG_SAB30 0x00010000 /* Phys-address bit 30 when
109 #define IOMMU_SBCFG_BA16 0x00000004 /* Slave supports 16 byte bursts */
110 #define IOMMU_SBCFG_BA8 0x00000002 /* Slave supports 8 byte bursts */
111 #define IOMMU_SBCFG_BYPASS 0x00000001 /* Bypass IOMMU, treat all addresses
112 produced by this device as pure
114 #define IOMMU_SBCFG_MASK 0x00010003
116 #define IOMMU_ARBEN (0x2000 >> 2) /* SBUS arbitration enable */
117 #define IOMMU_ARBEN_MASK 0x001f0000
118 #define IOMMU_MID 0x00000008
120 #define IOMMU_MASK_ID (0x3018 >> 2) /* Mask ID */
121 #define IOMMU_MASK_ID_MASK 0x00ffffff
123 #define IOMMU_MSII_MASK 0x26000000 /* microSPARC II mask number */
124 #define IOMMU_TS_MASK 0x23000000 /* turboSPARC mask number */
126 /* The format of an iopte in the page tables */
127 #define IOPTE_PAGE 0xffffff00 /* Physical page number (PA[35:12]) */
128 #define IOPTE_CACHE 0x00000080 /* Cached (in vme IOCACHE or
130 #define IOPTE_WRITE 0x00000004 /* Writeable */
131 #define IOPTE_VALID 0x00000002 /* IOPTE is valid */
132 #define IOPTE_WAZ 0x00000001 /* Write as zeros */
134 #define IOMMU_PAGE_SHIFT 12
135 #define IOMMU_PAGE_SIZE (1 << IOMMU_PAGE_SHIFT)
136 #define IOMMU_PAGE_MASK ~(IOMMU_PAGE_SIZE - 1)
138 typedef struct IOMMUState
{
140 uint32_t regs
[IOMMU_NREGS
];
141 target_phys_addr_t iostart
;
146 static uint32_t iommu_mem_readl(void *opaque
, target_phys_addr_t addr
)
148 IOMMUState
*s
= opaque
;
149 target_phys_addr_t saddr
;
155 ret
= s
->regs
[saddr
];
159 ret
= s
->regs
[saddr
];
160 qemu_irq_lower(s
->irq
);
163 DPRINTF("read reg[%d] = %x\n", (int)saddr
, ret
);
167 static void iommu_mem_writel(void *opaque
, target_phys_addr_t addr
,
170 IOMMUState
*s
= opaque
;
171 target_phys_addr_t saddr
;
174 DPRINTF("write reg[%d] = %x\n", (int)saddr
, val
);
177 switch (val
& IOMMU_CTRL_RNGE
) {
178 case IOMMU_RNGE_16MB
:
179 s
->iostart
= 0xffffffffff000000ULL
;
181 case IOMMU_RNGE_32MB
:
182 s
->iostart
= 0xfffffffffe000000ULL
;
184 case IOMMU_RNGE_64MB
:
185 s
->iostart
= 0xfffffffffc000000ULL
;
187 case IOMMU_RNGE_128MB
:
188 s
->iostart
= 0xfffffffff8000000ULL
;
190 case IOMMU_RNGE_256MB
:
191 s
->iostart
= 0xfffffffff0000000ULL
;
193 case IOMMU_RNGE_512MB
:
194 s
->iostart
= 0xffffffffe0000000ULL
;
197 s
->iostart
= 0xffffffffc0000000ULL
;
201 s
->iostart
= 0xffffffff80000000ULL
;
204 DPRINTF("iostart = " TARGET_FMT_plx
"\n", s
->iostart
);
205 s
->regs
[saddr
] = ((val
& IOMMU_CTRL_MASK
) | s
->version
);
208 s
->regs
[saddr
] = val
& IOMMU_BASE_MASK
;
211 DPRINTF("tlb flush %x\n", val
);
212 s
->regs
[saddr
] = val
& IOMMU_TLBFLUSH_MASK
;
215 DPRINTF("page flush %x\n", val
);
216 s
->regs
[saddr
] = val
& IOMMU_PGFLUSH_MASK
;
219 s
->regs
[saddr
] = val
;
220 qemu_irq_lower(s
->irq
);
223 s
->regs
[saddr
] = (val
& IOMMU_AER_MASK
) | IOMMU_AER_EN_P0_ARB
;
226 s
->regs
[saddr
] = (val
& IOMMU_AFSR_MASK
) | IOMMU_AFSR_RESV
;
227 qemu_irq_lower(s
->irq
);
233 s
->regs
[saddr
] = val
& IOMMU_SBCFG_MASK
;
236 // XXX implement SBus probing: fault when reading unmapped
237 // addresses, fault cause and address stored to MMU/IOMMU
238 s
->regs
[saddr
] = (val
& IOMMU_ARBEN_MASK
) | IOMMU_MID
;
241 s
->regs
[saddr
] |= val
& IOMMU_MASK_ID_MASK
;
244 s
->regs
[saddr
] = val
;
249 static CPUReadMemoryFunc
* const iommu_mem_read
[3] = {
255 static CPUWriteMemoryFunc
* const iommu_mem_write
[3] = {
261 static uint32_t iommu_page_get_flags(IOMMUState
*s
, target_phys_addr_t addr
)
264 target_phys_addr_t iopte
;
266 target_phys_addr_t pa
= addr
;
269 iopte
= s
->regs
[IOMMU_BASE
] << 4;
271 iopte
+= (addr
>> (IOMMU_PAGE_SHIFT
- 2)) & ~3;
272 cpu_physical_memory_read(iopte
, (uint8_t *)&ret
, 4);
274 DPRINTF("get flags addr " TARGET_FMT_plx
" => pte " TARGET_FMT_plx
275 ", *pte = %x\n", pa
, iopte
, ret
);
280 static target_phys_addr_t
iommu_translate_pa(target_phys_addr_t addr
,
283 target_phys_addr_t pa
;
285 pa
= ((pte
& IOPTE_PAGE
) << 4) + (addr
& ~IOMMU_PAGE_MASK
);
286 DPRINTF("xlate dva " TARGET_FMT_plx
" => pa " TARGET_FMT_plx
287 " (iopte = %x)\n", addr
, pa
, pte
);
292 static void iommu_bad_addr(IOMMUState
*s
, target_phys_addr_t addr
,
295 DPRINTF("bad addr " TARGET_FMT_plx
"\n", addr
);
296 s
->regs
[IOMMU_AFSR
] = IOMMU_AFSR_ERR
| IOMMU_AFSR_LE
| IOMMU_AFSR_RESV
|
299 s
->regs
[IOMMU_AFSR
] |= IOMMU_AFSR_RD
;
300 s
->regs
[IOMMU_AFAR
] = addr
;
301 qemu_irq_raise(s
->irq
);
304 void sparc_iommu_memory_rw(void *opaque
, target_phys_addr_t addr
,
305 uint8_t *buf
, int len
, int is_write
)
309 target_phys_addr_t page
, phys_addr
;
312 page
= addr
& IOMMU_PAGE_MASK
;
313 l
= (page
+ IOMMU_PAGE_SIZE
) - addr
;
316 flags
= iommu_page_get_flags(opaque
, page
);
317 if (!(flags
& IOPTE_VALID
)) {
318 iommu_bad_addr(opaque
, page
, is_write
);
321 phys_addr
= iommu_translate_pa(addr
, flags
);
323 if (!(flags
& IOPTE_WRITE
)) {
324 iommu_bad_addr(opaque
, page
, is_write
);
327 cpu_physical_memory_write(phys_addr
, buf
, l
);
329 cpu_physical_memory_read(phys_addr
, buf
, l
);
337 static const VMStateDescription vmstate_iommu
= {
340 .minimum_version_id
= 2,
341 .minimum_version_id_old
= 2,
342 .fields
= (VMStateField
[]) {
343 VMSTATE_UINT32_ARRAY(regs
, IOMMUState
, IOMMU_NREGS
),
344 VMSTATE_UINT64(iostart
, IOMMUState
),
345 VMSTATE_END_OF_LIST()
349 static void iommu_reset(DeviceState
*d
)
351 IOMMUState
*s
= container_of(d
, IOMMUState
, busdev
.qdev
);
353 memset(s
->regs
, 0, IOMMU_NREGS
* 4);
355 s
->regs
[IOMMU_CTRL
] = s
->version
;
356 s
->regs
[IOMMU_ARBEN
] = IOMMU_MID
;
357 s
->regs
[IOMMU_AFSR
] = IOMMU_AFSR_RESV
;
358 s
->regs
[IOMMU_AER
] = IOMMU_AER_EN_P0_ARB
| IOMMU_AER_EN_P1_ARB
;
359 s
->regs
[IOMMU_MASK_ID
] = IOMMU_TS_MASK
;
362 static int iommu_init1(SysBusDevice
*dev
)
364 IOMMUState
*s
= FROM_SYSBUS(IOMMUState
, dev
);
367 sysbus_init_irq(dev
, &s
->irq
);
369 io
= cpu_register_io_memory(iommu_mem_read
, iommu_mem_write
, s
);
370 sysbus_init_mmio(dev
, IOMMU_NREGS
* sizeof(uint32_t), io
);
375 static SysBusDeviceInfo iommu_info
= {
377 .qdev
.name
= "iommu",
378 .qdev
.size
= sizeof(IOMMUState
),
379 .qdev
.vmsd
= &vmstate_iommu
,
380 .qdev
.reset
= iommu_reset
,
381 .qdev
.props
= (Property
[]) {
382 DEFINE_PROP_HEX32("version", IOMMUState
, version
, 0),
383 DEFINE_PROP_END_OF_LIST(),
387 static void iommu_register_devices(void)
389 sysbus_register_withprop(&iommu_info
);
392 device_init(iommu_register_devices
)