target-sh4: fix reset on r2d
[qemu.git] / hw / apic.c
blobff581f078792f2558c23863343d1d7109c0f6093
1 /*
2 * APIC support
4 * Copyright (c) 2004-2005 Fabrice Bellard
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>
19 #include "hw.h"
20 #include "apic.h"
21 #include "qemu-timer.h"
22 #include "host-utils.h"
23 #include "sysbus.h"
24 #include "trace.h"
26 /* APIC Local Vector Table */
27 #define APIC_LVT_TIMER 0
28 #define APIC_LVT_THERMAL 1
29 #define APIC_LVT_PERFORM 2
30 #define APIC_LVT_LINT0 3
31 #define APIC_LVT_LINT1 4
32 #define APIC_LVT_ERROR 5
33 #define APIC_LVT_NB 6
35 /* APIC delivery modes */
36 #define APIC_DM_FIXED 0
37 #define APIC_DM_LOWPRI 1
38 #define APIC_DM_SMI 2
39 #define APIC_DM_NMI 4
40 #define APIC_DM_INIT 5
41 #define APIC_DM_SIPI 6
42 #define APIC_DM_EXTINT 7
44 /* APIC destination mode */
45 #define APIC_DESTMODE_FLAT 0xf
46 #define APIC_DESTMODE_CLUSTER 1
48 #define APIC_TRIGGER_EDGE 0
49 #define APIC_TRIGGER_LEVEL 1
51 #define APIC_LVT_TIMER_PERIODIC (1<<17)
52 #define APIC_LVT_MASKED (1<<16)
53 #define APIC_LVT_LEVEL_TRIGGER (1<<15)
54 #define APIC_LVT_REMOTE_IRR (1<<14)
55 #define APIC_INPUT_POLARITY (1<<13)
56 #define APIC_SEND_PENDING (1<<12)
58 #define ESR_ILLEGAL_ADDRESS (1 << 7)
60 #define APIC_SV_ENABLE (1 << 8)
62 #define MAX_APICS 255
63 #define MAX_APIC_WORDS 8
65 /* Intel APIC constants: from include/asm/msidef.h */
66 #define MSI_DATA_VECTOR_SHIFT 0
67 #define MSI_DATA_VECTOR_MASK 0x000000ff
68 #define MSI_DATA_DELIVERY_MODE_SHIFT 8
69 #define MSI_DATA_TRIGGER_SHIFT 15
70 #define MSI_DATA_LEVEL_SHIFT 14
71 #define MSI_ADDR_DEST_MODE_SHIFT 2
72 #define MSI_ADDR_DEST_ID_SHIFT 12
73 #define MSI_ADDR_DEST_ID_MASK 0x00ffff0
75 #define MSI_ADDR_SIZE 0x100000
77 typedef struct APICState APICState;
79 struct APICState {
80 SysBusDevice busdev;
81 void *cpu_env;
82 uint32_t apicbase;
83 uint8_t id;
84 uint8_t arb_id;
85 uint8_t tpr;
86 uint32_t spurious_vec;
87 uint8_t log_dest;
88 uint8_t dest_mode;
89 uint32_t isr[8]; /* in service register */
90 uint32_t tmr[8]; /* trigger mode register */
91 uint32_t irr[8]; /* interrupt request register */
92 uint32_t lvt[APIC_LVT_NB];
93 uint32_t esr; /* error register */
94 uint32_t icr[2];
96 uint32_t divide_conf;
97 int count_shift;
98 uint32_t initial_count;
99 int64_t initial_count_load_time, next_time;
100 uint32_t idx;
101 QEMUTimer *timer;
102 int sipi_vector;
103 int wait_for_sipi;
106 static APICState *local_apics[MAX_APICS + 1];
107 static int apic_irq_delivered;
109 static void apic_set_irq(APICState *s, int vector_num, int trigger_mode);
110 static void apic_update_irq(APICState *s);
111 static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
112 uint8_t dest, uint8_t dest_mode);
114 /* Find first bit starting from msb */
115 static int fls_bit(uint32_t value)
117 return 31 - clz32(value);
120 /* Find first bit starting from lsb */
121 static int ffs_bit(uint32_t value)
123 return ctz32(value);
126 static inline void set_bit(uint32_t *tab, int index)
128 int i, mask;
129 i = index >> 5;
130 mask = 1 << (index & 0x1f);
131 tab[i] |= mask;
134 static inline void reset_bit(uint32_t *tab, int index)
136 int i, mask;
137 i = index >> 5;
138 mask = 1 << (index & 0x1f);
139 tab[i] &= ~mask;
142 static inline int get_bit(uint32_t *tab, int index)
144 int i, mask;
145 i = index >> 5;
146 mask = 1 << (index & 0x1f);
147 return !!(tab[i] & mask);
150 static void apic_local_deliver(APICState *s, int vector)
152 uint32_t lvt = s->lvt[vector];
153 int trigger_mode;
155 trace_apic_local_deliver(vector, (lvt >> 8) & 7);
157 if (lvt & APIC_LVT_MASKED)
158 return;
160 switch ((lvt >> 8) & 7) {
161 case APIC_DM_SMI:
162 cpu_interrupt(s->cpu_env, CPU_INTERRUPT_SMI);
163 break;
165 case APIC_DM_NMI:
166 cpu_interrupt(s->cpu_env, CPU_INTERRUPT_NMI);
167 break;
169 case APIC_DM_EXTINT:
170 cpu_interrupt(s->cpu_env, CPU_INTERRUPT_HARD);
171 break;
173 case APIC_DM_FIXED:
174 trigger_mode = APIC_TRIGGER_EDGE;
175 if ((vector == APIC_LVT_LINT0 || vector == APIC_LVT_LINT1) &&
176 (lvt & APIC_LVT_LEVEL_TRIGGER))
177 trigger_mode = APIC_TRIGGER_LEVEL;
178 apic_set_irq(s, lvt & 0xff, trigger_mode);
182 void apic_deliver_pic_intr(DeviceState *d, int level)
184 APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
186 if (level) {
187 apic_local_deliver(s, APIC_LVT_LINT0);
188 } else {
189 uint32_t lvt = s->lvt[APIC_LVT_LINT0];
191 switch ((lvt >> 8) & 7) {
192 case APIC_DM_FIXED:
193 if (!(lvt & APIC_LVT_LEVEL_TRIGGER))
194 break;
195 reset_bit(s->irr, lvt & 0xff);
196 /* fall through */
197 case APIC_DM_EXTINT:
198 cpu_reset_interrupt(s->cpu_env, CPU_INTERRUPT_HARD);
199 break;
204 #define foreach_apic(apic, deliver_bitmask, code) \
206 int __i, __j, __mask;\
207 for(__i = 0; __i < MAX_APIC_WORDS; __i++) {\
208 __mask = deliver_bitmask[__i];\
209 if (__mask) {\
210 for(__j = 0; __j < 32; __j++) {\
211 if (__mask & (1 << __j)) {\
212 apic = local_apics[__i * 32 + __j];\
213 if (apic) {\
214 code;\
222 static void apic_bus_deliver(const uint32_t *deliver_bitmask,
223 uint8_t delivery_mode,
224 uint8_t vector_num, uint8_t polarity,
225 uint8_t trigger_mode)
227 APICState *apic_iter;
229 switch (delivery_mode) {
230 case APIC_DM_LOWPRI:
231 /* XXX: search for focus processor, arbitration */
233 int i, d;
234 d = -1;
235 for(i = 0; i < MAX_APIC_WORDS; i++) {
236 if (deliver_bitmask[i]) {
237 d = i * 32 + ffs_bit(deliver_bitmask[i]);
238 break;
241 if (d >= 0) {
242 apic_iter = local_apics[d];
243 if (apic_iter) {
244 apic_set_irq(apic_iter, vector_num, trigger_mode);
248 return;
250 case APIC_DM_FIXED:
251 break;
253 case APIC_DM_SMI:
254 foreach_apic(apic_iter, deliver_bitmask,
255 cpu_interrupt(apic_iter->cpu_env, CPU_INTERRUPT_SMI) );
256 return;
258 case APIC_DM_NMI:
259 foreach_apic(apic_iter, deliver_bitmask,
260 cpu_interrupt(apic_iter->cpu_env, CPU_INTERRUPT_NMI) );
261 return;
263 case APIC_DM_INIT:
264 /* normal INIT IPI sent to processors */
265 foreach_apic(apic_iter, deliver_bitmask,
266 cpu_interrupt(apic_iter->cpu_env, CPU_INTERRUPT_INIT) );
267 return;
269 case APIC_DM_EXTINT:
270 /* handled in I/O APIC code */
271 break;
273 default:
274 return;
277 foreach_apic(apic_iter, deliver_bitmask,
278 apic_set_irq(apic_iter, vector_num, trigger_mode) );
281 void apic_deliver_irq(uint8_t dest, uint8_t dest_mode,
282 uint8_t delivery_mode, uint8_t vector_num,
283 uint8_t polarity, uint8_t trigger_mode)
285 uint32_t deliver_bitmask[MAX_APIC_WORDS];
287 trace_apic_deliver_irq(dest, dest_mode, delivery_mode, vector_num,
288 polarity, trigger_mode);
290 apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
291 apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, polarity,
292 trigger_mode);
295 void cpu_set_apic_base(DeviceState *d, uint64_t val)
297 APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
299 trace_cpu_set_apic_base(val);
301 if (!s)
302 return;
303 s->apicbase = (val & 0xfffff000) |
304 (s->apicbase & (MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE));
305 /* if disabled, cannot be enabled again */
306 if (!(val & MSR_IA32_APICBASE_ENABLE)) {
307 s->apicbase &= ~MSR_IA32_APICBASE_ENABLE;
308 cpu_clear_apic_feature(s->cpu_env);
309 s->spurious_vec &= ~APIC_SV_ENABLE;
313 uint64_t cpu_get_apic_base(DeviceState *d)
315 APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
317 trace_cpu_get_apic_base(s ? (uint64_t)s->apicbase: 0);
319 return s ? s->apicbase : 0;
322 void cpu_set_apic_tpr(DeviceState *d, uint8_t val)
324 APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
326 if (!s)
327 return;
328 s->tpr = (val & 0x0f) << 4;
329 apic_update_irq(s);
332 uint8_t cpu_get_apic_tpr(DeviceState *d)
334 APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
336 return s ? s->tpr >> 4 : 0;
339 /* return -1 if no bit is set */
340 static int get_highest_priority_int(uint32_t *tab)
342 int i;
343 for(i = 7; i >= 0; i--) {
344 if (tab[i] != 0) {
345 return i * 32 + fls_bit(tab[i]);
348 return -1;
351 static int apic_get_ppr(APICState *s)
353 int tpr, isrv, ppr;
355 tpr = (s->tpr >> 4);
356 isrv = get_highest_priority_int(s->isr);
357 if (isrv < 0)
358 isrv = 0;
359 isrv >>= 4;
360 if (tpr >= isrv)
361 ppr = s->tpr;
362 else
363 ppr = isrv << 4;
364 return ppr;
367 static int apic_get_arb_pri(APICState *s)
369 /* XXX: arbitration */
370 return 0;
373 /* signal the CPU if an irq is pending */
374 static void apic_update_irq(APICState *s)
376 int irrv, ppr;
377 if (!(s->spurious_vec & APIC_SV_ENABLE))
378 return;
379 irrv = get_highest_priority_int(s->irr);
380 if (irrv < 0)
381 return;
382 ppr = apic_get_ppr(s);
383 if (ppr && (irrv & 0xf0) <= (ppr & 0xf0))
384 return;
385 cpu_interrupt(s->cpu_env, CPU_INTERRUPT_HARD);
388 void apic_reset_irq_delivered(void)
390 trace_apic_reset_irq_delivered(apic_irq_delivered);
392 apic_irq_delivered = 0;
395 int apic_get_irq_delivered(void)
397 trace_apic_get_irq_delivered(apic_irq_delivered);
399 return apic_irq_delivered;
402 static void apic_set_irq(APICState *s, int vector_num, int trigger_mode)
404 apic_irq_delivered += !get_bit(s->irr, vector_num);
406 trace_apic_set_irq(apic_irq_delivered);
408 set_bit(s->irr, vector_num);
409 if (trigger_mode)
410 set_bit(s->tmr, vector_num);
411 else
412 reset_bit(s->tmr, vector_num);
413 apic_update_irq(s);
416 static void apic_eoi(APICState *s)
418 int isrv;
419 isrv = get_highest_priority_int(s->isr);
420 if (isrv < 0)
421 return;
422 reset_bit(s->isr, isrv);
423 /* XXX: send the EOI packet to the APIC bus to allow the I/O APIC to
424 set the remote IRR bit for level triggered interrupts. */
425 apic_update_irq(s);
428 static int apic_find_dest(uint8_t dest)
430 APICState *apic = local_apics[dest];
431 int i;
433 if (apic && apic->id == dest)
434 return dest; /* shortcut in case apic->id == apic->idx */
436 for (i = 0; i < MAX_APICS; i++) {
437 apic = local_apics[i];
438 if (apic && apic->id == dest)
439 return i;
440 if (!apic)
441 break;
444 return -1;
447 static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
448 uint8_t dest, uint8_t dest_mode)
450 APICState *apic_iter;
451 int i;
453 if (dest_mode == 0) {
454 if (dest == 0xff) {
455 memset(deliver_bitmask, 0xff, MAX_APIC_WORDS * sizeof(uint32_t));
456 } else {
457 int idx = apic_find_dest(dest);
458 memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
459 if (idx >= 0)
460 set_bit(deliver_bitmask, idx);
462 } else {
463 /* XXX: cluster mode */
464 memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
465 for(i = 0; i < MAX_APICS; i++) {
466 apic_iter = local_apics[i];
467 if (apic_iter) {
468 if (apic_iter->dest_mode == 0xf) {
469 if (dest & apic_iter->log_dest)
470 set_bit(deliver_bitmask, i);
471 } else if (apic_iter->dest_mode == 0x0) {
472 if ((dest & 0xf0) == (apic_iter->log_dest & 0xf0) &&
473 (dest & apic_iter->log_dest & 0x0f)) {
474 set_bit(deliver_bitmask, i);
477 } else {
478 break;
484 void apic_init_reset(DeviceState *d)
486 APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
487 int i;
489 if (!s)
490 return;
492 s->tpr = 0;
493 s->spurious_vec = 0xff;
494 s->log_dest = 0;
495 s->dest_mode = 0xf;
496 memset(s->isr, 0, sizeof(s->isr));
497 memset(s->tmr, 0, sizeof(s->tmr));
498 memset(s->irr, 0, sizeof(s->irr));
499 for(i = 0; i < APIC_LVT_NB; i++)
500 s->lvt[i] = 1 << 16; /* mask LVT */
501 s->esr = 0;
502 memset(s->icr, 0, sizeof(s->icr));
503 s->divide_conf = 0;
504 s->count_shift = 0;
505 s->initial_count = 0;
506 s->initial_count_load_time = 0;
507 s->next_time = 0;
508 s->wait_for_sipi = 1;
511 static void apic_startup(APICState *s, int vector_num)
513 s->sipi_vector = vector_num;
514 cpu_interrupt(s->cpu_env, CPU_INTERRUPT_SIPI);
517 void apic_sipi(DeviceState *d)
519 APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
521 cpu_reset_interrupt(s->cpu_env, CPU_INTERRUPT_SIPI);
523 if (!s->wait_for_sipi)
524 return;
525 cpu_x86_load_seg_cache_sipi(s->cpu_env, s->sipi_vector);
526 s->wait_for_sipi = 0;
529 static void apic_deliver(DeviceState *d, uint8_t dest, uint8_t dest_mode,
530 uint8_t delivery_mode, uint8_t vector_num,
531 uint8_t polarity, uint8_t trigger_mode)
533 APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
534 uint32_t deliver_bitmask[MAX_APIC_WORDS];
535 int dest_shorthand = (s->icr[0] >> 18) & 3;
536 APICState *apic_iter;
538 switch (dest_shorthand) {
539 case 0:
540 apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
541 break;
542 case 1:
543 memset(deliver_bitmask, 0x00, sizeof(deliver_bitmask));
544 set_bit(deliver_bitmask, s->idx);
545 break;
546 case 2:
547 memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
548 break;
549 case 3:
550 memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
551 reset_bit(deliver_bitmask, s->idx);
552 break;
555 switch (delivery_mode) {
556 case APIC_DM_INIT:
558 int trig_mode = (s->icr[0] >> 15) & 1;
559 int level = (s->icr[0] >> 14) & 1;
560 if (level == 0 && trig_mode == 1) {
561 foreach_apic(apic_iter, deliver_bitmask,
562 apic_iter->arb_id = apic_iter->id );
563 return;
566 break;
568 case APIC_DM_SIPI:
569 foreach_apic(apic_iter, deliver_bitmask,
570 apic_startup(apic_iter, vector_num) );
571 return;
574 apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, polarity,
575 trigger_mode);
578 int apic_get_interrupt(DeviceState *d)
580 APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
581 int intno;
583 /* if the APIC is installed or enabled, we let the 8259 handle the
584 IRQs */
585 if (!s)
586 return -1;
587 if (!(s->spurious_vec & APIC_SV_ENABLE))
588 return -1;
590 /* XXX: spurious IRQ handling */
591 intno = get_highest_priority_int(s->irr);
592 if (intno < 0)
593 return -1;
594 if (s->tpr && intno <= s->tpr)
595 return s->spurious_vec & 0xff;
596 reset_bit(s->irr, intno);
597 set_bit(s->isr, intno);
598 apic_update_irq(s);
599 return intno;
602 int apic_accept_pic_intr(DeviceState *d)
604 APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
605 uint32_t lvt0;
607 if (!s)
608 return -1;
610 lvt0 = s->lvt[APIC_LVT_LINT0];
612 if ((s->apicbase & MSR_IA32_APICBASE_ENABLE) == 0 ||
613 (lvt0 & APIC_LVT_MASKED) == 0)
614 return 1;
616 return 0;
619 static uint32_t apic_get_current_count(APICState *s)
621 int64_t d;
622 uint32_t val;
623 d = (qemu_get_clock(vm_clock) - s->initial_count_load_time) >>
624 s->count_shift;
625 if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) {
626 /* periodic */
627 val = s->initial_count - (d % ((uint64_t)s->initial_count + 1));
628 } else {
629 if (d >= s->initial_count)
630 val = 0;
631 else
632 val = s->initial_count - d;
634 return val;
637 static void apic_timer_update(APICState *s, int64_t current_time)
639 int64_t next_time, d;
641 if (!(s->lvt[APIC_LVT_TIMER] & APIC_LVT_MASKED)) {
642 d = (current_time - s->initial_count_load_time) >>
643 s->count_shift;
644 if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) {
645 if (!s->initial_count)
646 goto no_timer;
647 d = ((d / ((uint64_t)s->initial_count + 1)) + 1) * ((uint64_t)s->initial_count + 1);
648 } else {
649 if (d >= s->initial_count)
650 goto no_timer;
651 d = (uint64_t)s->initial_count + 1;
653 next_time = s->initial_count_load_time + (d << s->count_shift);
654 qemu_mod_timer(s->timer, next_time);
655 s->next_time = next_time;
656 } else {
657 no_timer:
658 qemu_del_timer(s->timer);
662 static void apic_timer(void *opaque)
664 APICState *s = opaque;
666 apic_local_deliver(s, APIC_LVT_TIMER);
667 apic_timer_update(s, s->next_time);
670 static uint32_t apic_mem_readb(void *opaque, target_phys_addr_t addr)
672 return 0;
675 static uint32_t apic_mem_readw(void *opaque, target_phys_addr_t addr)
677 return 0;
680 static void apic_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
684 static void apic_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
688 static uint32_t apic_mem_readl(void *opaque, target_phys_addr_t addr)
690 DeviceState *d;
691 APICState *s;
692 uint32_t val;
693 int index;
695 d = cpu_get_current_apic();
696 if (!d) {
697 return 0;
699 s = DO_UPCAST(APICState, busdev.qdev, d);
701 index = (addr >> 4) & 0xff;
702 switch(index) {
703 case 0x02: /* id */
704 val = s->id << 24;
705 break;
706 case 0x03: /* version */
707 val = 0x11 | ((APIC_LVT_NB - 1) << 16); /* version 0x11 */
708 break;
709 case 0x08:
710 val = s->tpr;
711 break;
712 case 0x09:
713 val = apic_get_arb_pri(s);
714 break;
715 case 0x0a:
716 /* ppr */
717 val = apic_get_ppr(s);
718 break;
719 case 0x0b:
720 val = 0;
721 break;
722 case 0x0d:
723 val = s->log_dest << 24;
724 break;
725 case 0x0e:
726 val = s->dest_mode << 28;
727 break;
728 case 0x0f:
729 val = s->spurious_vec;
730 break;
731 case 0x10 ... 0x17:
732 val = s->isr[index & 7];
733 break;
734 case 0x18 ... 0x1f:
735 val = s->tmr[index & 7];
736 break;
737 case 0x20 ... 0x27:
738 val = s->irr[index & 7];
739 break;
740 case 0x28:
741 val = s->esr;
742 break;
743 case 0x30:
744 case 0x31:
745 val = s->icr[index & 1];
746 break;
747 case 0x32 ... 0x37:
748 val = s->lvt[index - 0x32];
749 break;
750 case 0x38:
751 val = s->initial_count;
752 break;
753 case 0x39:
754 val = apic_get_current_count(s);
755 break;
756 case 0x3e:
757 val = s->divide_conf;
758 break;
759 default:
760 s->esr |= ESR_ILLEGAL_ADDRESS;
761 val = 0;
762 break;
764 trace_apic_mem_readl(addr, val);
765 return val;
768 static void apic_send_msi(target_phys_addr_t addr, uint32_t data)
770 uint8_t dest = (addr & MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT;
771 uint8_t vector = (data & MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT;
772 uint8_t dest_mode = (addr >> MSI_ADDR_DEST_MODE_SHIFT) & 0x1;
773 uint8_t trigger_mode = (data >> MSI_DATA_TRIGGER_SHIFT) & 0x1;
774 uint8_t delivery = (data >> MSI_DATA_DELIVERY_MODE_SHIFT) & 0x7;
775 /* XXX: Ignore redirection hint. */
776 apic_deliver_irq(dest, dest_mode, delivery, vector, 0, trigger_mode);
779 static void apic_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
781 DeviceState *d;
782 APICState *s;
783 int index = (addr >> 4) & 0xff;
784 if (addr > 0xfff || !index) {
785 /* MSI and MMIO APIC are at the same memory location,
786 * but actually not on the global bus: MSI is on PCI bus
787 * APIC is connected directly to the CPU.
788 * Mapping them on the global bus happens to work because
789 * MSI registers are reserved in APIC MMIO and vice versa. */
790 apic_send_msi(addr, val);
791 return;
794 d = cpu_get_current_apic();
795 if (!d) {
796 return;
798 s = DO_UPCAST(APICState, busdev.qdev, d);
800 trace_apic_mem_writel(addr, val);
802 switch(index) {
803 case 0x02:
804 s->id = (val >> 24);
805 break;
806 case 0x03:
807 break;
808 case 0x08:
809 s->tpr = val;
810 apic_update_irq(s);
811 break;
812 case 0x09:
813 case 0x0a:
814 break;
815 case 0x0b: /* EOI */
816 apic_eoi(s);
817 break;
818 case 0x0d:
819 s->log_dest = val >> 24;
820 break;
821 case 0x0e:
822 s->dest_mode = val >> 28;
823 break;
824 case 0x0f:
825 s->spurious_vec = val & 0x1ff;
826 apic_update_irq(s);
827 break;
828 case 0x10 ... 0x17:
829 case 0x18 ... 0x1f:
830 case 0x20 ... 0x27:
831 case 0x28:
832 break;
833 case 0x30:
834 s->icr[0] = val;
835 apic_deliver(d, (s->icr[1] >> 24) & 0xff, (s->icr[0] >> 11) & 1,
836 (s->icr[0] >> 8) & 7, (s->icr[0] & 0xff),
837 (s->icr[0] >> 14) & 1, (s->icr[0] >> 15) & 1);
838 break;
839 case 0x31:
840 s->icr[1] = val;
841 break;
842 case 0x32 ... 0x37:
844 int n = index - 0x32;
845 s->lvt[n] = val;
846 if (n == APIC_LVT_TIMER)
847 apic_timer_update(s, qemu_get_clock(vm_clock));
849 break;
850 case 0x38:
851 s->initial_count = val;
852 s->initial_count_load_time = qemu_get_clock(vm_clock);
853 apic_timer_update(s, s->initial_count_load_time);
854 break;
855 case 0x39:
856 break;
857 case 0x3e:
859 int v;
860 s->divide_conf = val & 0xb;
861 v = (s->divide_conf & 3) | ((s->divide_conf >> 1) & 4);
862 s->count_shift = (v + 1) & 7;
864 break;
865 default:
866 s->esr |= ESR_ILLEGAL_ADDRESS;
867 break;
871 /* This function is only used for old state version 1 and 2 */
872 static int apic_load_old(QEMUFile *f, void *opaque, int version_id)
874 APICState *s = opaque;
875 int i;
877 if (version_id > 2)
878 return -EINVAL;
880 /* XXX: what if the base changes? (registered memory regions) */
881 qemu_get_be32s(f, &s->apicbase);
882 qemu_get_8s(f, &s->id);
883 qemu_get_8s(f, &s->arb_id);
884 qemu_get_8s(f, &s->tpr);
885 qemu_get_be32s(f, &s->spurious_vec);
886 qemu_get_8s(f, &s->log_dest);
887 qemu_get_8s(f, &s->dest_mode);
888 for (i = 0; i < 8; i++) {
889 qemu_get_be32s(f, &s->isr[i]);
890 qemu_get_be32s(f, &s->tmr[i]);
891 qemu_get_be32s(f, &s->irr[i]);
893 for (i = 0; i < APIC_LVT_NB; i++) {
894 qemu_get_be32s(f, &s->lvt[i]);
896 qemu_get_be32s(f, &s->esr);
897 qemu_get_be32s(f, &s->icr[0]);
898 qemu_get_be32s(f, &s->icr[1]);
899 qemu_get_be32s(f, &s->divide_conf);
900 s->count_shift=qemu_get_be32(f);
901 qemu_get_be32s(f, &s->initial_count);
902 s->initial_count_load_time=qemu_get_be64(f);
903 s->next_time=qemu_get_be64(f);
905 if (version_id >= 2)
906 qemu_get_timer(f, s->timer);
907 return 0;
910 static const VMStateDescription vmstate_apic = {
911 .name = "apic",
912 .version_id = 3,
913 .minimum_version_id = 3,
914 .minimum_version_id_old = 1,
915 .load_state_old = apic_load_old,
916 .fields = (VMStateField []) {
917 VMSTATE_UINT32(apicbase, APICState),
918 VMSTATE_UINT8(id, APICState),
919 VMSTATE_UINT8(arb_id, APICState),
920 VMSTATE_UINT8(tpr, APICState),
921 VMSTATE_UINT32(spurious_vec, APICState),
922 VMSTATE_UINT8(log_dest, APICState),
923 VMSTATE_UINT8(dest_mode, APICState),
924 VMSTATE_UINT32_ARRAY(isr, APICState, 8),
925 VMSTATE_UINT32_ARRAY(tmr, APICState, 8),
926 VMSTATE_UINT32_ARRAY(irr, APICState, 8),
927 VMSTATE_UINT32_ARRAY(lvt, APICState, APIC_LVT_NB),
928 VMSTATE_UINT32(esr, APICState),
929 VMSTATE_UINT32_ARRAY(icr, APICState, 2),
930 VMSTATE_UINT32(divide_conf, APICState),
931 VMSTATE_INT32(count_shift, APICState),
932 VMSTATE_UINT32(initial_count, APICState),
933 VMSTATE_INT64(initial_count_load_time, APICState),
934 VMSTATE_INT64(next_time, APICState),
935 VMSTATE_TIMER(timer, APICState),
936 VMSTATE_END_OF_LIST()
940 static void apic_reset(DeviceState *d)
942 APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
943 int bsp;
945 bsp = cpu_is_bsp(s->cpu_env);
946 s->apicbase = 0xfee00000 |
947 (bsp ? MSR_IA32_APICBASE_BSP : 0) | MSR_IA32_APICBASE_ENABLE;
949 apic_init_reset(d);
951 if (bsp) {
953 * LINT0 delivery mode on CPU #0 is set to ExtInt at initialization
954 * time typically by BIOS, so PIC interrupt can be delivered to the
955 * processor when local APIC is enabled.
957 s->lvt[APIC_LVT_LINT0] = 0x700;
961 static CPUReadMemoryFunc * const apic_mem_read[3] = {
962 apic_mem_readb,
963 apic_mem_readw,
964 apic_mem_readl,
967 static CPUWriteMemoryFunc * const apic_mem_write[3] = {
968 apic_mem_writeb,
969 apic_mem_writew,
970 apic_mem_writel,
973 static int apic_init1(SysBusDevice *dev)
975 APICState *s = FROM_SYSBUS(APICState, dev);
976 int apic_io_memory;
977 static int last_apic_idx;
979 if (last_apic_idx >= MAX_APICS) {
980 return -1;
982 apic_io_memory = cpu_register_io_memory(apic_mem_read,
983 apic_mem_write, NULL,
984 DEVICE_NATIVE_ENDIAN);
985 sysbus_init_mmio(dev, MSI_ADDR_SIZE, apic_io_memory);
987 s->timer = qemu_new_timer(vm_clock, apic_timer, s);
988 s->idx = last_apic_idx++;
989 local_apics[s->idx] = s;
990 return 0;
993 static SysBusDeviceInfo apic_info = {
994 .init = apic_init1,
995 .qdev.name = "apic",
996 .qdev.size = sizeof(APICState),
997 .qdev.vmsd = &vmstate_apic,
998 .qdev.reset = apic_reset,
999 .qdev.no_user = 1,
1000 .qdev.props = (Property[]) {
1001 DEFINE_PROP_UINT8("id", APICState, id, -1),
1002 DEFINE_PROP_PTR("cpu_env", APICState, cpu_env),
1003 DEFINE_PROP_END_OF_LIST(),
1007 static void apic_register_devices(void)
1009 sysbus_register_withprop(&apic_info);
1012 device_init(apic_register_devices)