2 * Intel XScale PXA255/270 processor support.
4 * Copyright (c) 2006 Openedhand Ltd.
5 * Written by Andrzej Zaborowski <balrog@zabor.org>
7 * This code is licenced under the GNU GPL v2.
10 # define PXA_H "pxa.h"
12 /* Interrupt numbers */
13 # define PXA2XX_PIC_SSP3 0
14 # define PXA2XX_PIC_USBH2 2
15 # define PXA2XX_PIC_USBH1 3
16 # define PXA2XX_PIC_KEYPAD 4
17 # define PXA2XX_PIC_PWRI2C 6
18 # define PXA25X_PIC_HWUART 7
19 # define PXA27X_PIC_OST_4_11 7
20 # define PXA2XX_PIC_GPIO_0 8
21 # define PXA2XX_PIC_GPIO_1 9
22 # define PXA2XX_PIC_GPIO_X 10
23 # define PXA2XX_PIC_I2S 13
24 # define PXA26X_PIC_ASSP 15
25 # define PXA25X_PIC_NSSP 16
26 # define PXA27X_PIC_SSP2 16
27 # define PXA2XX_PIC_LCD 17
28 # define PXA2XX_PIC_I2C 18
29 # define PXA2XX_PIC_ICP 19
30 # define PXA2XX_PIC_STUART 20
31 # define PXA2XX_PIC_BTUART 21
32 # define PXA2XX_PIC_FFUART 22
33 # define PXA2XX_PIC_MMC 23
34 # define PXA2XX_PIC_SSP 24
35 # define PXA2XX_PIC_DMA 25
36 # define PXA2XX_PIC_OST_0 26
37 # define PXA2XX_PIC_RTC1HZ 30
38 # define PXA2XX_PIC_RTCALARM 31
41 # define PXA2XX_RX_RQ_I2S 2
42 # define PXA2XX_TX_RQ_I2S 3
43 # define PXA2XX_RX_RQ_BTUART 4
44 # define PXA2XX_TX_RQ_BTUART 5
45 # define PXA2XX_RX_RQ_FFUART 6
46 # define PXA2XX_TX_RQ_FFUART 7
47 # define PXA2XX_RX_RQ_SSP1 13
48 # define PXA2XX_TX_RQ_SSP1 14
49 # define PXA2XX_RX_RQ_SSP2 15
50 # define PXA2XX_TX_RQ_SSP2 16
51 # define PXA2XX_RX_RQ_ICP 17
52 # define PXA2XX_TX_RQ_ICP 18
53 # define PXA2XX_RX_RQ_STUART 19
54 # define PXA2XX_TX_RQ_STUART 20
55 # define PXA2XX_RX_RQ_MMCI 21
56 # define PXA2XX_TX_RQ_MMCI 22
57 # define PXA2XX_USB_RQ(x) ((x) + 24)
58 # define PXA2XX_RX_RQ_SSP3 66
59 # define PXA2XX_TX_RQ_SSP3 67
61 # define PXA2XX_SDRAM_BASE 0xa0000000
62 # define PXA2XX_INTERNAL_BASE 0x5c000000
63 # define PXA2XX_INTERNAL_SIZE 0x40000
66 qemu_irq
*pxa2xx_pic_init(target_phys_addr_t base
, CPUState
*env
);
69 void pxa25x_timer_init(target_phys_addr_t base
, qemu_irq
*irqs
);
70 void pxa27x_timer_init(target_phys_addr_t base
, qemu_irq
*irqs
, qemu_irq irq4
);
73 DeviceState
*pxa2xx_gpio_init(target_phys_addr_t base
,
74 CPUState
*env
, qemu_irq
*pic
, int lines
);
75 void pxa2xx_gpio_read_notifier(DeviceState
*dev
, qemu_irq handler
);
78 typedef struct PXA2xxDMAState PXA2xxDMAState
;
79 PXA2xxDMAState
*pxa255_dma_init(target_phys_addr_t base
,
81 PXA2xxDMAState
*pxa27x_dma_init(target_phys_addr_t base
,
83 void pxa2xx_dma_request(PXA2xxDMAState
*s
, int req_num
, int on
);
86 typedef struct PXA2xxLCDState PXA2xxLCDState
;
87 PXA2xxLCDState
*pxa2xx_lcdc_init(target_phys_addr_t base
,
89 void pxa2xx_lcd_vsync_notifier(PXA2xxLCDState
*s
, qemu_irq handler
);
90 void pxa2xx_lcdc_oritentation(void *opaque
, int angle
);
93 typedef struct PXA2xxMMCIState PXA2xxMMCIState
;
94 PXA2xxMMCIState
*pxa2xx_mmci_init(target_phys_addr_t base
,
95 BlockDriverState
*bd
, qemu_irq irq
, void *dma
);
96 void pxa2xx_mmci_handlers(PXA2xxMMCIState
*s
, qemu_irq readonly
,
97 qemu_irq coverswitch
);
100 typedef struct PXA2xxPCMCIAState PXA2xxPCMCIAState
;
101 PXA2xxPCMCIAState
*pxa2xx_pcmcia_init(target_phys_addr_t base
);
102 int pxa2xx_pcmcia_attach(void *opaque
, PCMCIACardState
*card
);
103 int pxa2xx_pcmcia_dettach(void *opaque
);
104 void pxa2xx_pcmcia_set_irq_cb(void *opaque
, qemu_irq irq
, qemu_irq cd_irq
);
106 /* pxa2xx_keypad.c */
111 typedef struct PXA2xxKeyPadState PXA2xxKeyPadState
;
112 PXA2xxKeyPadState
*pxa27x_keypad_init(target_phys_addr_t base
,
114 void pxa27x_register_keypad(PXA2xxKeyPadState
*kp
, struct keymap
*map
,
118 typedef struct PXA2xxI2CState PXA2xxI2CState
;
119 PXA2xxI2CState
*pxa2xx_i2c_init(target_phys_addr_t base
,
120 qemu_irq irq
, uint32_t page_size
);
121 i2c_bus
*pxa2xx_i2c_bus(PXA2xxI2CState
*s
);
123 typedef struct PXA2xxI2SState PXA2xxI2SState
;
124 typedef struct PXA2xxFIrState PXA2xxFIrState
;
134 PXA2xxI2CState
*i2c
[2];
135 PXA2xxMMCIState
*mmc
;
136 PXA2xxPCMCIAState
*pcmcia
[2];
139 PXA2xxKeyPadState
*kp
;
141 /* Power management */
142 target_phys_addr_t pm_base
;
143 uint32_t pm_regs
[0x40];
145 /* Clock management */
146 target_phys_addr_t cm_base
;
150 /* Memory management */
151 target_phys_addr_t mm_base
;
152 uint32_t mm_regs
[0x1a];
154 /* Performance monitoring */
157 /* Real-Time clock */
158 target_phys_addr_t rtc_base
;
173 uint32_t last_rtcpicr
;
178 QEMUTimer
*rtc_rdal1
;
179 QEMUTimer
*rtc_rdal2
;
180 QEMUTimer
*rtc_swal1
;
181 QEMUTimer
*rtc_swal2
;
185 struct PXA2xxI2SState
{
188 void (*data_req
)(void *, int, int);
198 void (*codec_out
)(void *, uint32_t);
199 uint32_t (*codec_in
)(void *);
206 # define PA_FMT "0x%08lx"
207 # define REG_FMT "0x" TARGET_FMT_plx
209 PXA2xxState
*pxa270_init(unsigned int sdram_size
, const char *revision
);
210 PXA2xxState
*pxa255_init(unsigned int sdram_size
);