2 * ARM Versatile Platform/Application Baseboard System emulation.
4 * Copyright (c) 2005-2007 CodeSourcery.
5 * Written by Paul Brook
7 * This code is licenced under the GPL.
12 #include "primecell.h"
21 /* Primary interrupt controller. */
23 typedef struct vpb_sic_state
33 static const VMStateDescription vmstate_vpb_sic
= {
34 .name
= "versatilepb_sic",
36 .minimum_version_id
= 1,
37 .fields
= (VMStateField
[]) {
38 VMSTATE_UINT32(level
, vpb_sic_state
),
39 VMSTATE_UINT32(mask
, vpb_sic_state
),
40 VMSTATE_UINT32(pic_enable
, vpb_sic_state
),
45 static void vpb_sic_update(vpb_sic_state
*s
)
49 flags
= s
->level
& s
->mask
;
50 qemu_set_irq(s
->parent
[s
->irq
], flags
!= 0);
53 static void vpb_sic_update_pic(vpb_sic_state
*s
)
58 for (i
= 21; i
<= 30; i
++) {
60 if (!(s
->pic_enable
& mask
))
62 qemu_set_irq(s
->parent
[i
], (s
->level
& mask
) != 0);
66 static void vpb_sic_set_irq(void *opaque
, int irq
, int level
)
68 vpb_sic_state
*s
= (vpb_sic_state
*)opaque
;
70 s
->level
|= 1u << irq
;
72 s
->level
&= ~(1u << irq
);
73 if (s
->pic_enable
& (1u << irq
))
74 qemu_set_irq(s
->parent
[irq
], level
);
78 static uint32_t vpb_sic_read(void *opaque
, target_phys_addr_t offset
)
80 vpb_sic_state
*s
= (vpb_sic_state
*)opaque
;
82 switch (offset
>> 2) {
84 return s
->level
& s
->mask
;
91 case 8: /* PICENABLE */
94 printf ("vpb_sic_read: Bad register offset 0x%x\n", (int)offset
);
99 static void vpb_sic_write(void *opaque
, target_phys_addr_t offset
,
102 vpb_sic_state
*s
= (vpb_sic_state
*)opaque
;
104 switch (offset
>> 2) {
111 case 4: /* SOFTINTSET */
115 case 5: /* SOFTINTCLR */
119 case 8: /* PICENSET */
120 s
->pic_enable
|= (value
& 0x7fe00000);
121 vpb_sic_update_pic(s
);
123 case 9: /* PICENCLR */
124 s
->pic_enable
&= ~value
;
125 vpb_sic_update_pic(s
);
128 printf ("vpb_sic_write: Bad register offset 0x%x\n", (int)offset
);
134 static CPUReadMemoryFunc
* const vpb_sic_readfn
[] = {
140 static CPUWriteMemoryFunc
* const vpb_sic_writefn
[] = {
146 static int vpb_sic_init(SysBusDevice
*dev
)
148 vpb_sic_state
*s
= FROM_SYSBUS(vpb_sic_state
, dev
);
152 qdev_init_gpio_in(&dev
->qdev
, vpb_sic_set_irq
, 32);
153 for (i
= 0; i
< 32; i
++) {
154 sysbus_init_irq(dev
, &s
->parent
[i
]);
157 iomemtype
= cpu_register_io_memory(vpb_sic_readfn
,
159 DEVICE_NATIVE_ENDIAN
);
160 sysbus_init_mmio(dev
, 0x1000, iomemtype
);
166 /* The AB and PB boards both use the same core, just with different
167 peripherans and expansion busses. For now we emulate a subset of the
168 PB peripherals and just change the board ID. */
170 static struct arm_boot_info versatile_binfo
;
172 static void versatile_init(ram_addr_t ram_size
,
173 const char *boot_device
,
174 const char *kernel_filename
, const char *kernel_cmdline
,
175 const char *initrd_filename
, const char *cpu_model
,
179 ram_addr_t ram_offset
;
190 cpu_model
= "arm926";
191 env
= cpu_init(cpu_model
);
193 fprintf(stderr
, "Unable to find CPU definition\n");
196 ram_offset
= qemu_ram_alloc(NULL
, "versatile.ram", ram_size
);
197 /* ??? RAM should repeat to fill physical memory space. */
198 /* SDRAM at address zero. */
199 cpu_register_physical_memory(0, ram_size
, ram_offset
| IO_MEM_RAM
);
201 arm_sysctl_init(0x10000000, 0x41007004, 0x02000000);
202 cpu_pic
= arm_pic_init_cpu(env
);
203 dev
= sysbus_create_varargs("pl190", 0x10140000,
204 cpu_pic
[0], cpu_pic
[1], NULL
);
205 for (n
= 0; n
< 32; n
++) {
206 pic
[n
] = qdev_get_gpio_in(dev
, n
);
208 dev
= sysbus_create_simple("versatilepb_sic", 0x10003000, NULL
);
209 for (n
= 0; n
< 32; n
++) {
210 sysbus_connect_irq(sysbus_from_qdev(dev
), n
, pic
[n
]);
211 sic
[n
] = qdev_get_gpio_in(dev
, n
);
214 sysbus_create_simple("pl050_keyboard", 0x10006000, sic
[3]);
215 sysbus_create_simple("pl050_mouse", 0x10007000, sic
[4]);
217 dev
= sysbus_create_varargs("versatile_pci", 0x40000000,
218 sic
[27], sic
[28], sic
[29], sic
[30], NULL
);
219 pci_bus
= (PCIBus
*)qdev_get_child_bus(dev
, "pci");
221 /* The Versatile PCI bridge does not provide access to PCI IO space,
222 so many of the qemu PCI devices are not useable. */
223 for(n
= 0; n
< nb_nics
; n
++) {
226 if (!done_smc
&& (!nd
->model
|| strcmp(nd
->model
, "smc91c111") == 0)) {
227 smc91c111_init(nd
, 0x10010000, sic
[25]);
230 pci_nic_init_nofail(nd
, "rtl8139", NULL
);
234 usb_ohci_init_pci(pci_bus
, -1);
236 n
= drive_get_max_bus(IF_SCSI
);
238 pci_create_simple(pci_bus
, -1, "lsi53c895a");
242 sysbus_create_simple("pl011", 0x101f1000, pic
[12]);
243 sysbus_create_simple("pl011", 0x101f2000, pic
[13]);
244 sysbus_create_simple("pl011", 0x101f3000, pic
[14]);
245 sysbus_create_simple("pl011", 0x10009000, sic
[6]);
247 sysbus_create_simple("pl080", 0x10130000, pic
[17]);
248 sysbus_create_simple("sp804", 0x101e2000, pic
[4]);
249 sysbus_create_simple("sp804", 0x101e3000, pic
[5]);
251 /* The versatile/PB actually has a modified Color LCD controller
252 that includes hardware cursor support from the PL111. */
253 sysbus_create_simple("pl110_versatile", 0x10120000, pic
[16]);
255 sysbus_create_varargs("pl181", 0x10005000, sic
[22], sic
[1], NULL
);
256 sysbus_create_varargs("pl181", 0x1000b000, sic
[23], sic
[2], NULL
);
258 /* Add PL031 Real Time Clock. */
259 sysbus_create_simple("pl031", 0x101e8000, pic
[10]);
261 /* Memory map for Versatile/PB: */
262 /* 0x10000000 System registers. */
263 /* 0x10001000 PCI controller config registers. */
264 /* 0x10002000 Serial bus interface. */
265 /* 0x10003000 Secondary interrupt controller. */
266 /* 0x10004000 AACI (audio). */
267 /* 0x10005000 MMCI0. */
268 /* 0x10006000 KMI0 (keyboard). */
269 /* 0x10007000 KMI1 (mouse). */
270 /* 0x10008000 Character LCD Interface. */
271 /* 0x10009000 UART3. */
272 /* 0x1000a000 Smart card 1. */
273 /* 0x1000b000 MMCI1. */
274 /* 0x10010000 Ethernet. */
275 /* 0x10020000 USB. */
276 /* 0x10100000 SSMC. */
277 /* 0x10110000 MPMC. */
278 /* 0x10120000 CLCD Controller. */
279 /* 0x10130000 DMA Controller. */
280 /* 0x10140000 Vectored interrupt controller. */
281 /* 0x101d0000 AHB Monitor Interface. */
282 /* 0x101e0000 System Controller. */
283 /* 0x101e1000 Watchdog Interface. */
284 /* 0x101e2000 Timer 0/1. */
285 /* 0x101e3000 Timer 2/3. */
286 /* 0x101e4000 GPIO port 0. */
287 /* 0x101e5000 GPIO port 1. */
288 /* 0x101e6000 GPIO port 2. */
289 /* 0x101e7000 GPIO port 3. */
290 /* 0x101e8000 RTC. */
291 /* 0x101f0000 Smart card 0. */
292 /* 0x101f1000 UART0. */
293 /* 0x101f2000 UART1. */
294 /* 0x101f3000 UART2. */
295 /* 0x101f4000 SSPI. */
297 versatile_binfo
.ram_size
= ram_size
;
298 versatile_binfo
.kernel_filename
= kernel_filename
;
299 versatile_binfo
.kernel_cmdline
= kernel_cmdline
;
300 versatile_binfo
.initrd_filename
= initrd_filename
;
301 versatile_binfo
.board_id
= board_id
;
302 arm_load_kernel(env
, &versatile_binfo
);
305 static void vpb_init(ram_addr_t ram_size
,
306 const char *boot_device
,
307 const char *kernel_filename
, const char *kernel_cmdline
,
308 const char *initrd_filename
, const char *cpu_model
)
310 versatile_init(ram_size
,
312 kernel_filename
, kernel_cmdline
,
313 initrd_filename
, cpu_model
, 0x183);
316 static void vab_init(ram_addr_t ram_size
,
317 const char *boot_device
,
318 const char *kernel_filename
, const char *kernel_cmdline
,
319 const char *initrd_filename
, const char *cpu_model
)
321 versatile_init(ram_size
,
323 kernel_filename
, kernel_cmdline
,
324 initrd_filename
, cpu_model
, 0x25e);
327 static QEMUMachine versatilepb_machine
= {
328 .name
= "versatilepb",
329 .desc
= "ARM Versatile/PB (ARM926EJ-S)",
334 static QEMUMachine versatileab_machine
= {
335 .name
= "versatileab",
336 .desc
= "ARM Versatile/AB (ARM926EJ-S)",
341 static void versatile_machine_init(void)
343 qemu_register_machine(&versatilepb_machine
);
344 qemu_register_machine(&versatileab_machine
);
347 machine_init(versatile_machine_init
);
349 static SysBusDeviceInfo vpb_sic_info
= {
350 .init
= vpb_sic_init
,
351 .qdev
.name
= "versatilepb_sic",
352 .qdev
.size
= sizeof(vpb_sic_state
),
353 .qdev
.vmsd
= &vmstate_vpb_sic
,
357 static void versatilepb_register_devices(void)
359 sysbus_register_withprop(&vpb_sic_info
);
362 device_init(versatilepb_register_devices
)