scsi-disk: more assertions and resets for aiocb
[qemu.git] / target-s390x / helper.c
blobd0a1180a83404243ed6d7ac4e62b4b83230f047d
1 /*
2 * S/390 helpers
4 * Copyright (c) 2009 Ulrich Hecht
5 * Copyright (c) 2011 Alexander Graf
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
17 * You should have received a copy of the GNU Lesser General Public
18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
21 #include "cpu.h"
22 #include "gdbstub.h"
23 #include "qemu-timer.h"
24 #ifndef CONFIG_USER_ONLY
25 #include "sysemu.h"
26 #endif
28 //#define DEBUG_S390
29 //#define DEBUG_S390_PTE
30 //#define DEBUG_S390_STDOUT
32 #ifdef DEBUG_S390
33 #ifdef DEBUG_S390_STDOUT
34 #define DPRINTF(fmt, ...) \
35 do { fprintf(stderr, fmt, ## __VA_ARGS__); \
36 qemu_log(fmt, ##__VA_ARGS__); } while (0)
37 #else
38 #define DPRINTF(fmt, ...) \
39 do { qemu_log(fmt, ## __VA_ARGS__); } while (0)
40 #endif
41 #else
42 #define DPRINTF(fmt, ...) \
43 do { } while (0)
44 #endif
46 #ifdef DEBUG_S390_PTE
47 #define PTE_DPRINTF DPRINTF
48 #else
49 #define PTE_DPRINTF(fmt, ...) \
50 do { } while (0)
51 #endif
53 #ifndef CONFIG_USER_ONLY
54 void s390x_tod_timer(void *opaque)
56 S390CPU *cpu = opaque;
57 CPUS390XState *env = &cpu->env;
59 env->pending_int |= INTERRUPT_TOD;
60 cpu_interrupt(env, CPU_INTERRUPT_HARD);
63 void s390x_cpu_timer(void *opaque)
65 S390CPU *cpu = opaque;
66 CPUS390XState *env = &cpu->env;
68 env->pending_int |= INTERRUPT_CPUTIMER;
69 cpu_interrupt(env, CPU_INTERRUPT_HARD);
71 #endif
73 S390CPU *cpu_s390x_init(const char *cpu_model)
75 S390CPU *cpu;
76 CPUS390XState *env;
77 static int inited = 0;
79 cpu = S390_CPU(object_new(TYPE_S390_CPU));
80 env = &cpu->env;
82 if (tcg_enabled() && !inited) {
83 inited = 1;
84 s390x_translate_init();
87 env->cpu_model_str = cpu_model;
88 qemu_init_vcpu(env);
89 return cpu;
92 #if defined(CONFIG_USER_ONLY)
94 void do_interrupt (CPUS390XState *env)
96 env->exception_index = -1;
99 int cpu_s390x_handle_mmu_fault (CPUS390XState *env, target_ulong address, int rw,
100 int mmu_idx)
102 /* fprintf(stderr,"%s: address 0x%lx rw %d mmu_idx %d\n",
103 __FUNCTION__, address, rw, mmu_idx); */
104 env->exception_index = EXCP_ADDR;
105 env->__excp_addr = address; /* FIXME: find out how this works on a real machine */
106 return 1;
109 #else /* !CONFIG_USER_ONLY */
111 /* Ensure to exit the TB after this call! */
112 static void trigger_pgm_exception(CPUS390XState *env, uint32_t code, uint32_t ilc)
114 env->exception_index = EXCP_PGM;
115 env->int_pgm_code = code;
116 env->int_pgm_ilc = ilc;
119 static int trans_bits(CPUS390XState *env, uint64_t mode)
121 int bits = 0;
123 switch (mode) {
124 case PSW_ASC_PRIMARY:
125 bits = 1;
126 break;
127 case PSW_ASC_SECONDARY:
128 bits = 2;
129 break;
130 case PSW_ASC_HOME:
131 bits = 3;
132 break;
133 default:
134 cpu_abort(env, "unknown asc mode\n");
135 break;
138 return bits;
141 static void trigger_prot_fault(CPUS390XState *env, target_ulong vaddr, uint64_t mode)
143 int ilc = ILC_LATER_INC_2;
144 int bits = trans_bits(env, mode) | 4;
146 DPRINTF("%s: vaddr=%016" PRIx64 " bits=%d\n", __FUNCTION__, vaddr, bits);
148 stq_phys(env->psa + offsetof(LowCore, trans_exc_code), vaddr | bits);
149 trigger_pgm_exception(env, PGM_PROTECTION, ilc);
152 static void trigger_page_fault(CPUS390XState *env, target_ulong vaddr, uint32_t type,
153 uint64_t asc, int rw)
155 int ilc = ILC_LATER;
156 int bits = trans_bits(env, asc);
158 if (rw == 2) {
159 /* code has is undefined ilc */
160 ilc = 2;
163 DPRINTF("%s: vaddr=%016" PRIx64 " bits=%d\n", __FUNCTION__, vaddr, bits);
165 stq_phys(env->psa + offsetof(LowCore, trans_exc_code), vaddr | bits);
166 trigger_pgm_exception(env, type, ilc);
169 static int mmu_translate_asce(CPUS390XState *env, target_ulong vaddr, uint64_t asc,
170 uint64_t asce, int level, target_ulong *raddr,
171 int *flags, int rw)
173 uint64_t offs = 0;
174 uint64_t origin;
175 uint64_t new_asce;
177 PTE_DPRINTF("%s: 0x%" PRIx64 "\n", __FUNCTION__, asce);
179 if (((level != _ASCE_TYPE_SEGMENT) && (asce & _REGION_ENTRY_INV)) ||
180 ((level == _ASCE_TYPE_SEGMENT) && (asce & _SEGMENT_ENTRY_INV))) {
181 /* XXX different regions have different faults */
182 DPRINTF("%s: invalid region\n", __FUNCTION__);
183 trigger_page_fault(env, vaddr, PGM_SEGMENT_TRANS, asc, rw);
184 return -1;
187 if ((level <= _ASCE_TYPE_MASK) && ((asce & _ASCE_TYPE_MASK) != level)) {
188 trigger_page_fault(env, vaddr, PGM_TRANS_SPEC, asc, rw);
189 return -1;
192 if (asce & _ASCE_REAL_SPACE) {
193 /* direct mapping */
195 *raddr = vaddr;
196 return 0;
199 origin = asce & _ASCE_ORIGIN;
201 switch (level) {
202 case _ASCE_TYPE_REGION1 + 4:
203 offs = (vaddr >> 50) & 0x3ff8;
204 break;
205 case _ASCE_TYPE_REGION1:
206 offs = (vaddr >> 39) & 0x3ff8;
207 break;
208 case _ASCE_TYPE_REGION2:
209 offs = (vaddr >> 28) & 0x3ff8;
210 break;
211 case _ASCE_TYPE_REGION3:
212 offs = (vaddr >> 17) & 0x3ff8;
213 break;
214 case _ASCE_TYPE_SEGMENT:
215 offs = (vaddr >> 9) & 0x07f8;
216 origin = asce & _SEGMENT_ENTRY_ORIGIN;
217 break;
220 /* XXX region protection flags */
221 /* *flags &= ~PAGE_WRITE */
223 new_asce = ldq_phys(origin + offs);
224 PTE_DPRINTF("%s: 0x%" PRIx64 " + 0x%" PRIx64 " => 0x%016" PRIx64 "\n",
225 __FUNCTION__, origin, offs, new_asce);
227 if (level != _ASCE_TYPE_SEGMENT) {
228 /* yet another region */
229 return mmu_translate_asce(env, vaddr, asc, new_asce, level - 4, raddr,
230 flags, rw);
233 /* PTE */
234 if (new_asce & _PAGE_INVALID) {
235 DPRINTF("%s: PTE=0x%" PRIx64 " invalid\n", __FUNCTION__, new_asce);
236 trigger_page_fault(env, vaddr, PGM_PAGE_TRANS, asc, rw);
237 return -1;
240 if (new_asce & _PAGE_RO) {
241 *flags &= ~PAGE_WRITE;
244 *raddr = new_asce & _ASCE_ORIGIN;
246 PTE_DPRINTF("%s: PTE=0x%" PRIx64 "\n", __FUNCTION__, new_asce);
248 return 0;
251 static int mmu_translate_asc(CPUS390XState *env, target_ulong vaddr, uint64_t asc,
252 target_ulong *raddr, int *flags, int rw)
254 uint64_t asce = 0;
255 int level, new_level;
256 int r;
258 switch (asc) {
259 case PSW_ASC_PRIMARY:
260 PTE_DPRINTF("%s: asc=primary\n", __FUNCTION__);
261 asce = env->cregs[1];
262 break;
263 case PSW_ASC_SECONDARY:
264 PTE_DPRINTF("%s: asc=secondary\n", __FUNCTION__);
265 asce = env->cregs[7];
266 break;
267 case PSW_ASC_HOME:
268 PTE_DPRINTF("%s: asc=home\n", __FUNCTION__);
269 asce = env->cregs[13];
270 break;
273 switch (asce & _ASCE_TYPE_MASK) {
274 case _ASCE_TYPE_REGION1:
275 break;
276 case _ASCE_TYPE_REGION2:
277 if (vaddr & 0xffe0000000000000ULL) {
278 DPRINTF("%s: vaddr doesn't fit 0x%16" PRIx64
279 " 0xffe0000000000000ULL\n", __FUNCTION__,
280 vaddr);
281 trigger_page_fault(env, vaddr, PGM_TRANS_SPEC, asc, rw);
282 return -1;
284 break;
285 case _ASCE_TYPE_REGION3:
286 if (vaddr & 0xfffffc0000000000ULL) {
287 DPRINTF("%s: vaddr doesn't fit 0x%16" PRIx64
288 " 0xfffffc0000000000ULL\n", __FUNCTION__,
289 vaddr);
290 trigger_page_fault(env, vaddr, PGM_TRANS_SPEC, asc, rw);
291 return -1;
293 break;
294 case _ASCE_TYPE_SEGMENT:
295 if (vaddr & 0xffffffff80000000ULL) {
296 DPRINTF("%s: vaddr doesn't fit 0x%16" PRIx64
297 " 0xffffffff80000000ULL\n", __FUNCTION__,
298 vaddr);
299 trigger_page_fault(env, vaddr, PGM_TRANS_SPEC, asc, rw);
300 return -1;
302 break;
305 /* fake level above current */
306 level = asce & _ASCE_TYPE_MASK;
307 new_level = level + 4;
308 asce = (asce & ~_ASCE_TYPE_MASK) | (new_level & _ASCE_TYPE_MASK);
310 r = mmu_translate_asce(env, vaddr, asc, asce, new_level, raddr, flags, rw);
312 if ((rw == 1) && !(*flags & PAGE_WRITE)) {
313 trigger_prot_fault(env, vaddr, asc);
314 return -1;
317 return r;
320 int mmu_translate(CPUS390XState *env, target_ulong vaddr, int rw, uint64_t asc,
321 target_ulong *raddr, int *flags)
323 int r = -1;
324 uint8_t *sk;
326 *flags = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
327 vaddr &= TARGET_PAGE_MASK;
329 if (!(env->psw.mask & PSW_MASK_DAT)) {
330 *raddr = vaddr;
331 r = 0;
332 goto out;
335 switch (asc) {
336 case PSW_ASC_PRIMARY:
337 case PSW_ASC_HOME:
338 r = mmu_translate_asc(env, vaddr, asc, raddr, flags, rw);
339 break;
340 case PSW_ASC_SECONDARY:
342 * Instruction: Primary
343 * Data: Secondary
345 if (rw == 2) {
346 r = mmu_translate_asc(env, vaddr, PSW_ASC_PRIMARY, raddr, flags,
347 rw);
348 *flags &= ~(PAGE_READ | PAGE_WRITE);
349 } else {
350 r = mmu_translate_asc(env, vaddr, PSW_ASC_SECONDARY, raddr, flags,
351 rw);
352 *flags &= ~(PAGE_EXEC);
354 break;
355 case PSW_ASC_ACCREG:
356 default:
357 hw_error("guest switched to unknown asc mode\n");
358 break;
361 out:
362 /* Convert real address -> absolute address */
363 if (*raddr < 0x2000) {
364 *raddr = *raddr + env->psa;
367 if (*raddr <= ram_size) {
368 sk = &env->storage_keys[*raddr / TARGET_PAGE_SIZE];
369 if (*flags & PAGE_READ) {
370 *sk |= SK_R;
373 if (*flags & PAGE_WRITE) {
374 *sk |= SK_C;
378 return r;
381 int cpu_s390x_handle_mmu_fault (CPUS390XState *env, target_ulong _vaddr, int rw,
382 int mmu_idx)
384 uint64_t asc = env->psw.mask & PSW_MASK_ASC;
385 target_ulong vaddr, raddr;
386 int prot;
388 DPRINTF("%s: address 0x%" PRIx64 " rw %d mmu_idx %d\n",
389 __FUNCTION__, _vaddr, rw, mmu_idx);
391 _vaddr &= TARGET_PAGE_MASK;
392 vaddr = _vaddr;
394 /* 31-Bit mode */
395 if (!(env->psw.mask & PSW_MASK_64)) {
396 vaddr &= 0x7fffffff;
399 if (mmu_translate(env, vaddr, rw, asc, &raddr, &prot)) {
400 /* Translation ended in exception */
401 return 1;
404 /* check out of RAM access */
405 if (raddr > (ram_size + virtio_size)) {
406 DPRINTF("%s: aaddr %" PRIx64 " > ram_size %" PRIx64 "\n", __FUNCTION__,
407 (uint64_t)aaddr, (uint64_t)ram_size);
408 trigger_pgm_exception(env, PGM_ADDRESSING, ILC_LATER);
409 return 1;
412 DPRINTF("%s: set tlb %" PRIx64 " -> %" PRIx64 " (%x)\n", __FUNCTION__,
413 (uint64_t)vaddr, (uint64_t)raddr, prot);
415 tlb_set_page(env, _vaddr, raddr, prot,
416 mmu_idx, TARGET_PAGE_SIZE);
418 return 0;
421 target_phys_addr_t cpu_get_phys_page_debug(CPUS390XState *env, target_ulong vaddr)
423 target_ulong raddr;
424 int prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
425 int old_exc = env->exception_index;
426 uint64_t asc = env->psw.mask & PSW_MASK_ASC;
428 /* 31-Bit mode */
429 if (!(env->psw.mask & PSW_MASK_64)) {
430 vaddr &= 0x7fffffff;
433 mmu_translate(env, vaddr, 2, asc, &raddr, &prot);
434 env->exception_index = old_exc;
436 return raddr;
439 void load_psw(CPUS390XState *env, uint64_t mask, uint64_t addr)
441 if (mask & PSW_MASK_WAIT) {
442 if (!(mask & (PSW_MASK_IO | PSW_MASK_EXT | PSW_MASK_MCHECK))) {
443 if (s390_del_running_cpu(env) == 0) {
444 #ifndef CONFIG_USER_ONLY
445 qemu_system_shutdown_request();
446 #endif
449 env->halted = 1;
450 env->exception_index = EXCP_HLT;
453 env->psw.addr = addr;
454 env->psw.mask = mask;
455 env->cc_op = (mask >> 13) & 3;
458 static uint64_t get_psw_mask(CPUS390XState *env)
460 uint64_t r = env->psw.mask;
462 env->cc_op = calc_cc(env, env->cc_op, env->cc_src, env->cc_dst, env->cc_vr);
464 r &= ~(3ULL << 13);
465 assert(!(env->cc_op & ~3));
466 r |= env->cc_op << 13;
468 return r;
471 static void do_svc_interrupt(CPUS390XState *env)
473 uint64_t mask, addr;
474 LowCore *lowcore;
475 target_phys_addr_t len = TARGET_PAGE_SIZE;
477 lowcore = cpu_physical_memory_map(env->psa, &len, 1);
479 lowcore->svc_code = cpu_to_be16(env->int_svc_code);
480 lowcore->svc_ilc = cpu_to_be16(env->int_svc_ilc);
481 lowcore->svc_old_psw.mask = cpu_to_be64(get_psw_mask(env));
482 lowcore->svc_old_psw.addr = cpu_to_be64(env->psw.addr + (env->int_svc_ilc));
483 mask = be64_to_cpu(lowcore->svc_new_psw.mask);
484 addr = be64_to_cpu(lowcore->svc_new_psw.addr);
486 cpu_physical_memory_unmap(lowcore, len, 1, len);
488 load_psw(env, mask, addr);
491 static void do_program_interrupt(CPUS390XState *env)
493 uint64_t mask, addr;
494 LowCore *lowcore;
495 target_phys_addr_t len = TARGET_PAGE_SIZE;
496 int ilc = env->int_pgm_ilc;
498 switch (ilc) {
499 case ILC_LATER:
500 ilc = get_ilc(ldub_code(env->psw.addr));
501 break;
502 case ILC_LATER_INC:
503 ilc = get_ilc(ldub_code(env->psw.addr));
504 env->psw.addr += ilc * 2;
505 break;
506 case ILC_LATER_INC_2:
507 ilc = get_ilc(ldub_code(env->psw.addr)) * 2;
508 env->psw.addr += ilc;
509 break;
512 qemu_log("%s: code=0x%x ilc=%d\n", __FUNCTION__, env->int_pgm_code, ilc);
514 lowcore = cpu_physical_memory_map(env->psa, &len, 1);
516 lowcore->pgm_ilc = cpu_to_be16(ilc);
517 lowcore->pgm_code = cpu_to_be16(env->int_pgm_code);
518 lowcore->program_old_psw.mask = cpu_to_be64(get_psw_mask(env));
519 lowcore->program_old_psw.addr = cpu_to_be64(env->psw.addr);
520 mask = be64_to_cpu(lowcore->program_new_psw.mask);
521 addr = be64_to_cpu(lowcore->program_new_psw.addr);
523 cpu_physical_memory_unmap(lowcore, len, 1, len);
525 DPRINTF("%s: %x %x %" PRIx64 " %" PRIx64 "\n", __FUNCTION__,
526 env->int_pgm_code, ilc, env->psw.mask,
527 env->psw.addr);
529 load_psw(env, mask, addr);
532 #define VIRTIO_SUBCODE_64 0x0D00
534 static void do_ext_interrupt(CPUS390XState *env)
536 uint64_t mask, addr;
537 LowCore *lowcore;
538 target_phys_addr_t len = TARGET_PAGE_SIZE;
539 ExtQueue *q;
541 if (!(env->psw.mask & PSW_MASK_EXT)) {
542 cpu_abort(env, "Ext int w/o ext mask\n");
545 if (env->ext_index < 0 || env->ext_index > MAX_EXT_QUEUE) {
546 cpu_abort(env, "Ext queue overrun: %d\n", env->ext_index);
549 q = &env->ext_queue[env->ext_index];
550 lowcore = cpu_physical_memory_map(env->psa, &len, 1);
552 lowcore->ext_int_code = cpu_to_be16(q->code);
553 lowcore->ext_params = cpu_to_be32(q->param);
554 lowcore->ext_params2 = cpu_to_be64(q->param64);
555 lowcore->external_old_psw.mask = cpu_to_be64(get_psw_mask(env));
556 lowcore->external_old_psw.addr = cpu_to_be64(env->psw.addr);
557 lowcore->cpu_addr = cpu_to_be16(env->cpu_num | VIRTIO_SUBCODE_64);
558 mask = be64_to_cpu(lowcore->external_new_psw.mask);
559 addr = be64_to_cpu(lowcore->external_new_psw.addr);
561 cpu_physical_memory_unmap(lowcore, len, 1, len);
563 env->ext_index--;
564 if (env->ext_index == -1) {
565 env->pending_int &= ~INTERRUPT_EXT;
568 DPRINTF("%s: %" PRIx64 " %" PRIx64 "\n", __FUNCTION__,
569 env->psw.mask, env->psw.addr);
571 load_psw(env, mask, addr);
574 void do_interrupt (CPUS390XState *env)
576 qemu_log("%s: %d at pc=%" PRIx64 "\n", __FUNCTION__, env->exception_index,
577 env->psw.addr);
579 s390_add_running_cpu(env);
580 /* handle external interrupts */
581 if ((env->psw.mask & PSW_MASK_EXT) &&
582 env->exception_index == -1) {
583 if (env->pending_int & INTERRUPT_EXT) {
584 /* code is already in env */
585 env->exception_index = EXCP_EXT;
586 } else if (env->pending_int & INTERRUPT_TOD) {
587 cpu_inject_ext(env, 0x1004, 0, 0);
588 env->exception_index = EXCP_EXT;
589 env->pending_int &= ~INTERRUPT_EXT;
590 env->pending_int &= ~INTERRUPT_TOD;
591 } else if (env->pending_int & INTERRUPT_CPUTIMER) {
592 cpu_inject_ext(env, 0x1005, 0, 0);
593 env->exception_index = EXCP_EXT;
594 env->pending_int &= ~INTERRUPT_EXT;
595 env->pending_int &= ~INTERRUPT_TOD;
599 switch (env->exception_index) {
600 case EXCP_PGM:
601 do_program_interrupt(env);
602 break;
603 case EXCP_SVC:
604 do_svc_interrupt(env);
605 break;
606 case EXCP_EXT:
607 do_ext_interrupt(env);
608 break;
610 env->exception_index = -1;
612 if (!env->pending_int) {
613 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
617 #endif /* CONFIG_USER_ONLY */