3 * Intel X58 north bridge IOH
4 * PCI Express root port device id 3420
6 * Copyright (c) 2010 Isaku Yamahata <yamahata at valinux co jp>
7 * VA Linux Systems Japan K.K.
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License along
20 * with this program; if not, see <http://www.gnu.org/licenses/>.
23 #include "qemu/osdep.h"
24 #include "hw/pci/pci_ids.h"
25 #include "hw/pci/msi.h"
26 #include "hw/pci/pcie.h"
29 #define PCI_DEVICE_ID_IOH_EPORT 0x3420 /* D0:F0 express mode */
30 #define PCI_DEVICE_ID_IOH_REV 0x2
31 #define IOH_EP_SSVID_OFFSET 0x40
32 #define IOH_EP_SSVID_SVID PCI_VENDOR_ID_INTEL
33 #define IOH_EP_SSVID_SSID 0
34 #define IOH_EP_MSI_OFFSET 0x60
35 #define IOH_EP_MSI_SUPPORTED_FLAGS PCI_MSI_FLAGS_MASKBIT
36 #define IOH_EP_MSI_NR_VECTOR 2
37 #define IOH_EP_EXP_OFFSET 0x90
38 #define IOH_EP_AER_OFFSET 0x100
41 * If two MSI vector are allocated, Advanced Error Interrupt Message Number
43 * 17.12.5.10 RPERRSTS, 32:27 bit Advanced Error Interrupt Message Number.
45 static uint8_t ioh3420_aer_vector(const PCIDevice
*d
)
47 switch (msi_nr_vectors_allocated(d
)) {
63 static int ioh3420_interrupts_init(PCIDevice
*d
, Error
**errp
)
67 rc
= msi_init(d
, IOH_EP_MSI_OFFSET
, IOH_EP_MSI_NR_VECTOR
,
68 IOH_EP_MSI_SUPPORTED_FLAGS
& PCI_MSI_FLAGS_64BIT
,
69 IOH_EP_MSI_SUPPORTED_FLAGS
& PCI_MSI_FLAGS_MASKBIT
,
72 assert(rc
== -ENOTSUP
);
78 static void ioh3420_interrupts_uninit(PCIDevice
*d
)
83 static const VMStateDescription vmstate_ioh3420
= {
84 .name
= "ioh-3240-express-root-port",
85 .priority
= MIG_PRI_PCI_BUS
,
87 .minimum_version_id
= 1,
88 .post_load
= pcie_cap_slot_post_load
,
89 .fields
= (VMStateField
[]) {
90 VMSTATE_PCI_DEVICE(parent_obj
.parent_obj
.parent_obj
, PCIESlot
),
91 VMSTATE_STRUCT(parent_obj
.parent_obj
.parent_obj
.exp
.aer_log
,
92 PCIESlot
, 0, vmstate_pcie_aer_log
, PCIEAERLog
),
97 static void ioh3420_class_init(ObjectClass
*klass
, void *data
)
99 DeviceClass
*dc
= DEVICE_CLASS(klass
);
100 PCIDeviceClass
*k
= PCI_DEVICE_CLASS(klass
);
101 PCIERootPortClass
*rpc
= PCIE_ROOT_PORT_CLASS(klass
);
103 k
->vendor_id
= PCI_VENDOR_ID_INTEL
;
104 k
->device_id
= PCI_DEVICE_ID_IOH_EPORT
;
105 k
->revision
= PCI_DEVICE_ID_IOH_REV
;
106 dc
->desc
= "Intel IOH device id 3420 PCIE Root Port";
107 dc
->vmsd
= &vmstate_ioh3420
;
108 rpc
->aer_vector
= ioh3420_aer_vector
;
109 rpc
->interrupts_init
= ioh3420_interrupts_init
;
110 rpc
->interrupts_uninit
= ioh3420_interrupts_uninit
;
111 rpc
->exp_offset
= IOH_EP_EXP_OFFSET
;
112 rpc
->aer_offset
= IOH_EP_AER_OFFSET
;
113 rpc
->ssvid_offset
= IOH_EP_SSVID_OFFSET
;
114 rpc
->ssid
= IOH_EP_SSVID_SSID
;
117 static const TypeInfo ioh3420_info
= {
119 .parent
= TYPE_PCIE_ROOT_PORT
,
120 .class_init
= ioh3420_class_init
,
123 static void ioh3420_register_types(void)
125 type_register_static(&ioh3420_info
);
128 type_init(ioh3420_register_types
)