4 #include "qemu-common.h"
9 /* PCI includes legacy ISA access. */
14 #define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
15 #define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
16 #define PCI_FUNC(devfn) ((devfn) & 0x07)
18 /* Class, Vendor and Device IDs from Linux's pci_ids.h */
21 /* QEMU-specific Vendor and Device ID definitions */
24 #define PCI_DEVICE_ID_IBM_440GX 0x027f
25 #define PCI_DEVICE_ID_IBM_OPENPIC2 0xffff
27 /* Hitachi (0x1054) */
28 #define PCI_VENDOR_ID_HITACHI 0x1054
29 #define PCI_DEVICE_ID_HITACHI_SH7751R 0x350e
32 #define PCI_DEVICE_ID_APPLE_343S1201 0x0010
33 #define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI 0x001e
34 #define PCI_DEVICE_ID_APPLE_UNI_N_PCI 0x001f
35 #define PCI_DEVICE_ID_APPLE_UNI_N_KEYL 0x0022
36 #define PCI_DEVICE_ID_APPLE_IPID_USB 0x003f
38 /* Realtek (0x10ec) */
39 #define PCI_DEVICE_ID_REALTEK_8029 0x8029
42 #define PCI_DEVICE_ID_XILINX_XC2VP30 0x0300
44 /* Marvell (0x11ab) */
45 #define PCI_DEVICE_ID_MARVELL_GT6412X 0x4620
47 /* QEMU/Bochs VGA (0x1234) */
48 #define PCI_VENDOR_ID_QEMU 0x1234
49 #define PCI_DEVICE_ID_QEMU_VGA 0x1111
52 #define PCI_VENDOR_ID_VMWARE 0x15ad
53 #define PCI_DEVICE_ID_VMWARE_SVGA2 0x0405
54 #define PCI_DEVICE_ID_VMWARE_SVGA 0x0710
55 #define PCI_DEVICE_ID_VMWARE_NET 0x0720
56 #define PCI_DEVICE_ID_VMWARE_SCSI 0x0730
57 #define PCI_DEVICE_ID_VMWARE_IDE 0x1729
60 #define PCI_DEVICE_ID_INTEL_82551IT 0x1209
61 #define PCI_DEVICE_ID_INTEL_82557 0x1229
63 /* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
64 #define PCI_VENDOR_ID_REDHAT_QUMRANET 0x1af4
65 #define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
66 #define PCI_SUBDEVICE_ID_QEMU 0x1100
68 #define PCI_DEVICE_ID_VIRTIO_NET 0x1000
69 #define PCI_DEVICE_ID_VIRTIO_BLOCK 0x1001
70 #define PCI_DEVICE_ID_VIRTIO_BALLOON 0x1002
71 #define PCI_DEVICE_ID_VIRTIO_CONSOLE 0x1003
73 #define FMT_PCIBUS PRIx64
75 typedef void PCIConfigWriteFunc(PCIDevice
*pci_dev
,
76 uint32_t address
, uint32_t data
, int len
);
77 typedef uint32_t PCIConfigReadFunc(PCIDevice
*pci_dev
,
78 uint32_t address
, int len
);
79 typedef void PCIMapIORegionFunc(PCIDevice
*pci_dev
, int region_num
,
80 pcibus_t addr
, pcibus_t size
, int type
);
81 typedef int PCIUnregisterFunc(PCIDevice
*pci_dev
);
83 typedef struct PCIIORegion
{
84 pcibus_t addr
; /* current PCI mapping address. -1 means not mapped */
85 #define PCI_BAR_UNMAPPED (~(pcibus_t)0)
87 pcibus_t filtered_size
;
89 PCIMapIORegionFunc
*map_func
;
92 #define PCI_ROM_SLOT 6
93 #define PCI_NUM_REGIONS 7
98 #define PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
100 /* Size of the standard PCI config header */
101 #define PCI_CONFIG_HEADER_SIZE 0x40
102 /* Size of the standard PCI config space */
103 #define PCI_CONFIG_SPACE_SIZE 0x100
104 /* Size of the standart PCIe config space: 4KB */
105 #define PCIE_CONFIG_SPACE_SIZE 0x1000
107 #define PCI_NUM_PINS 4 /* A-D */
109 /* Bits in cap_present field. */
111 QEMU_PCI_CAP_MSIX
= 0x1,
112 QEMU_PCI_CAP_EXPRESS
= 0x2,
117 /* PCI config space */
120 /* Used to enable config checks on load. Note that writeable bits are
121 * never checked even if set in cmask. */
124 /* Used to implement R/W bytes */
127 /* Used to allocate config space for capabilities. */
130 /* the following fields are read only */
134 PCIIORegion io_regions
[PCI_NUM_REGIONS
];
136 /* do not access the following fields */
137 PCIConfigReadFunc
*config_read
;
138 PCIConfigWriteFunc
*config_write
;
140 /* IRQ objects for the INTA-INTD pins. */
143 /* Current IRQ levels. Used internally by the generic PCI code. */
146 /* Capability bits */
147 uint32_t cap_present
;
149 /* Offset of MSI-X capability in config space */
155 /* Space to store MSIX table */
156 uint8_t *msix_table_page
;
157 /* MMIO index used to map MSIX table and pending bit entries. */
159 /* Reference-count for entries actually in use by driver. */
160 unsigned *msix_entry_used
;
161 /* Region including the MSI-X table */
162 uint32_t msix_bar_size
;
163 /* Version id needed for VMState */
166 /* Location of option rom */
168 ram_addr_t rom_offset
;
172 PCIDevice
*pci_register_device(PCIBus
*bus
, const char *name
,
173 int instance_size
, int devfn
,
174 PCIConfigReadFunc
*config_read
,
175 PCIConfigWriteFunc
*config_write
);
177 void pci_register_bar(PCIDevice
*pci_dev
, int region_num
,
178 pcibus_t size
, int type
,
179 PCIMapIORegionFunc
*map_func
);
181 int pci_add_capability(PCIDevice
*pci_dev
, uint8_t cap_id
, uint8_t cap_size
);
182 int pci_add_capability_at_offset(PCIDevice
*pci_dev
, uint8_t cap_id
,
183 uint8_t cap_offset
, uint8_t cap_size
);
185 void pci_del_capability(PCIDevice
*pci_dev
, uint8_t cap_id
, uint8_t cap_size
);
187 void pci_reserve_capability(PCIDevice
*pci_dev
, uint8_t offset
, uint8_t size
);
189 uint8_t pci_find_capability(PCIDevice
*pci_dev
, uint8_t cap_id
);
192 uint32_t pci_default_read_config(PCIDevice
*d
,
193 uint32_t address
, int len
);
194 void pci_default_write_config(PCIDevice
*d
,
195 uint32_t address
, uint32_t val
, int len
);
196 void pci_device_save(PCIDevice
*s
, QEMUFile
*f
);
197 int pci_device_load(PCIDevice
*s
, QEMUFile
*f
);
199 typedef void (*pci_set_irq_fn
)(void *opaque
, int irq_num
, int level
);
200 typedef int (*pci_map_irq_fn
)(PCIDevice
*pci_dev
, int irq_num
);
201 typedef int (*pci_hotplug_fn
)(DeviceState
*qdev
, PCIDevice
*pci_dev
, int state
);
202 void pci_bus_new_inplace(PCIBus
*bus
, DeviceState
*parent
,
203 const char *name
, int devfn_min
);
204 PCIBus
*pci_bus_new(DeviceState
*parent
, const char *name
, int devfn_min
);
205 void pci_bus_irqs(PCIBus
*bus
, pci_set_irq_fn set_irq
, pci_map_irq_fn map_irq
,
206 void *irq_opaque
, int nirq
);
207 void pci_bus_hotplug(PCIBus
*bus
, pci_hotplug_fn hotplug
, DeviceState
*dev
);
208 PCIBus
*pci_register_bus(DeviceState
*parent
, const char *name
,
209 pci_set_irq_fn set_irq
, pci_map_irq_fn map_irq
,
210 void *irq_opaque
, int devfn_min
, int nirq
);
212 void pci_bus_set_mem_base(PCIBus
*bus
, target_phys_addr_t base
);
214 PCIDevice
*pci_nic_init(NICInfo
*nd
, const char *default_model
,
215 const char *default_devaddr
);
216 PCIDevice
*pci_nic_init_nofail(NICInfo
*nd
, const char *default_model
,
217 const char *default_devaddr
);
218 int pci_bus_num(PCIBus
*s
);
219 void pci_for_each_device(PCIBus
*bus
, int bus_num
, void (*fn
)(PCIBus
*bus
, PCIDevice
*d
));
220 PCIBus
*pci_find_root_bus(int domain
);
221 int pci_find_domain(const PCIBus
*bus
);
222 PCIBus
*pci_find_bus(PCIBus
*bus
, int bus_num
);
223 PCIDevice
*pci_find_device(PCIBus
*bus
, int bus_num
, int slot
, int function
);
224 PCIBus
*pci_get_bus_devfn(int *devfnp
, const char *devaddr
);
226 int pci_read_devaddr(Monitor
*mon
, const char *addr
, int *domp
, int *busp
,
229 void do_pci_info_print(Monitor
*mon
, const QObject
*data
);
230 void do_pci_info(Monitor
*mon
, QObject
**ret_data
);
231 PCIBus
*pci_bridge_init(PCIBus
*bus
, int devfn
, uint16_t vid
, uint16_t did
,
232 pci_map_irq_fn map_irq
, const char *name
);
233 PCIDevice
*pci_bridge_get_device(PCIBus
*bus
);
236 pci_set_byte(uint8_t *config
, uint8_t val
)
241 static inline uint8_t
242 pci_get_byte(const uint8_t *config
)
248 pci_set_word(uint8_t *config
, uint16_t val
)
250 cpu_to_le16wu((uint16_t *)config
, val
);
253 static inline uint16_t
254 pci_get_word(const uint8_t *config
)
256 return le16_to_cpupu((const uint16_t *)config
);
260 pci_set_long(uint8_t *config
, uint32_t val
)
262 cpu_to_le32wu((uint32_t *)config
, val
);
265 static inline uint32_t
266 pci_get_long(const uint8_t *config
)
268 return le32_to_cpupu((const uint32_t *)config
);
272 pci_set_quad(uint8_t *config
, uint64_t val
)
274 cpu_to_le64w((uint64_t *)config
, val
);
277 static inline uint64_t
278 pci_get_quad(const uint8_t *config
)
280 return le64_to_cpup((const uint64_t *)config
);
284 pci_config_set_vendor_id(uint8_t *pci_config
, uint16_t val
)
286 pci_set_word(&pci_config
[PCI_VENDOR_ID
], val
);
290 pci_config_set_device_id(uint8_t *pci_config
, uint16_t val
)
292 pci_set_word(&pci_config
[PCI_DEVICE_ID
], val
);
296 pci_config_set_revision(uint8_t *pci_config
, uint8_t val
)
298 pci_set_byte(&pci_config
[PCI_REVISION_ID
], val
);
302 pci_config_set_class(uint8_t *pci_config
, uint16_t val
)
304 pci_set_word(&pci_config
[PCI_CLASS_DEVICE
], val
);
308 pci_config_set_prog_interface(uint8_t *pci_config
, uint8_t val
)
310 pci_set_byte(&pci_config
[PCI_CLASS_PROG
], val
);
314 pci_config_set_interrupt_pin(uint8_t *pci_config
, uint8_t val
)
316 pci_set_byte(&pci_config
[PCI_INTERRUPT_PIN
], val
);
319 typedef int (*pci_qdev_initfn
)(PCIDevice
*dev
);
322 pci_qdev_initfn init
;
323 PCIUnregisterFunc
*exit
;
324 PCIConfigReadFunc
*config_read
;
325 PCIConfigWriteFunc
*config_write
;
327 /* pci config header type */
331 int is_express
; /* is this device pci express? */
337 void pci_qdev_register(PCIDeviceInfo
*info
);
338 void pci_qdev_register_many(PCIDeviceInfo
*info
);
340 PCIDevice
*pci_create(PCIBus
*bus
, int devfn
, const char *name
);
341 PCIDevice
*pci_create_simple(PCIBus
*bus
, int devfn
, const char *name
);
343 static inline int pci_is_express(const PCIDevice
*d
)
345 return d
->cap_present
& QEMU_PCI_CAP_EXPRESS
;
348 static inline uint32_t pci_config_size(const PCIDevice
*d
)
350 return pci_is_express(d
) ? PCIE_CONFIG_SPACE_SIZE
: PCI_CONFIG_SPACE_SIZE
;
353 /* These are not pci specific. Should move into a separate header.
354 * Only pci.c uses them, so keep them here for now.
357 /* Get last byte of a range from offset + length.
358 * Undefined for ranges that wrap around 0. */
359 static inline uint64_t range_get_last(uint64_t offset
, uint64_t len
)
361 return offset
+ len
- 1;
364 /* Check whether a given range covers a given byte. */
365 static inline int range_covers_byte(uint64_t offset
, uint64_t len
,
368 return offset
<= byte
&& byte
<= range_get_last(offset
, len
);
371 /* Check whether 2 given ranges overlap.
372 * Undefined if ranges that wrap around 0. */
373 static inline int ranges_overlap(uint64_t first1
, uint64_t len1
,
374 uint64_t first2
, uint64_t len2
)
376 uint64_t last1
= range_get_last(first1
, len1
);
377 uint64_t last2
= range_get_last(first2
, len2
);
379 return !(last2
< first1
|| last1
< first2
);