graph-lock: TSA annotations for lock/unlock functions
[qemu.git] / hw / pci / pci.c
blobe6292d8060be99d73d202f927dfbdc4ee6ebbdb5
1 /*
2 * QEMU PCI bus manager
4 * Copyright (c) 2004 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
25 #include "qemu/osdep.h"
26 #include "qemu/datadir.h"
27 #include "qemu/units.h"
28 #include "hw/irq.h"
29 #include "hw/pci/pci.h"
30 #include "hw/pci/pci_bridge.h"
31 #include "hw/pci/pci_bus.h"
32 #include "hw/pci/pci_host.h"
33 #include "hw/qdev-properties.h"
34 #include "hw/qdev-properties-system.h"
35 #include "migration/qemu-file-types.h"
36 #include "migration/vmstate.h"
37 #include "monitor/monitor.h"
38 #include "net/net.h"
39 #include "sysemu/numa.h"
40 #include "sysemu/sysemu.h"
41 #include "hw/loader.h"
42 #include "qemu/error-report.h"
43 #include "qemu/range.h"
44 #include "trace.h"
45 #include "hw/pci/msi.h"
46 #include "hw/pci/msix.h"
47 #include "hw/hotplug.h"
48 #include "hw/boards.h"
49 #include "qapi/error.h"
50 #include "qapi/qapi-commands-pci.h"
51 #include "qemu/cutils.h"
53 //#define DEBUG_PCI
54 #ifdef DEBUG_PCI
55 # define PCI_DPRINTF(format, ...) printf(format, ## __VA_ARGS__)
56 #else
57 # define PCI_DPRINTF(format, ...) do { } while (0)
58 #endif
60 bool pci_available = true;
62 static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent);
63 static char *pcibus_get_dev_path(DeviceState *dev);
64 static char *pcibus_get_fw_dev_path(DeviceState *dev);
65 static void pcibus_reset(BusState *qbus);
67 static Property pci_props[] = {
68 DEFINE_PROP_PCI_DEVFN("addr", PCIDevice, devfn, -1),
69 DEFINE_PROP_STRING("romfile", PCIDevice, romfile),
70 DEFINE_PROP_UINT32("romsize", PCIDevice, romsize, -1),
71 DEFINE_PROP_UINT32("rombar", PCIDevice, rom_bar, 1),
72 DEFINE_PROP_BIT("multifunction", PCIDevice, cap_present,
73 QEMU_PCI_CAP_MULTIFUNCTION_BITNR, false),
74 DEFINE_PROP_BIT("x-pcie-lnksta-dllla", PCIDevice, cap_present,
75 QEMU_PCIE_LNKSTA_DLLLA_BITNR, true),
76 DEFINE_PROP_BIT("x-pcie-extcap-init", PCIDevice, cap_present,
77 QEMU_PCIE_EXTCAP_INIT_BITNR, true),
78 DEFINE_PROP_STRING("failover_pair_id", PCIDevice,
79 failover_pair_id),
80 DEFINE_PROP_UINT32("acpi-index", PCIDevice, acpi_index, 0),
81 DEFINE_PROP_END_OF_LIST()
84 static const VMStateDescription vmstate_pcibus = {
85 .name = "PCIBUS",
86 .version_id = 1,
87 .minimum_version_id = 1,
88 .fields = (VMStateField[]) {
89 VMSTATE_INT32_EQUAL(nirq, PCIBus, NULL),
90 VMSTATE_VARRAY_INT32(irq_count, PCIBus,
91 nirq, 0, vmstate_info_int32,
92 int32_t),
93 VMSTATE_END_OF_LIST()
97 static void pci_init_bus_master(PCIDevice *pci_dev)
99 AddressSpace *dma_as = pci_device_iommu_address_space(pci_dev);
101 memory_region_init_alias(&pci_dev->bus_master_enable_region,
102 OBJECT(pci_dev), "bus master",
103 dma_as->root, 0, memory_region_size(dma_as->root));
104 memory_region_set_enabled(&pci_dev->bus_master_enable_region, false);
105 memory_region_add_subregion(&pci_dev->bus_master_container_region, 0,
106 &pci_dev->bus_master_enable_region);
109 static void pcibus_machine_done(Notifier *notifier, void *data)
111 PCIBus *bus = container_of(notifier, PCIBus, machine_done);
112 int i;
114 for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
115 if (bus->devices[i]) {
116 pci_init_bus_master(bus->devices[i]);
121 static void pci_bus_realize(BusState *qbus, Error **errp)
123 PCIBus *bus = PCI_BUS(qbus);
125 bus->machine_done.notify = pcibus_machine_done;
126 qemu_add_machine_init_done_notifier(&bus->machine_done);
128 vmstate_register(NULL, VMSTATE_INSTANCE_ID_ANY, &vmstate_pcibus, bus);
131 static void pcie_bus_realize(BusState *qbus, Error **errp)
133 PCIBus *bus = PCI_BUS(qbus);
134 Error *local_err = NULL;
136 pci_bus_realize(qbus, &local_err);
137 if (local_err) {
138 error_propagate(errp, local_err);
139 return;
143 * A PCI-E bus can support extended config space if it's the root
144 * bus, or if the bus/bridge above it does as well
146 if (pci_bus_is_root(bus)) {
147 bus->flags |= PCI_BUS_EXTENDED_CONFIG_SPACE;
148 } else {
149 PCIBus *parent_bus = pci_get_bus(bus->parent_dev);
151 if (pci_bus_allows_extended_config_space(parent_bus)) {
152 bus->flags |= PCI_BUS_EXTENDED_CONFIG_SPACE;
157 static void pci_bus_unrealize(BusState *qbus)
159 PCIBus *bus = PCI_BUS(qbus);
161 qemu_remove_machine_init_done_notifier(&bus->machine_done);
163 vmstate_unregister(NULL, &vmstate_pcibus, bus);
166 static int pcibus_num(PCIBus *bus)
168 if (pci_bus_is_root(bus)) {
169 return 0; /* pci host bridge */
171 return bus->parent_dev->config[PCI_SECONDARY_BUS];
174 static uint16_t pcibus_numa_node(PCIBus *bus)
176 return NUMA_NODE_UNASSIGNED;
179 static void pci_bus_class_init(ObjectClass *klass, void *data)
181 BusClass *k = BUS_CLASS(klass);
182 PCIBusClass *pbc = PCI_BUS_CLASS(klass);
184 k->print_dev = pcibus_dev_print;
185 k->get_dev_path = pcibus_get_dev_path;
186 k->get_fw_dev_path = pcibus_get_fw_dev_path;
187 k->realize = pci_bus_realize;
188 k->unrealize = pci_bus_unrealize;
189 k->reset = pcibus_reset;
191 pbc->bus_num = pcibus_num;
192 pbc->numa_node = pcibus_numa_node;
195 static const TypeInfo pci_bus_info = {
196 .name = TYPE_PCI_BUS,
197 .parent = TYPE_BUS,
198 .instance_size = sizeof(PCIBus),
199 .class_size = sizeof(PCIBusClass),
200 .class_init = pci_bus_class_init,
203 static const TypeInfo cxl_interface_info = {
204 .name = INTERFACE_CXL_DEVICE,
205 .parent = TYPE_INTERFACE,
208 static const TypeInfo pcie_interface_info = {
209 .name = INTERFACE_PCIE_DEVICE,
210 .parent = TYPE_INTERFACE,
213 static const TypeInfo conventional_pci_interface_info = {
214 .name = INTERFACE_CONVENTIONAL_PCI_DEVICE,
215 .parent = TYPE_INTERFACE,
218 static void pcie_bus_class_init(ObjectClass *klass, void *data)
220 BusClass *k = BUS_CLASS(klass);
222 k->realize = pcie_bus_realize;
225 static const TypeInfo pcie_bus_info = {
226 .name = TYPE_PCIE_BUS,
227 .parent = TYPE_PCI_BUS,
228 .class_init = pcie_bus_class_init,
231 static const TypeInfo cxl_bus_info = {
232 .name = TYPE_CXL_BUS,
233 .parent = TYPE_PCIE_BUS,
234 .class_init = pcie_bus_class_init,
237 static PCIBus *pci_find_bus_nr(PCIBus *bus, int bus_num);
238 static void pci_update_mappings(PCIDevice *d);
239 static void pci_irq_handler(void *opaque, int irq_num, int level);
240 static void pci_add_option_rom(PCIDevice *pdev, bool is_default_rom, Error **);
241 static void pci_del_option_rom(PCIDevice *pdev);
243 static uint16_t pci_default_sub_vendor_id = PCI_SUBVENDOR_ID_REDHAT_QUMRANET;
244 static uint16_t pci_default_sub_device_id = PCI_SUBDEVICE_ID_QEMU;
246 static QLIST_HEAD(, PCIHostState) pci_host_bridges;
248 int pci_bar(PCIDevice *d, int reg)
250 uint8_t type;
252 /* PCIe virtual functions do not have their own BARs */
253 assert(!pci_is_vf(d));
255 if (reg != PCI_ROM_SLOT)
256 return PCI_BASE_ADDRESS_0 + reg * 4;
258 type = d->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
259 return type == PCI_HEADER_TYPE_BRIDGE ? PCI_ROM_ADDRESS1 : PCI_ROM_ADDRESS;
262 static inline int pci_irq_state(PCIDevice *d, int irq_num)
264 return (d->irq_state >> irq_num) & 0x1;
267 static inline void pci_set_irq_state(PCIDevice *d, int irq_num, int level)
269 d->irq_state &= ~(0x1 << irq_num);
270 d->irq_state |= level << irq_num;
273 static void pci_bus_change_irq_level(PCIBus *bus, int irq_num, int change)
275 assert(irq_num >= 0);
276 assert(irq_num < bus->nirq);
277 bus->irq_count[irq_num] += change;
278 bus->set_irq(bus->irq_opaque, irq_num, bus->irq_count[irq_num] != 0);
281 static void pci_change_irq_level(PCIDevice *pci_dev, int irq_num, int change)
283 PCIBus *bus;
284 for (;;) {
285 bus = pci_get_bus(pci_dev);
286 irq_num = bus->map_irq(pci_dev, irq_num);
287 if (bus->set_irq)
288 break;
289 pci_dev = bus->parent_dev;
291 pci_bus_change_irq_level(bus, irq_num, change);
294 int pci_bus_get_irq_level(PCIBus *bus, int irq_num)
296 assert(irq_num >= 0);
297 assert(irq_num < bus->nirq);
298 return !!bus->irq_count[irq_num];
301 /* Update interrupt status bit in config space on interrupt
302 * state change. */
303 static void pci_update_irq_status(PCIDevice *dev)
305 if (dev->irq_state) {
306 dev->config[PCI_STATUS] |= PCI_STATUS_INTERRUPT;
307 } else {
308 dev->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
312 void pci_device_deassert_intx(PCIDevice *dev)
314 int i;
315 for (i = 0; i < PCI_NUM_PINS; ++i) {
316 pci_irq_handler(dev, i, 0);
320 static void pci_msi_trigger(PCIDevice *dev, MSIMessage msg)
322 MemTxAttrs attrs = {};
324 attrs.requester_id = pci_requester_id(dev);
325 address_space_stl_le(&dev->bus_master_as, msg.address, msg.data,
326 attrs, NULL);
329 static void pci_reset_regions(PCIDevice *dev)
331 int r;
332 if (pci_is_vf(dev)) {
333 return;
336 for (r = 0; r < PCI_NUM_REGIONS; ++r) {
337 PCIIORegion *region = &dev->io_regions[r];
338 if (!region->size) {
339 continue;
342 if (!(region->type & PCI_BASE_ADDRESS_SPACE_IO) &&
343 region->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
344 pci_set_quad(dev->config + pci_bar(dev, r), region->type);
345 } else {
346 pci_set_long(dev->config + pci_bar(dev, r), region->type);
351 static void pci_do_device_reset(PCIDevice *dev)
353 pci_device_deassert_intx(dev);
354 assert(dev->irq_state == 0);
356 /* Clear all writable bits */
357 pci_word_test_and_clear_mask(dev->config + PCI_COMMAND,
358 pci_get_word(dev->wmask + PCI_COMMAND) |
359 pci_get_word(dev->w1cmask + PCI_COMMAND));
360 pci_word_test_and_clear_mask(dev->config + PCI_STATUS,
361 pci_get_word(dev->wmask + PCI_STATUS) |
362 pci_get_word(dev->w1cmask + PCI_STATUS));
363 /* Some devices make bits of PCI_INTERRUPT_LINE read only */
364 pci_byte_test_and_clear_mask(dev->config + PCI_INTERRUPT_LINE,
365 pci_get_word(dev->wmask + PCI_INTERRUPT_LINE) |
366 pci_get_word(dev->w1cmask + PCI_INTERRUPT_LINE));
367 dev->config[PCI_CACHE_LINE_SIZE] = 0x0;
368 pci_reset_regions(dev);
369 pci_update_mappings(dev);
371 msi_reset(dev);
372 msix_reset(dev);
376 * This function is called on #RST and FLR.
377 * FLR if PCI_EXP_DEVCTL_BCR_FLR is set
379 void pci_device_reset(PCIDevice *dev)
381 qdev_reset_all(&dev->qdev);
382 pci_do_device_reset(dev);
386 * Trigger pci bus reset under a given bus.
387 * Called via qbus_reset_all on RST# assert, after the devices
388 * have been reset qdev_reset_all-ed already.
390 static void pcibus_reset(BusState *qbus)
392 PCIBus *bus = DO_UPCAST(PCIBus, qbus, qbus);
393 int i;
395 for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
396 if (bus->devices[i]) {
397 pci_do_device_reset(bus->devices[i]);
401 for (i = 0; i < bus->nirq; i++) {
402 assert(bus->irq_count[i] == 0);
406 static void pci_host_bus_register(DeviceState *host)
408 PCIHostState *host_bridge = PCI_HOST_BRIDGE(host);
410 QLIST_INSERT_HEAD(&pci_host_bridges, host_bridge, next);
413 static void pci_host_bus_unregister(DeviceState *host)
415 PCIHostState *host_bridge = PCI_HOST_BRIDGE(host);
417 QLIST_REMOVE(host_bridge, next);
420 PCIBus *pci_device_root_bus(const PCIDevice *d)
422 PCIBus *bus = pci_get_bus(d);
424 while (!pci_bus_is_root(bus)) {
425 d = bus->parent_dev;
426 assert(d != NULL);
428 bus = pci_get_bus(d);
431 return bus;
434 const char *pci_root_bus_path(PCIDevice *dev)
436 PCIBus *rootbus = pci_device_root_bus(dev);
437 PCIHostState *host_bridge = PCI_HOST_BRIDGE(rootbus->qbus.parent);
438 PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_GET_CLASS(host_bridge);
440 assert(host_bridge->bus == rootbus);
442 if (hc->root_bus_path) {
443 return (*hc->root_bus_path)(host_bridge, rootbus);
446 return rootbus->qbus.name;
449 bool pci_bus_bypass_iommu(PCIBus *bus)
451 PCIBus *rootbus = bus;
452 PCIHostState *host_bridge;
454 if (!pci_bus_is_root(bus)) {
455 rootbus = pci_device_root_bus(bus->parent_dev);
458 host_bridge = PCI_HOST_BRIDGE(rootbus->qbus.parent);
460 assert(host_bridge->bus == rootbus);
462 return host_bridge->bypass_iommu;
465 static void pci_root_bus_internal_init(PCIBus *bus, DeviceState *parent,
466 MemoryRegion *address_space_mem,
467 MemoryRegion *address_space_io,
468 uint8_t devfn_min)
470 assert(PCI_FUNC(devfn_min) == 0);
471 bus->devfn_min = devfn_min;
472 bus->slot_reserved_mask = 0x0;
473 bus->address_space_mem = address_space_mem;
474 bus->address_space_io = address_space_io;
475 bus->flags |= PCI_BUS_IS_ROOT;
477 /* host bridge */
478 QLIST_INIT(&bus->child);
480 pci_host_bus_register(parent);
483 static void pci_bus_uninit(PCIBus *bus)
485 pci_host_bus_unregister(BUS(bus)->parent);
488 bool pci_bus_is_express(PCIBus *bus)
490 return object_dynamic_cast(OBJECT(bus), TYPE_PCIE_BUS);
493 void pci_root_bus_init(PCIBus *bus, size_t bus_size, DeviceState *parent,
494 const char *name,
495 MemoryRegion *address_space_mem,
496 MemoryRegion *address_space_io,
497 uint8_t devfn_min, const char *typename)
499 qbus_init(bus, bus_size, typename, parent, name);
500 pci_root_bus_internal_init(bus, parent, address_space_mem,
501 address_space_io, devfn_min);
504 PCIBus *pci_root_bus_new(DeviceState *parent, const char *name,
505 MemoryRegion *address_space_mem,
506 MemoryRegion *address_space_io,
507 uint8_t devfn_min, const char *typename)
509 PCIBus *bus;
511 bus = PCI_BUS(qbus_new(typename, parent, name));
512 pci_root_bus_internal_init(bus, parent, address_space_mem,
513 address_space_io, devfn_min);
514 return bus;
517 void pci_root_bus_cleanup(PCIBus *bus)
519 pci_bus_uninit(bus);
520 /* the caller of the unplug hotplug handler will delete this device */
521 qbus_unrealize(BUS(bus));
524 void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
525 void *irq_opaque, int nirq)
527 bus->set_irq = set_irq;
528 bus->map_irq = map_irq;
529 bus->irq_opaque = irq_opaque;
530 bus->nirq = nirq;
531 bus->irq_count = g_malloc0(nirq * sizeof(bus->irq_count[0]));
534 void pci_bus_irqs_cleanup(PCIBus *bus)
536 bus->set_irq = NULL;
537 bus->map_irq = NULL;
538 bus->irq_opaque = NULL;
539 bus->nirq = 0;
540 g_free(bus->irq_count);
543 PCIBus *pci_register_root_bus(DeviceState *parent, const char *name,
544 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
545 void *irq_opaque,
546 MemoryRegion *address_space_mem,
547 MemoryRegion *address_space_io,
548 uint8_t devfn_min, int nirq,
549 const char *typename)
551 PCIBus *bus;
553 bus = pci_root_bus_new(parent, name, address_space_mem,
554 address_space_io, devfn_min, typename);
555 pci_bus_irqs(bus, set_irq, map_irq, irq_opaque, nirq);
556 return bus;
559 void pci_unregister_root_bus(PCIBus *bus)
561 pci_bus_irqs_cleanup(bus);
562 pci_root_bus_cleanup(bus);
565 int pci_bus_num(PCIBus *s)
567 return PCI_BUS_GET_CLASS(s)->bus_num(s);
570 /* Returns the min and max bus numbers of a PCI bus hierarchy */
571 void pci_bus_range(PCIBus *bus, int *min_bus, int *max_bus)
573 int i;
574 *min_bus = *max_bus = pci_bus_num(bus);
576 for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
577 PCIDevice *dev = bus->devices[i];
579 if (dev && PCI_DEVICE_GET_CLASS(dev)->is_bridge) {
580 *min_bus = MIN(*min_bus, dev->config[PCI_SECONDARY_BUS]);
581 *max_bus = MAX(*max_bus, dev->config[PCI_SUBORDINATE_BUS]);
586 int pci_bus_numa_node(PCIBus *bus)
588 return PCI_BUS_GET_CLASS(bus)->numa_node(bus);
591 static int get_pci_config_device(QEMUFile *f, void *pv, size_t size,
592 const VMStateField *field)
594 PCIDevice *s = container_of(pv, PCIDevice, config);
595 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(s);
596 uint8_t *config;
597 int i;
599 assert(size == pci_config_size(s));
600 config = g_malloc(size);
602 qemu_get_buffer(f, config, size);
603 for (i = 0; i < size; ++i) {
604 if ((config[i] ^ s->config[i]) &
605 s->cmask[i] & ~s->wmask[i] & ~s->w1cmask[i]) {
606 error_report("%s: Bad config data: i=0x%x read: %x device: %x "
607 "cmask: %x wmask: %x w1cmask:%x", __func__,
608 i, config[i], s->config[i],
609 s->cmask[i], s->wmask[i], s->w1cmask[i]);
610 g_free(config);
611 return -EINVAL;
614 memcpy(s->config, config, size);
616 pci_update_mappings(s);
617 if (pc->is_bridge) {
618 PCIBridge *b = PCI_BRIDGE(s);
619 pci_bridge_update_mappings(b);
622 memory_region_set_enabled(&s->bus_master_enable_region,
623 pci_get_word(s->config + PCI_COMMAND)
624 & PCI_COMMAND_MASTER);
626 g_free(config);
627 return 0;
630 /* just put buffer */
631 static int put_pci_config_device(QEMUFile *f, void *pv, size_t size,
632 const VMStateField *field, JSONWriter *vmdesc)
634 const uint8_t **v = pv;
635 assert(size == pci_config_size(container_of(pv, PCIDevice, config)));
636 qemu_put_buffer(f, *v, size);
638 return 0;
641 static VMStateInfo vmstate_info_pci_config = {
642 .name = "pci config",
643 .get = get_pci_config_device,
644 .put = put_pci_config_device,
647 static int get_pci_irq_state(QEMUFile *f, void *pv, size_t size,
648 const VMStateField *field)
650 PCIDevice *s = container_of(pv, PCIDevice, irq_state);
651 uint32_t irq_state[PCI_NUM_PINS];
652 int i;
653 for (i = 0; i < PCI_NUM_PINS; ++i) {
654 irq_state[i] = qemu_get_be32(f);
655 if (irq_state[i] != 0x1 && irq_state[i] != 0) {
656 fprintf(stderr, "irq state %d: must be 0 or 1.\n",
657 irq_state[i]);
658 return -EINVAL;
662 for (i = 0; i < PCI_NUM_PINS; ++i) {
663 pci_set_irq_state(s, i, irq_state[i]);
666 return 0;
669 static int put_pci_irq_state(QEMUFile *f, void *pv, size_t size,
670 const VMStateField *field, JSONWriter *vmdesc)
672 int i;
673 PCIDevice *s = container_of(pv, PCIDevice, irq_state);
675 for (i = 0; i < PCI_NUM_PINS; ++i) {
676 qemu_put_be32(f, pci_irq_state(s, i));
679 return 0;
682 static VMStateInfo vmstate_info_pci_irq_state = {
683 .name = "pci irq state",
684 .get = get_pci_irq_state,
685 .put = put_pci_irq_state,
688 static bool migrate_is_pcie(void *opaque, int version_id)
690 return pci_is_express((PCIDevice *)opaque);
693 static bool migrate_is_not_pcie(void *opaque, int version_id)
695 return !pci_is_express((PCIDevice *)opaque);
698 const VMStateDescription vmstate_pci_device = {
699 .name = "PCIDevice",
700 .version_id = 2,
701 .minimum_version_id = 1,
702 .fields = (VMStateField[]) {
703 VMSTATE_INT32_POSITIVE_LE(version_id, PCIDevice),
704 VMSTATE_BUFFER_UNSAFE_INFO_TEST(config, PCIDevice,
705 migrate_is_not_pcie,
706 0, vmstate_info_pci_config,
707 PCI_CONFIG_SPACE_SIZE),
708 VMSTATE_BUFFER_UNSAFE_INFO_TEST(config, PCIDevice,
709 migrate_is_pcie,
710 0, vmstate_info_pci_config,
711 PCIE_CONFIG_SPACE_SIZE),
712 VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
713 vmstate_info_pci_irq_state,
714 PCI_NUM_PINS * sizeof(int32_t)),
715 VMSTATE_END_OF_LIST()
720 void pci_device_save(PCIDevice *s, QEMUFile *f)
722 /* Clear interrupt status bit: it is implicit
723 * in irq_state which we are saving.
724 * This makes us compatible with old devices
725 * which never set or clear this bit. */
726 s->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
727 vmstate_save_state(f, &vmstate_pci_device, s, NULL);
728 /* Restore the interrupt status bit. */
729 pci_update_irq_status(s);
732 int pci_device_load(PCIDevice *s, QEMUFile *f)
734 int ret;
735 ret = vmstate_load_state(f, &vmstate_pci_device, s, s->version_id);
736 /* Restore the interrupt status bit. */
737 pci_update_irq_status(s);
738 return ret;
741 static void pci_set_default_subsystem_id(PCIDevice *pci_dev)
743 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
744 pci_default_sub_vendor_id);
745 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
746 pci_default_sub_device_id);
750 * Parse [[<domain>:]<bus>:]<slot>, return -1 on error if funcp == NULL
751 * [[<domain>:]<bus>:]<slot>.<func>, return -1 on error
753 static int pci_parse_devaddr(const char *addr, int *domp, int *busp,
754 unsigned int *slotp, unsigned int *funcp)
756 const char *p;
757 char *e;
758 unsigned long val;
759 unsigned long dom = 0, bus = 0;
760 unsigned int slot = 0;
761 unsigned int func = 0;
763 p = addr;
764 val = strtoul(p, &e, 16);
765 if (e == p)
766 return -1;
767 if (*e == ':') {
768 bus = val;
769 p = e + 1;
770 val = strtoul(p, &e, 16);
771 if (e == p)
772 return -1;
773 if (*e == ':') {
774 dom = bus;
775 bus = val;
776 p = e + 1;
777 val = strtoul(p, &e, 16);
778 if (e == p)
779 return -1;
783 slot = val;
785 if (funcp != NULL) {
786 if (*e != '.')
787 return -1;
789 p = e + 1;
790 val = strtoul(p, &e, 16);
791 if (e == p)
792 return -1;
794 func = val;
797 /* if funcp == NULL func is 0 */
798 if (dom > 0xffff || bus > 0xff || slot > 0x1f || func > 7)
799 return -1;
801 if (*e)
802 return -1;
804 *domp = dom;
805 *busp = bus;
806 *slotp = slot;
807 if (funcp != NULL)
808 *funcp = func;
809 return 0;
812 static void pci_init_cmask(PCIDevice *dev)
814 pci_set_word(dev->cmask + PCI_VENDOR_ID, 0xffff);
815 pci_set_word(dev->cmask + PCI_DEVICE_ID, 0xffff);
816 dev->cmask[PCI_STATUS] = PCI_STATUS_CAP_LIST;
817 dev->cmask[PCI_REVISION_ID] = 0xff;
818 dev->cmask[PCI_CLASS_PROG] = 0xff;
819 pci_set_word(dev->cmask + PCI_CLASS_DEVICE, 0xffff);
820 dev->cmask[PCI_HEADER_TYPE] = 0xff;
821 dev->cmask[PCI_CAPABILITY_LIST] = 0xff;
824 static void pci_init_wmask(PCIDevice *dev)
826 int config_size = pci_config_size(dev);
828 dev->wmask[PCI_CACHE_LINE_SIZE] = 0xff;
829 dev->wmask[PCI_INTERRUPT_LINE] = 0xff;
830 pci_set_word(dev->wmask + PCI_COMMAND,
831 PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
832 PCI_COMMAND_INTX_DISABLE);
833 pci_word_test_and_set_mask(dev->wmask + PCI_COMMAND, PCI_COMMAND_SERR);
835 memset(dev->wmask + PCI_CONFIG_HEADER_SIZE, 0xff,
836 config_size - PCI_CONFIG_HEADER_SIZE);
839 static void pci_init_w1cmask(PCIDevice *dev)
842 * Note: It's okay to set w1cmask even for readonly bits as
843 * long as their value is hardwired to 0.
845 pci_set_word(dev->w1cmask + PCI_STATUS,
846 PCI_STATUS_PARITY | PCI_STATUS_SIG_TARGET_ABORT |
847 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_REC_MASTER_ABORT |
848 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_DETECTED_PARITY);
851 static void pci_init_mask_bridge(PCIDevice *d)
853 /* PCI_PRIMARY_BUS, PCI_SECONDARY_BUS, PCI_SUBORDINATE_BUS and
854 PCI_SEC_LETENCY_TIMER */
855 memset(d->wmask + PCI_PRIMARY_BUS, 0xff, 4);
857 /* base and limit */
858 d->wmask[PCI_IO_BASE] = PCI_IO_RANGE_MASK & 0xff;
859 d->wmask[PCI_IO_LIMIT] = PCI_IO_RANGE_MASK & 0xff;
860 pci_set_word(d->wmask + PCI_MEMORY_BASE,
861 PCI_MEMORY_RANGE_MASK & 0xffff);
862 pci_set_word(d->wmask + PCI_MEMORY_LIMIT,
863 PCI_MEMORY_RANGE_MASK & 0xffff);
864 pci_set_word(d->wmask + PCI_PREF_MEMORY_BASE,
865 PCI_PREF_RANGE_MASK & 0xffff);
866 pci_set_word(d->wmask + PCI_PREF_MEMORY_LIMIT,
867 PCI_PREF_RANGE_MASK & 0xffff);
869 /* PCI_PREF_BASE_UPPER32 and PCI_PREF_LIMIT_UPPER32 */
870 memset(d->wmask + PCI_PREF_BASE_UPPER32, 0xff, 8);
872 /* Supported memory and i/o types */
873 d->config[PCI_IO_BASE] |= PCI_IO_RANGE_TYPE_16;
874 d->config[PCI_IO_LIMIT] |= PCI_IO_RANGE_TYPE_16;
875 pci_word_test_and_set_mask(d->config + PCI_PREF_MEMORY_BASE,
876 PCI_PREF_RANGE_TYPE_64);
877 pci_word_test_and_set_mask(d->config + PCI_PREF_MEMORY_LIMIT,
878 PCI_PREF_RANGE_TYPE_64);
881 * TODO: Bridges default to 10-bit VGA decoding but we currently only
882 * implement 16-bit decoding (no alias support).
884 pci_set_word(d->wmask + PCI_BRIDGE_CONTROL,
885 PCI_BRIDGE_CTL_PARITY |
886 PCI_BRIDGE_CTL_SERR |
887 PCI_BRIDGE_CTL_ISA |
888 PCI_BRIDGE_CTL_VGA |
889 PCI_BRIDGE_CTL_VGA_16BIT |
890 PCI_BRIDGE_CTL_MASTER_ABORT |
891 PCI_BRIDGE_CTL_BUS_RESET |
892 PCI_BRIDGE_CTL_FAST_BACK |
893 PCI_BRIDGE_CTL_DISCARD |
894 PCI_BRIDGE_CTL_SEC_DISCARD |
895 PCI_BRIDGE_CTL_DISCARD_SERR);
896 /* Below does not do anything as we never set this bit, put here for
897 * completeness. */
898 pci_set_word(d->w1cmask + PCI_BRIDGE_CONTROL,
899 PCI_BRIDGE_CTL_DISCARD_STATUS);
900 d->cmask[PCI_IO_BASE] |= PCI_IO_RANGE_TYPE_MASK;
901 d->cmask[PCI_IO_LIMIT] |= PCI_IO_RANGE_TYPE_MASK;
902 pci_word_test_and_set_mask(d->cmask + PCI_PREF_MEMORY_BASE,
903 PCI_PREF_RANGE_TYPE_MASK);
904 pci_word_test_and_set_mask(d->cmask + PCI_PREF_MEMORY_LIMIT,
905 PCI_PREF_RANGE_TYPE_MASK);
908 static void pci_init_multifunction(PCIBus *bus, PCIDevice *dev, Error **errp)
910 uint8_t slot = PCI_SLOT(dev->devfn);
911 uint8_t func;
913 if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
914 dev->config[PCI_HEADER_TYPE] |= PCI_HEADER_TYPE_MULTI_FUNCTION;
918 * With SR/IOV and ARI, a device at function 0 need not be a multifunction
919 * device, as it may just be a VF that ended up with function 0 in
920 * the legacy PCI interpretation. Avoid failing in such cases:
922 if (pci_is_vf(dev) &&
923 dev->exp.sriov_vf.pf->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
924 return;
928 * multifunction bit is interpreted in two ways as follows.
929 * - all functions must set the bit to 1.
930 * Example: Intel X53
931 * - function 0 must set the bit, but the rest function (> 0)
932 * is allowed to leave the bit to 0.
933 * Example: PIIX3(also in qemu), PIIX4(also in qemu), ICH10,
935 * So OS (at least Linux) checks the bit of only function 0,
936 * and doesn't see the bit of function > 0.
938 * The below check allows both interpretation.
940 if (PCI_FUNC(dev->devfn)) {
941 PCIDevice *f0 = bus->devices[PCI_DEVFN(slot, 0)];
942 if (f0 && !(f0->cap_present & QEMU_PCI_CAP_MULTIFUNCTION)) {
943 /* function 0 should set multifunction bit */
944 error_setg(errp, "PCI: single function device can't be populated "
945 "in function %x.%x", slot, PCI_FUNC(dev->devfn));
946 return;
948 return;
951 if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
952 return;
954 /* function 0 indicates single function, so function > 0 must be NULL */
955 for (func = 1; func < PCI_FUNC_MAX; ++func) {
956 if (bus->devices[PCI_DEVFN(slot, func)]) {
957 error_setg(errp, "PCI: %x.0 indicates single function, "
958 "but %x.%x is already populated.",
959 slot, slot, func);
960 return;
965 static void pci_config_alloc(PCIDevice *pci_dev)
967 int config_size = pci_config_size(pci_dev);
969 pci_dev->config = g_malloc0(config_size);
970 pci_dev->cmask = g_malloc0(config_size);
971 pci_dev->wmask = g_malloc0(config_size);
972 pci_dev->w1cmask = g_malloc0(config_size);
973 pci_dev->used = g_malloc0(config_size);
976 static void pci_config_free(PCIDevice *pci_dev)
978 g_free(pci_dev->config);
979 g_free(pci_dev->cmask);
980 g_free(pci_dev->wmask);
981 g_free(pci_dev->w1cmask);
982 g_free(pci_dev->used);
985 static void do_pci_unregister_device(PCIDevice *pci_dev)
987 pci_get_bus(pci_dev)->devices[pci_dev->devfn] = NULL;
988 pci_config_free(pci_dev);
990 if (memory_region_is_mapped(&pci_dev->bus_master_enable_region)) {
991 memory_region_del_subregion(&pci_dev->bus_master_container_region,
992 &pci_dev->bus_master_enable_region);
994 address_space_destroy(&pci_dev->bus_master_as);
997 /* Extract PCIReqIDCache into BDF format */
998 static uint16_t pci_req_id_cache_extract(PCIReqIDCache *cache)
1000 uint8_t bus_n;
1001 uint16_t result;
1003 switch (cache->type) {
1004 case PCI_REQ_ID_BDF:
1005 result = pci_get_bdf(cache->dev);
1006 break;
1007 case PCI_REQ_ID_SECONDARY_BUS:
1008 bus_n = pci_dev_bus_num(cache->dev);
1009 result = PCI_BUILD_BDF(bus_n, 0);
1010 break;
1011 default:
1012 error_report("Invalid PCI requester ID cache type: %d",
1013 cache->type);
1014 exit(1);
1015 break;
1018 return result;
1021 /* Parse bridges up to the root complex and return requester ID
1022 * cache for specific device. For full PCIe topology, the cache
1023 * result would be exactly the same as getting BDF of the device.
1024 * However, several tricks are required when system mixed up with
1025 * legacy PCI devices and PCIe-to-PCI bridges.
1027 * Here we cache the proxy device (and type) not requester ID since
1028 * bus number might change from time to time.
1030 static PCIReqIDCache pci_req_id_cache_get(PCIDevice *dev)
1032 PCIDevice *parent;
1033 PCIReqIDCache cache = {
1034 .dev = dev,
1035 .type = PCI_REQ_ID_BDF,
1038 while (!pci_bus_is_root(pci_get_bus(dev))) {
1039 /* We are under PCI/PCIe bridges */
1040 parent = pci_get_bus(dev)->parent_dev;
1041 if (pci_is_express(parent)) {
1042 if (pcie_cap_get_type(parent) == PCI_EXP_TYPE_PCI_BRIDGE) {
1043 /* When we pass through PCIe-to-PCI/PCIX bridges, we
1044 * override the requester ID using secondary bus
1045 * number of parent bridge with zeroed devfn
1046 * (pcie-to-pci bridge spec chap 2.3). */
1047 cache.type = PCI_REQ_ID_SECONDARY_BUS;
1048 cache.dev = dev;
1050 } else {
1051 /* Legacy PCI, override requester ID with the bridge's
1052 * BDF upstream. When the root complex connects to
1053 * legacy PCI devices (including buses), it can only
1054 * obtain requester ID info from directly attached
1055 * devices. If devices are attached under bridges, only
1056 * the requester ID of the bridge that is directly
1057 * attached to the root complex can be recognized. */
1058 cache.type = PCI_REQ_ID_BDF;
1059 cache.dev = parent;
1061 dev = parent;
1064 return cache;
1067 uint16_t pci_requester_id(PCIDevice *dev)
1069 return pci_req_id_cache_extract(&dev->requester_id_cache);
1072 static bool pci_bus_devfn_available(PCIBus *bus, int devfn)
1074 return !(bus->devices[devfn]);
1077 static bool pci_bus_devfn_reserved(PCIBus *bus, int devfn)
1079 return bus->slot_reserved_mask & (1UL << PCI_SLOT(devfn));
1082 /* -1 for devfn means auto assign */
1083 static PCIDevice *do_pci_register_device(PCIDevice *pci_dev,
1084 const char *name, int devfn,
1085 Error **errp)
1087 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
1088 PCIConfigReadFunc *config_read = pc->config_read;
1089 PCIConfigWriteFunc *config_write = pc->config_write;
1090 Error *local_err = NULL;
1091 DeviceState *dev = DEVICE(pci_dev);
1092 PCIBus *bus = pci_get_bus(pci_dev);
1094 /* Only pci bridges can be attached to extra PCI root buses */
1095 if (pci_bus_is_root(bus) && bus->parent_dev && !pc->is_bridge) {
1096 error_setg(errp,
1097 "PCI: Only PCI/PCIe bridges can be plugged into %s",
1098 bus->parent_dev->name);
1099 return NULL;
1102 if (devfn < 0) {
1103 for(devfn = bus->devfn_min ; devfn < ARRAY_SIZE(bus->devices);
1104 devfn += PCI_FUNC_MAX) {
1105 if (pci_bus_devfn_available(bus, devfn) &&
1106 !pci_bus_devfn_reserved(bus, devfn)) {
1107 goto found;
1110 error_setg(errp, "PCI: no slot/function available for %s, all in use "
1111 "or reserved", name);
1112 return NULL;
1113 found: ;
1114 } else if (pci_bus_devfn_reserved(bus, devfn)) {
1115 error_setg(errp, "PCI: slot %d function %d not available for %s,"
1116 " reserved",
1117 PCI_SLOT(devfn), PCI_FUNC(devfn), name);
1118 return NULL;
1119 } else if (!pci_bus_devfn_available(bus, devfn)) {
1120 error_setg(errp, "PCI: slot %d function %d not available for %s,"
1121 " in use by %s,id=%s",
1122 PCI_SLOT(devfn), PCI_FUNC(devfn), name,
1123 bus->devices[devfn]->name, bus->devices[devfn]->qdev.id);
1124 return NULL;
1125 } else if (dev->hotplugged &&
1126 !pci_is_vf(pci_dev) &&
1127 pci_get_function_0(pci_dev)) {
1128 error_setg(errp, "PCI: slot %d function 0 already occupied by %s,"
1129 " new func %s cannot be exposed to guest.",
1130 PCI_SLOT(pci_get_function_0(pci_dev)->devfn),
1131 pci_get_function_0(pci_dev)->name,
1132 name);
1134 return NULL;
1137 pci_dev->devfn = devfn;
1138 pci_dev->requester_id_cache = pci_req_id_cache_get(pci_dev);
1139 pstrcpy(pci_dev->name, sizeof(pci_dev->name), name);
1141 memory_region_init(&pci_dev->bus_master_container_region, OBJECT(pci_dev),
1142 "bus master container", UINT64_MAX);
1143 address_space_init(&pci_dev->bus_master_as,
1144 &pci_dev->bus_master_container_region, pci_dev->name);
1146 if (phase_check(PHASE_MACHINE_READY)) {
1147 pci_init_bus_master(pci_dev);
1149 pci_dev->irq_state = 0;
1150 pci_config_alloc(pci_dev);
1152 pci_config_set_vendor_id(pci_dev->config, pc->vendor_id);
1153 pci_config_set_device_id(pci_dev->config, pc->device_id);
1154 pci_config_set_revision(pci_dev->config, pc->revision);
1155 pci_config_set_class(pci_dev->config, pc->class_id);
1157 if (!pc->is_bridge) {
1158 if (pc->subsystem_vendor_id || pc->subsystem_id) {
1159 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
1160 pc->subsystem_vendor_id);
1161 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
1162 pc->subsystem_id);
1163 } else {
1164 pci_set_default_subsystem_id(pci_dev);
1166 } else {
1167 /* subsystem_vendor_id/subsystem_id are only for header type 0 */
1168 assert(!pc->subsystem_vendor_id);
1169 assert(!pc->subsystem_id);
1171 pci_init_cmask(pci_dev);
1172 pci_init_wmask(pci_dev);
1173 pci_init_w1cmask(pci_dev);
1174 if (pc->is_bridge) {
1175 pci_init_mask_bridge(pci_dev);
1177 pci_init_multifunction(bus, pci_dev, &local_err);
1178 if (local_err) {
1179 error_propagate(errp, local_err);
1180 do_pci_unregister_device(pci_dev);
1181 return NULL;
1184 if (!config_read)
1185 config_read = pci_default_read_config;
1186 if (!config_write)
1187 config_write = pci_default_write_config;
1188 pci_dev->config_read = config_read;
1189 pci_dev->config_write = config_write;
1190 bus->devices[devfn] = pci_dev;
1191 pci_dev->version_id = 2; /* Current pci device vmstate version */
1192 return pci_dev;
1195 static void pci_unregister_io_regions(PCIDevice *pci_dev)
1197 PCIIORegion *r;
1198 int i;
1200 for(i = 0; i < PCI_NUM_REGIONS; i++) {
1201 r = &pci_dev->io_regions[i];
1202 if (!r->size || r->addr == PCI_BAR_UNMAPPED)
1203 continue;
1204 memory_region_del_subregion(r->address_space, r->memory);
1207 pci_unregister_vga(pci_dev);
1210 static void pci_qdev_unrealize(DeviceState *dev)
1212 PCIDevice *pci_dev = PCI_DEVICE(dev);
1213 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
1215 pci_unregister_io_regions(pci_dev);
1216 pci_del_option_rom(pci_dev);
1218 if (pc->exit) {
1219 pc->exit(pci_dev);
1222 pci_device_deassert_intx(pci_dev);
1223 do_pci_unregister_device(pci_dev);
1225 pci_dev->msi_trigger = NULL;
1228 void pci_register_bar(PCIDevice *pci_dev, int region_num,
1229 uint8_t type, MemoryRegion *memory)
1231 PCIIORegion *r;
1232 uint32_t addr; /* offset in pci config space */
1233 uint64_t wmask;
1234 pcibus_t size = memory_region_size(memory);
1235 uint8_t hdr_type;
1237 assert(!pci_is_vf(pci_dev)); /* VFs must use pcie_sriov_vf_register_bar */
1238 assert(region_num >= 0);
1239 assert(region_num < PCI_NUM_REGIONS);
1240 assert(is_power_of_2(size));
1242 /* A PCI bridge device (with Type 1 header) may only have at most 2 BARs */
1243 hdr_type =
1244 pci_dev->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
1245 assert(hdr_type != PCI_HEADER_TYPE_BRIDGE || region_num < 2);
1247 r = &pci_dev->io_regions[region_num];
1248 r->addr = PCI_BAR_UNMAPPED;
1249 r->size = size;
1250 r->type = type;
1251 r->memory = memory;
1252 r->address_space = type & PCI_BASE_ADDRESS_SPACE_IO
1253 ? pci_get_bus(pci_dev)->address_space_io
1254 : pci_get_bus(pci_dev)->address_space_mem;
1256 wmask = ~(size - 1);
1257 if (region_num == PCI_ROM_SLOT) {
1258 /* ROM enable bit is writable */
1259 wmask |= PCI_ROM_ADDRESS_ENABLE;
1262 addr = pci_bar(pci_dev, region_num);
1263 pci_set_long(pci_dev->config + addr, type);
1265 if (!(r->type & PCI_BASE_ADDRESS_SPACE_IO) &&
1266 r->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
1267 pci_set_quad(pci_dev->wmask + addr, wmask);
1268 pci_set_quad(pci_dev->cmask + addr, ~0ULL);
1269 } else {
1270 pci_set_long(pci_dev->wmask + addr, wmask & 0xffffffff);
1271 pci_set_long(pci_dev->cmask + addr, 0xffffffff);
1275 static void pci_update_vga(PCIDevice *pci_dev)
1277 uint16_t cmd;
1279 if (!pci_dev->has_vga) {
1280 return;
1283 cmd = pci_get_word(pci_dev->config + PCI_COMMAND);
1285 memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_MEM],
1286 cmd & PCI_COMMAND_MEMORY);
1287 memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO],
1288 cmd & PCI_COMMAND_IO);
1289 memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI],
1290 cmd & PCI_COMMAND_IO);
1293 void pci_register_vga(PCIDevice *pci_dev, MemoryRegion *mem,
1294 MemoryRegion *io_lo, MemoryRegion *io_hi)
1296 PCIBus *bus = pci_get_bus(pci_dev);
1298 assert(!pci_dev->has_vga);
1300 assert(memory_region_size(mem) == QEMU_PCI_VGA_MEM_SIZE);
1301 pci_dev->vga_regions[QEMU_PCI_VGA_MEM] = mem;
1302 memory_region_add_subregion_overlap(bus->address_space_mem,
1303 QEMU_PCI_VGA_MEM_BASE, mem, 1);
1305 assert(memory_region_size(io_lo) == QEMU_PCI_VGA_IO_LO_SIZE);
1306 pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO] = io_lo;
1307 memory_region_add_subregion_overlap(bus->address_space_io,
1308 QEMU_PCI_VGA_IO_LO_BASE, io_lo, 1);
1310 assert(memory_region_size(io_hi) == QEMU_PCI_VGA_IO_HI_SIZE);
1311 pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI] = io_hi;
1312 memory_region_add_subregion_overlap(bus->address_space_io,
1313 QEMU_PCI_VGA_IO_HI_BASE, io_hi, 1);
1314 pci_dev->has_vga = true;
1316 pci_update_vga(pci_dev);
1319 void pci_unregister_vga(PCIDevice *pci_dev)
1321 PCIBus *bus = pci_get_bus(pci_dev);
1323 if (!pci_dev->has_vga) {
1324 return;
1327 memory_region_del_subregion(bus->address_space_mem,
1328 pci_dev->vga_regions[QEMU_PCI_VGA_MEM]);
1329 memory_region_del_subregion(bus->address_space_io,
1330 pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO]);
1331 memory_region_del_subregion(bus->address_space_io,
1332 pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI]);
1333 pci_dev->has_vga = false;
1336 pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num)
1338 return pci_dev->io_regions[region_num].addr;
1341 static pcibus_t pci_config_get_bar_addr(PCIDevice *d, int reg,
1342 uint8_t type, pcibus_t size)
1344 pcibus_t new_addr;
1345 if (!pci_is_vf(d)) {
1346 int bar = pci_bar(d, reg);
1347 if (type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
1348 new_addr = pci_get_quad(d->config + bar);
1349 } else {
1350 new_addr = pci_get_long(d->config + bar);
1352 } else {
1353 PCIDevice *pf = d->exp.sriov_vf.pf;
1354 uint16_t sriov_cap = pf->exp.sriov_cap;
1355 int bar = sriov_cap + PCI_SRIOV_BAR + reg * 4;
1356 uint16_t vf_offset =
1357 pci_get_word(pf->config + sriov_cap + PCI_SRIOV_VF_OFFSET);
1358 uint16_t vf_stride =
1359 pci_get_word(pf->config + sriov_cap + PCI_SRIOV_VF_STRIDE);
1360 uint32_t vf_num = (d->devfn - (pf->devfn + vf_offset)) / vf_stride;
1362 if (type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
1363 new_addr = pci_get_quad(pf->config + bar);
1364 } else {
1365 new_addr = pci_get_long(pf->config + bar);
1367 new_addr += vf_num * size;
1369 /* The ROM slot has a specific enable bit, keep it intact */
1370 if (reg != PCI_ROM_SLOT) {
1371 new_addr &= ~(size - 1);
1373 return new_addr;
1376 pcibus_t pci_bar_address(PCIDevice *d,
1377 int reg, uint8_t type, pcibus_t size)
1379 pcibus_t new_addr, last_addr;
1380 uint16_t cmd = pci_get_word(d->config + PCI_COMMAND);
1381 Object *machine = qdev_get_machine();
1382 ObjectClass *oc = object_get_class(machine);
1383 MachineClass *mc = MACHINE_CLASS(oc);
1384 bool allow_0_address = mc->pci_allow_0_address;
1386 if (type & PCI_BASE_ADDRESS_SPACE_IO) {
1387 if (!(cmd & PCI_COMMAND_IO)) {
1388 return PCI_BAR_UNMAPPED;
1390 new_addr = pci_config_get_bar_addr(d, reg, type, size);
1391 last_addr = new_addr + size - 1;
1392 /* Check if 32 bit BAR wraps around explicitly.
1393 * TODO: make priorities correct and remove this work around.
1395 if (last_addr <= new_addr || last_addr >= UINT32_MAX ||
1396 (!allow_0_address && new_addr == 0)) {
1397 return PCI_BAR_UNMAPPED;
1399 return new_addr;
1402 if (!(cmd & PCI_COMMAND_MEMORY)) {
1403 return PCI_BAR_UNMAPPED;
1405 new_addr = pci_config_get_bar_addr(d, reg, type, size);
1406 /* the ROM slot has a specific enable bit */
1407 if (reg == PCI_ROM_SLOT && !(new_addr & PCI_ROM_ADDRESS_ENABLE)) {
1408 return PCI_BAR_UNMAPPED;
1410 new_addr &= ~(size - 1);
1411 last_addr = new_addr + size - 1;
1412 /* NOTE: we do not support wrapping */
1413 /* XXX: as we cannot support really dynamic
1414 mappings, we handle specific values as invalid
1415 mappings. */
1416 if (last_addr <= new_addr || last_addr == PCI_BAR_UNMAPPED ||
1417 (!allow_0_address && new_addr == 0)) {
1418 return PCI_BAR_UNMAPPED;
1421 /* Now pcibus_t is 64bit.
1422 * Check if 32 bit BAR wraps around explicitly.
1423 * Without this, PC ide doesn't work well.
1424 * TODO: remove this work around.
1426 if (!(type & PCI_BASE_ADDRESS_MEM_TYPE_64) && last_addr >= UINT32_MAX) {
1427 return PCI_BAR_UNMAPPED;
1431 * OS is allowed to set BAR beyond its addressable
1432 * bits. For example, 32 bit OS can set 64bit bar
1433 * to >4G. Check it. TODO: we might need to support
1434 * it in the future for e.g. PAE.
1436 if (last_addr >= HWADDR_MAX) {
1437 return PCI_BAR_UNMAPPED;
1440 return new_addr;
1443 static void pci_update_mappings(PCIDevice *d)
1445 PCIIORegion *r;
1446 int i;
1447 pcibus_t new_addr;
1449 for(i = 0; i < PCI_NUM_REGIONS; i++) {
1450 r = &d->io_regions[i];
1452 /* this region isn't registered */
1453 if (!r->size)
1454 continue;
1456 new_addr = pci_bar_address(d, i, r->type, r->size);
1457 if (!d->has_power) {
1458 new_addr = PCI_BAR_UNMAPPED;
1461 /* This bar isn't changed */
1462 if (new_addr == r->addr)
1463 continue;
1465 /* now do the real mapping */
1466 if (r->addr != PCI_BAR_UNMAPPED) {
1467 trace_pci_update_mappings_del(d->name, pci_dev_bus_num(d),
1468 PCI_SLOT(d->devfn),
1469 PCI_FUNC(d->devfn),
1470 i, r->addr, r->size);
1471 memory_region_del_subregion(r->address_space, r->memory);
1473 r->addr = new_addr;
1474 if (r->addr != PCI_BAR_UNMAPPED) {
1475 trace_pci_update_mappings_add(d->name, pci_dev_bus_num(d),
1476 PCI_SLOT(d->devfn),
1477 PCI_FUNC(d->devfn),
1478 i, r->addr, r->size);
1479 memory_region_add_subregion_overlap(r->address_space,
1480 r->addr, r->memory, 1);
1484 pci_update_vga(d);
1487 static inline int pci_irq_disabled(PCIDevice *d)
1489 return pci_get_word(d->config + PCI_COMMAND) & PCI_COMMAND_INTX_DISABLE;
1492 /* Called after interrupt disabled field update in config space,
1493 * assert/deassert interrupts if necessary.
1494 * Gets original interrupt disable bit value (before update). */
1495 static void pci_update_irq_disabled(PCIDevice *d, int was_irq_disabled)
1497 int i, disabled = pci_irq_disabled(d);
1498 if (disabled == was_irq_disabled)
1499 return;
1500 for (i = 0; i < PCI_NUM_PINS; ++i) {
1501 int state = pci_irq_state(d, i);
1502 pci_change_irq_level(d, i, disabled ? -state : state);
1506 uint32_t pci_default_read_config(PCIDevice *d,
1507 uint32_t address, int len)
1509 uint32_t val = 0;
1511 assert(address + len <= pci_config_size(d));
1513 if (pci_is_express_downstream_port(d) &&
1514 ranges_overlap(address, len, d->exp.exp_cap + PCI_EXP_LNKSTA, 2)) {
1515 pcie_sync_bridge_lnk(d);
1517 memcpy(&val, d->config + address, len);
1518 return le32_to_cpu(val);
1521 void pci_default_write_config(PCIDevice *d, uint32_t addr, uint32_t val_in, int l)
1523 int i, was_irq_disabled = pci_irq_disabled(d);
1524 uint32_t val = val_in;
1526 assert(addr + l <= pci_config_size(d));
1528 for (i = 0; i < l; val >>= 8, ++i) {
1529 uint8_t wmask = d->wmask[addr + i];
1530 uint8_t w1cmask = d->w1cmask[addr + i];
1531 assert(!(wmask & w1cmask));
1532 d->config[addr + i] = (d->config[addr + i] & ~wmask) | (val & wmask);
1533 d->config[addr + i] &= ~(val & w1cmask); /* W1C: Write 1 to Clear */
1535 if (ranges_overlap(addr, l, PCI_BASE_ADDRESS_0, 24) ||
1536 ranges_overlap(addr, l, PCI_ROM_ADDRESS, 4) ||
1537 ranges_overlap(addr, l, PCI_ROM_ADDRESS1, 4) ||
1538 range_covers_byte(addr, l, PCI_COMMAND))
1539 pci_update_mappings(d);
1541 if (range_covers_byte(addr, l, PCI_COMMAND)) {
1542 pci_update_irq_disabled(d, was_irq_disabled);
1543 memory_region_set_enabled(&d->bus_master_enable_region,
1544 (pci_get_word(d->config + PCI_COMMAND)
1545 & PCI_COMMAND_MASTER) && d->has_power);
1548 msi_write_config(d, addr, val_in, l);
1549 msix_write_config(d, addr, val_in, l);
1550 pcie_sriov_config_write(d, addr, val_in, l);
1553 /***********************************************************/
1554 /* generic PCI irq support */
1556 /* 0 <= irq_num <= 3. level must be 0 or 1 */
1557 static void pci_irq_handler(void *opaque, int irq_num, int level)
1559 PCIDevice *pci_dev = opaque;
1560 int change;
1562 assert(0 <= irq_num && irq_num < PCI_NUM_PINS);
1563 assert(level == 0 || level == 1);
1564 change = level - pci_irq_state(pci_dev, irq_num);
1565 if (!change)
1566 return;
1568 pci_set_irq_state(pci_dev, irq_num, level);
1569 pci_update_irq_status(pci_dev);
1570 if (pci_irq_disabled(pci_dev))
1571 return;
1572 pci_change_irq_level(pci_dev, irq_num, change);
1575 qemu_irq pci_allocate_irq(PCIDevice *pci_dev)
1577 int intx = pci_intx(pci_dev);
1578 assert(0 <= intx && intx < PCI_NUM_PINS);
1580 return qemu_allocate_irq(pci_irq_handler, pci_dev, intx);
1583 void pci_set_irq(PCIDevice *pci_dev, int level)
1585 int intx = pci_intx(pci_dev);
1586 pci_irq_handler(pci_dev, intx, level);
1589 /* Special hooks used by device assignment */
1590 void pci_bus_set_route_irq_fn(PCIBus *bus, pci_route_irq_fn route_intx_to_irq)
1592 assert(pci_bus_is_root(bus));
1593 bus->route_intx_to_irq = route_intx_to_irq;
1596 PCIINTxRoute pci_device_route_intx_to_irq(PCIDevice *dev, int pin)
1598 PCIBus *bus;
1600 do {
1601 bus = pci_get_bus(dev);
1602 pin = bus->map_irq(dev, pin);
1603 dev = bus->parent_dev;
1604 } while (dev);
1606 if (!bus->route_intx_to_irq) {
1607 error_report("PCI: Bug - unimplemented PCI INTx routing (%s)",
1608 object_get_typename(OBJECT(bus->qbus.parent)));
1609 return (PCIINTxRoute) { PCI_INTX_DISABLED, -1 };
1612 return bus->route_intx_to_irq(bus->irq_opaque, pin);
1615 bool pci_intx_route_changed(PCIINTxRoute *old, PCIINTxRoute *new)
1617 return old->mode != new->mode || old->irq != new->irq;
1620 void pci_bus_fire_intx_routing_notifier(PCIBus *bus)
1622 PCIDevice *dev;
1623 PCIBus *sec;
1624 int i;
1626 for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
1627 dev = bus->devices[i];
1628 if (dev && dev->intx_routing_notifier) {
1629 dev->intx_routing_notifier(dev);
1633 QLIST_FOREACH(sec, &bus->child, sibling) {
1634 pci_bus_fire_intx_routing_notifier(sec);
1638 void pci_device_set_intx_routing_notifier(PCIDevice *dev,
1639 PCIINTxRoutingNotifier notifier)
1641 dev->intx_routing_notifier = notifier;
1645 * PCI-to-PCI bridge specification
1646 * 9.1: Interrupt routing. Table 9-1
1648 * the PCI Express Base Specification, Revision 2.1
1649 * 2.2.8.1: INTx interrutp signaling - Rules
1650 * the Implementation Note
1651 * Table 2-20
1654 * 0 <= pin <= 3 0 = INTA, 1 = INTB, 2 = INTC, 3 = INTD
1655 * 0-origin unlike PCI interrupt pin register.
1657 int pci_swizzle_map_irq_fn(PCIDevice *pci_dev, int pin)
1659 return pci_swizzle(PCI_SLOT(pci_dev->devfn), pin);
1662 /***********************************************************/
1663 /* monitor info on PCI */
1665 typedef struct {
1666 uint16_t class;
1667 const char *desc;
1668 const char *fw_name;
1669 uint16_t fw_ign_bits;
1670 } pci_class_desc;
1672 static const pci_class_desc pci_class_descriptions[] =
1674 { 0x0001, "VGA controller", "display"},
1675 { 0x0100, "SCSI controller", "scsi"},
1676 { 0x0101, "IDE controller", "ide"},
1677 { 0x0102, "Floppy controller", "fdc"},
1678 { 0x0103, "IPI controller", "ipi"},
1679 { 0x0104, "RAID controller", "raid"},
1680 { 0x0106, "SATA controller"},
1681 { 0x0107, "SAS controller"},
1682 { 0x0180, "Storage controller"},
1683 { 0x0200, "Ethernet controller", "ethernet"},
1684 { 0x0201, "Token Ring controller", "token-ring"},
1685 { 0x0202, "FDDI controller", "fddi"},
1686 { 0x0203, "ATM controller", "atm"},
1687 { 0x0280, "Network controller"},
1688 { 0x0300, "VGA controller", "display", 0x00ff},
1689 { 0x0301, "XGA controller"},
1690 { 0x0302, "3D controller"},
1691 { 0x0380, "Display controller"},
1692 { 0x0400, "Video controller", "video"},
1693 { 0x0401, "Audio controller", "sound"},
1694 { 0x0402, "Phone"},
1695 { 0x0403, "Audio controller", "sound"},
1696 { 0x0480, "Multimedia controller"},
1697 { 0x0500, "RAM controller", "memory"},
1698 { 0x0501, "Flash controller", "flash"},
1699 { 0x0580, "Memory controller"},
1700 { 0x0600, "Host bridge", "host"},
1701 { 0x0601, "ISA bridge", "isa"},
1702 { 0x0602, "EISA bridge", "eisa"},
1703 { 0x0603, "MC bridge", "mca"},
1704 { 0x0604, "PCI bridge", "pci-bridge"},
1705 { 0x0605, "PCMCIA bridge", "pcmcia"},
1706 { 0x0606, "NUBUS bridge", "nubus"},
1707 { 0x0607, "CARDBUS bridge", "cardbus"},
1708 { 0x0608, "RACEWAY bridge"},
1709 { 0x0680, "Bridge"},
1710 { 0x0700, "Serial port", "serial"},
1711 { 0x0701, "Parallel port", "parallel"},
1712 { 0x0800, "Interrupt controller", "interrupt-controller"},
1713 { 0x0801, "DMA controller", "dma-controller"},
1714 { 0x0802, "Timer", "timer"},
1715 { 0x0803, "RTC", "rtc"},
1716 { 0x0900, "Keyboard", "keyboard"},
1717 { 0x0901, "Pen", "pen"},
1718 { 0x0902, "Mouse", "mouse"},
1719 { 0x0A00, "Dock station", "dock", 0x00ff},
1720 { 0x0B00, "i386 cpu", "cpu", 0x00ff},
1721 { 0x0c00, "Firewire controller", "firewire"},
1722 { 0x0c01, "Access bus controller", "access-bus"},
1723 { 0x0c02, "SSA controller", "ssa"},
1724 { 0x0c03, "USB controller", "usb"},
1725 { 0x0c04, "Fibre channel controller", "fibre-channel"},
1726 { 0x0c05, "SMBus"},
1727 { 0, NULL}
1730 void pci_for_each_device_under_bus_reverse(PCIBus *bus,
1731 pci_bus_dev_fn fn,
1732 void *opaque)
1734 PCIDevice *d;
1735 int devfn;
1737 for (devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1738 d = bus->devices[ARRAY_SIZE(bus->devices) - 1 - devfn];
1739 if (d) {
1740 fn(bus, d, opaque);
1745 void pci_for_each_device_reverse(PCIBus *bus, int bus_num,
1746 pci_bus_dev_fn fn, void *opaque)
1748 bus = pci_find_bus_nr(bus, bus_num);
1750 if (bus) {
1751 pci_for_each_device_under_bus_reverse(bus, fn, opaque);
1755 void pci_for_each_device_under_bus(PCIBus *bus,
1756 pci_bus_dev_fn fn, void *opaque)
1758 PCIDevice *d;
1759 int devfn;
1761 for(devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1762 d = bus->devices[devfn];
1763 if (d) {
1764 fn(bus, d, opaque);
1769 void pci_for_each_device(PCIBus *bus, int bus_num,
1770 pci_bus_dev_fn fn, void *opaque)
1772 bus = pci_find_bus_nr(bus, bus_num);
1774 if (bus) {
1775 pci_for_each_device_under_bus(bus, fn, opaque);
1779 static const pci_class_desc *get_class_desc(int class)
1781 const pci_class_desc *desc;
1783 desc = pci_class_descriptions;
1784 while (desc->desc && class != desc->class) {
1785 desc++;
1788 return desc;
1791 static PciDeviceInfoList *qmp_query_pci_devices(PCIBus *bus, int bus_num);
1793 static PciMemoryRegionList *qmp_query_pci_regions(const PCIDevice *dev)
1795 PciMemoryRegionList *head = NULL, **tail = &head;
1796 int i;
1798 for (i = 0; i < PCI_NUM_REGIONS; i++) {
1799 const PCIIORegion *r = &dev->io_regions[i];
1800 PciMemoryRegion *region;
1802 if (!r->size) {
1803 continue;
1806 region = g_malloc0(sizeof(*region));
1808 if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
1809 region->type = g_strdup("io");
1810 } else {
1811 region->type = g_strdup("memory");
1812 region->has_prefetch = true;
1813 region->prefetch = !!(r->type & PCI_BASE_ADDRESS_MEM_PREFETCH);
1814 region->has_mem_type_64 = true;
1815 region->mem_type_64 = !!(r->type & PCI_BASE_ADDRESS_MEM_TYPE_64);
1818 region->bar = i;
1819 region->address = r->addr;
1820 region->size = r->size;
1822 QAPI_LIST_APPEND(tail, region);
1825 return head;
1828 static PciBridgeInfo *qmp_query_pci_bridge(PCIDevice *dev, PCIBus *bus,
1829 int bus_num)
1831 PciBridgeInfo *info;
1832 PciMemoryRange *range;
1834 info = g_new0(PciBridgeInfo, 1);
1836 info->bus = g_new0(PciBusInfo, 1);
1837 info->bus->number = dev->config[PCI_PRIMARY_BUS];
1838 info->bus->secondary = dev->config[PCI_SECONDARY_BUS];
1839 info->bus->subordinate = dev->config[PCI_SUBORDINATE_BUS];
1841 range = info->bus->io_range = g_new0(PciMemoryRange, 1);
1842 range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_IO);
1843 range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_IO);
1845 range = info->bus->memory_range = g_new0(PciMemoryRange, 1);
1846 range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY);
1847 range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY);
1849 range = info->bus->prefetchable_range = g_new0(PciMemoryRange, 1);
1850 range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
1851 range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
1853 if (dev->config[PCI_SECONDARY_BUS] != 0) {
1854 PCIBus *child_bus = pci_find_bus_nr(bus, dev->config[PCI_SECONDARY_BUS]);
1855 if (child_bus) {
1856 info->has_devices = true;
1857 info->devices = qmp_query_pci_devices(child_bus, dev->config[PCI_SECONDARY_BUS]);
1861 return info;
1864 static PciDeviceInfo *qmp_query_pci_device(PCIDevice *dev, PCIBus *bus,
1865 int bus_num)
1867 const pci_class_desc *desc;
1868 PciDeviceInfo *info;
1869 uint8_t type;
1870 int class;
1872 info = g_new0(PciDeviceInfo, 1);
1873 info->bus = bus_num;
1874 info->slot = PCI_SLOT(dev->devfn);
1875 info->function = PCI_FUNC(dev->devfn);
1877 info->class_info = g_new0(PciDeviceClass, 1);
1878 class = pci_get_word(dev->config + PCI_CLASS_DEVICE);
1879 info->class_info->q_class = class;
1880 desc = get_class_desc(class);
1881 if (desc->desc) {
1882 info->class_info->desc = g_strdup(desc->desc);
1885 info->id = g_new0(PciDeviceId, 1);
1886 info->id->vendor = pci_get_word(dev->config + PCI_VENDOR_ID);
1887 info->id->device = pci_get_word(dev->config + PCI_DEVICE_ID);
1888 info->regions = qmp_query_pci_regions(dev);
1889 info->qdev_id = g_strdup(dev->qdev.id ? dev->qdev.id : "");
1891 info->irq_pin = dev->config[PCI_INTERRUPT_PIN];
1892 if (dev->config[PCI_INTERRUPT_PIN] != 0) {
1893 info->has_irq = true;
1894 info->irq = dev->config[PCI_INTERRUPT_LINE];
1897 type = dev->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
1898 if (type == PCI_HEADER_TYPE_BRIDGE) {
1899 info->pci_bridge = qmp_query_pci_bridge(dev, bus, bus_num);
1900 } else if (type == PCI_HEADER_TYPE_NORMAL) {
1901 info->id->has_subsystem = info->id->has_subsystem_vendor = true;
1902 info->id->subsystem = pci_get_word(dev->config + PCI_SUBSYSTEM_ID);
1903 info->id->subsystem_vendor =
1904 pci_get_word(dev->config + PCI_SUBSYSTEM_VENDOR_ID);
1905 } else if (type == PCI_HEADER_TYPE_CARDBUS) {
1906 info->id->has_subsystem = info->id->has_subsystem_vendor = true;
1907 info->id->subsystem = pci_get_word(dev->config + PCI_CB_SUBSYSTEM_ID);
1908 info->id->subsystem_vendor =
1909 pci_get_word(dev->config + PCI_CB_SUBSYSTEM_VENDOR_ID);
1912 return info;
1915 static PciDeviceInfoList *qmp_query_pci_devices(PCIBus *bus, int bus_num)
1917 PciDeviceInfoList *head = NULL, **tail = &head;
1918 PCIDevice *dev;
1919 int devfn;
1921 for (devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1922 dev = bus->devices[devfn];
1923 if (dev) {
1924 QAPI_LIST_APPEND(tail, qmp_query_pci_device(dev, bus, bus_num));
1928 return head;
1931 static PciInfo *qmp_query_pci_bus(PCIBus *bus, int bus_num)
1933 PciInfo *info = NULL;
1935 bus = pci_find_bus_nr(bus, bus_num);
1936 if (bus) {
1937 info = g_malloc0(sizeof(*info));
1938 info->bus = bus_num;
1939 info->devices = qmp_query_pci_devices(bus, bus_num);
1942 return info;
1945 PciInfoList *qmp_query_pci(Error **errp)
1947 PciInfoList *head = NULL, **tail = &head;
1948 PCIHostState *host_bridge;
1950 QLIST_FOREACH(host_bridge, &pci_host_bridges, next) {
1951 QAPI_LIST_APPEND(tail,
1952 qmp_query_pci_bus(host_bridge->bus,
1953 pci_bus_num(host_bridge->bus)));
1956 return head;
1959 /* Initialize a PCI NIC. */
1960 PCIDevice *pci_nic_init_nofail(NICInfo *nd, PCIBus *rootbus,
1961 const char *default_model,
1962 const char *default_devaddr)
1964 const char *devaddr = nd->devaddr ? nd->devaddr : default_devaddr;
1965 GSList *list;
1966 GPtrArray *pci_nic_models;
1967 PCIBus *bus;
1968 PCIDevice *pci_dev;
1969 DeviceState *dev;
1970 int devfn;
1971 int i;
1972 int dom, busnr;
1973 unsigned slot;
1975 if (nd->model && !strcmp(nd->model, "virtio")) {
1976 g_free(nd->model);
1977 nd->model = g_strdup("virtio-net-pci");
1980 list = object_class_get_list_sorted(TYPE_PCI_DEVICE, false);
1981 pci_nic_models = g_ptr_array_new();
1982 while (list) {
1983 DeviceClass *dc = OBJECT_CLASS_CHECK(DeviceClass, list->data,
1984 TYPE_DEVICE);
1985 GSList *next;
1986 if (test_bit(DEVICE_CATEGORY_NETWORK, dc->categories) &&
1987 dc->user_creatable) {
1988 const char *name = object_class_get_name(list->data);
1990 * A network device might also be something else than a NIC, see
1991 * e.g. the "rocker" device. Thus we have to look for the "netdev"
1992 * property, too. Unfortunately, some devices like virtio-net only
1993 * create this property during instance_init, so we have to create
1994 * a temporary instance here to be able to check it.
1996 Object *obj = object_new_with_class(OBJECT_CLASS(dc));
1997 if (object_property_find(obj, "netdev")) {
1998 g_ptr_array_add(pci_nic_models, (gpointer)name);
2000 object_unref(obj);
2002 next = list->next;
2003 g_slist_free_1(list);
2004 list = next;
2006 g_ptr_array_add(pci_nic_models, NULL);
2008 if (qemu_show_nic_models(nd->model, (const char **)pci_nic_models->pdata)) {
2009 exit(0);
2012 i = qemu_find_nic_model(nd, (const char **)pci_nic_models->pdata,
2013 default_model);
2014 if (i < 0) {
2015 exit(1);
2018 if (!rootbus) {
2019 error_report("No primary PCI bus");
2020 exit(1);
2023 assert(!rootbus->parent_dev);
2025 if (!devaddr) {
2026 devfn = -1;
2027 busnr = 0;
2028 } else {
2029 if (pci_parse_devaddr(devaddr, &dom, &busnr, &slot, NULL) < 0) {
2030 error_report("Invalid PCI device address %s for device %s",
2031 devaddr, nd->model);
2032 exit(1);
2035 if (dom != 0) {
2036 error_report("No support for non-zero PCI domains");
2037 exit(1);
2040 devfn = PCI_DEVFN(slot, 0);
2043 bus = pci_find_bus_nr(rootbus, busnr);
2044 if (!bus) {
2045 error_report("Invalid PCI device address %s for device %s",
2046 devaddr, nd->model);
2047 exit(1);
2050 pci_dev = pci_new(devfn, nd->model);
2051 dev = &pci_dev->qdev;
2052 qdev_set_nic_properties(dev, nd);
2053 pci_realize_and_unref(pci_dev, bus, &error_fatal);
2054 g_ptr_array_free(pci_nic_models, true);
2055 return pci_dev;
2058 PCIDevice *pci_vga_init(PCIBus *bus)
2060 vga_interface_created = true;
2061 switch (vga_interface_type) {
2062 case VGA_CIRRUS:
2063 return pci_create_simple(bus, -1, "cirrus-vga");
2064 case VGA_QXL:
2065 return pci_create_simple(bus, -1, "qxl-vga");
2066 case VGA_STD:
2067 return pci_create_simple(bus, -1, "VGA");
2068 case VGA_VMWARE:
2069 return pci_create_simple(bus, -1, "vmware-svga");
2070 case VGA_VIRTIO:
2071 return pci_create_simple(bus, -1, "virtio-vga");
2072 case VGA_NONE:
2073 default: /* Other non-PCI types. Checking for unsupported types is already
2074 done in vl.c. */
2075 return NULL;
2079 /* Whether a given bus number is in range of the secondary
2080 * bus of the given bridge device. */
2081 static bool pci_secondary_bus_in_range(PCIDevice *dev, int bus_num)
2083 return !(pci_get_word(dev->config + PCI_BRIDGE_CONTROL) &
2084 PCI_BRIDGE_CTL_BUS_RESET) /* Don't walk the bus if it's reset. */ &&
2085 dev->config[PCI_SECONDARY_BUS] <= bus_num &&
2086 bus_num <= dev->config[PCI_SUBORDINATE_BUS];
2089 /* Whether a given bus number is in a range of a root bus */
2090 static bool pci_root_bus_in_range(PCIBus *bus, int bus_num)
2092 int i;
2094 for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
2095 PCIDevice *dev = bus->devices[i];
2097 if (dev && PCI_DEVICE_GET_CLASS(dev)->is_bridge) {
2098 if (pci_secondary_bus_in_range(dev, bus_num)) {
2099 return true;
2104 return false;
2107 static PCIBus *pci_find_bus_nr(PCIBus *bus, int bus_num)
2109 PCIBus *sec;
2111 if (!bus) {
2112 return NULL;
2115 if (pci_bus_num(bus) == bus_num) {
2116 return bus;
2119 /* Consider all bus numbers in range for the host pci bridge. */
2120 if (!pci_bus_is_root(bus) &&
2121 !pci_secondary_bus_in_range(bus->parent_dev, bus_num)) {
2122 return NULL;
2125 /* try child bus */
2126 for (; bus; bus = sec) {
2127 QLIST_FOREACH(sec, &bus->child, sibling) {
2128 if (pci_bus_num(sec) == bus_num) {
2129 return sec;
2131 /* PXB buses assumed to be children of bus 0 */
2132 if (pci_bus_is_root(sec)) {
2133 if (pci_root_bus_in_range(sec, bus_num)) {
2134 break;
2136 } else {
2137 if (pci_secondary_bus_in_range(sec->parent_dev, bus_num)) {
2138 break;
2144 return NULL;
2147 void pci_for_each_bus_depth_first(PCIBus *bus, pci_bus_ret_fn begin,
2148 pci_bus_fn end, void *parent_state)
2150 PCIBus *sec;
2151 void *state;
2153 if (!bus) {
2154 return;
2157 if (begin) {
2158 state = begin(bus, parent_state);
2159 } else {
2160 state = parent_state;
2163 QLIST_FOREACH(sec, &bus->child, sibling) {
2164 pci_for_each_bus_depth_first(sec, begin, end, state);
2167 if (end) {
2168 end(bus, state);
2173 PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn)
2175 bus = pci_find_bus_nr(bus, bus_num);
2177 if (!bus)
2178 return NULL;
2180 return bus->devices[devfn];
2183 static void pci_qdev_realize(DeviceState *qdev, Error **errp)
2185 PCIDevice *pci_dev = (PCIDevice *)qdev;
2186 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
2187 ObjectClass *klass = OBJECT_CLASS(pc);
2188 Error *local_err = NULL;
2189 bool is_default_rom;
2190 uint16_t class_id;
2192 if (pci_dev->romsize != -1 && !is_power_of_2(pci_dev->romsize)) {
2193 error_setg(errp, "ROM size %u is not a power of two", pci_dev->romsize);
2194 return;
2197 /* initialize cap_present for pci_is_express() and pci_config_size(),
2198 * Note that hybrid PCIs are not set automatically and need to manage
2199 * QEMU_PCI_CAP_EXPRESS manually */
2200 if (object_class_dynamic_cast(klass, INTERFACE_PCIE_DEVICE) &&
2201 !object_class_dynamic_cast(klass, INTERFACE_CONVENTIONAL_PCI_DEVICE)) {
2202 pci_dev->cap_present |= QEMU_PCI_CAP_EXPRESS;
2205 if (object_class_dynamic_cast(klass, INTERFACE_CXL_DEVICE)) {
2206 pci_dev->cap_present |= QEMU_PCIE_CAP_CXL;
2209 pci_dev = do_pci_register_device(pci_dev,
2210 object_get_typename(OBJECT(qdev)),
2211 pci_dev->devfn, errp);
2212 if (pci_dev == NULL)
2213 return;
2215 if (pc->realize) {
2216 pc->realize(pci_dev, &local_err);
2217 if (local_err) {
2218 error_propagate(errp, local_err);
2219 do_pci_unregister_device(pci_dev);
2220 return;
2224 if (pci_dev->failover_pair_id) {
2225 if (!pci_bus_is_express(pci_get_bus(pci_dev))) {
2226 error_setg(errp, "failover primary device must be on "
2227 "PCIExpress bus");
2228 pci_qdev_unrealize(DEVICE(pci_dev));
2229 return;
2231 class_id = pci_get_word(pci_dev->config + PCI_CLASS_DEVICE);
2232 if (class_id != PCI_CLASS_NETWORK_ETHERNET) {
2233 error_setg(errp, "failover primary device is not an "
2234 "Ethernet device");
2235 pci_qdev_unrealize(DEVICE(pci_dev));
2236 return;
2238 if ((pci_dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION)
2239 || (PCI_FUNC(pci_dev->devfn) != 0)) {
2240 error_setg(errp, "failover: primary device must be in its own "
2241 "PCI slot");
2242 pci_qdev_unrealize(DEVICE(pci_dev));
2243 return;
2245 qdev->allow_unplug_during_migration = true;
2248 /* rom loading */
2249 is_default_rom = false;
2250 if (pci_dev->romfile == NULL && pc->romfile != NULL) {
2251 pci_dev->romfile = g_strdup(pc->romfile);
2252 is_default_rom = true;
2255 pci_add_option_rom(pci_dev, is_default_rom, &local_err);
2256 if (local_err) {
2257 error_propagate(errp, local_err);
2258 pci_qdev_unrealize(DEVICE(pci_dev));
2259 return;
2262 pci_set_power(pci_dev, true);
2264 pci_dev->msi_trigger = pci_msi_trigger;
2267 PCIDevice *pci_new_multifunction(int devfn, bool multifunction,
2268 const char *name)
2270 DeviceState *dev;
2272 dev = qdev_new(name);
2273 qdev_prop_set_int32(dev, "addr", devfn);
2274 qdev_prop_set_bit(dev, "multifunction", multifunction);
2275 return PCI_DEVICE(dev);
2278 PCIDevice *pci_new(int devfn, const char *name)
2280 return pci_new_multifunction(devfn, false, name);
2283 bool pci_realize_and_unref(PCIDevice *dev, PCIBus *bus, Error **errp)
2285 return qdev_realize_and_unref(&dev->qdev, &bus->qbus, errp);
2288 PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
2289 bool multifunction,
2290 const char *name)
2292 PCIDevice *dev = pci_new_multifunction(devfn, multifunction, name);
2293 pci_realize_and_unref(dev, bus, &error_fatal);
2294 return dev;
2297 PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name)
2299 return pci_create_simple_multifunction(bus, devfn, false, name);
2302 static uint8_t pci_find_space(PCIDevice *pdev, uint8_t size)
2304 int offset = PCI_CONFIG_HEADER_SIZE;
2305 int i;
2306 for (i = PCI_CONFIG_HEADER_SIZE; i < PCI_CONFIG_SPACE_SIZE; ++i) {
2307 if (pdev->used[i])
2308 offset = i + 1;
2309 else if (i - offset + 1 == size)
2310 return offset;
2312 return 0;
2315 static uint8_t pci_find_capability_list(PCIDevice *pdev, uint8_t cap_id,
2316 uint8_t *prev_p)
2318 uint8_t next, prev;
2320 if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST))
2321 return 0;
2323 for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
2324 prev = next + PCI_CAP_LIST_NEXT)
2325 if (pdev->config[next + PCI_CAP_LIST_ID] == cap_id)
2326 break;
2328 if (prev_p)
2329 *prev_p = prev;
2330 return next;
2333 static uint8_t pci_find_capability_at_offset(PCIDevice *pdev, uint8_t offset)
2335 uint8_t next, prev, found = 0;
2337 if (!(pdev->used[offset])) {
2338 return 0;
2341 assert(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST);
2343 for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
2344 prev = next + PCI_CAP_LIST_NEXT) {
2345 if (next <= offset && next > found) {
2346 found = next;
2349 return found;
2352 /* Patch the PCI vendor and device ids in a PCI rom image if necessary.
2353 This is needed for an option rom which is used for more than one device. */
2354 static void pci_patch_ids(PCIDevice *pdev, uint8_t *ptr, uint32_t size)
2356 uint16_t vendor_id;
2357 uint16_t device_id;
2358 uint16_t rom_vendor_id;
2359 uint16_t rom_device_id;
2360 uint16_t rom_magic;
2361 uint16_t pcir_offset;
2362 uint8_t checksum;
2364 /* Words in rom data are little endian (like in PCI configuration),
2365 so they can be read / written with pci_get_word / pci_set_word. */
2367 /* Only a valid rom will be patched. */
2368 rom_magic = pci_get_word(ptr);
2369 if (rom_magic != 0xaa55) {
2370 PCI_DPRINTF("Bad ROM magic %04x\n", rom_magic);
2371 return;
2373 pcir_offset = pci_get_word(ptr + 0x18);
2374 if (pcir_offset + 8 >= size || memcmp(ptr + pcir_offset, "PCIR", 4)) {
2375 PCI_DPRINTF("Bad PCIR offset 0x%x or signature\n", pcir_offset);
2376 return;
2379 vendor_id = pci_get_word(pdev->config + PCI_VENDOR_ID);
2380 device_id = pci_get_word(pdev->config + PCI_DEVICE_ID);
2381 rom_vendor_id = pci_get_word(ptr + pcir_offset + 4);
2382 rom_device_id = pci_get_word(ptr + pcir_offset + 6);
2384 PCI_DPRINTF("%s: ROM id %04x%04x / PCI id %04x%04x\n", pdev->romfile,
2385 vendor_id, device_id, rom_vendor_id, rom_device_id);
2387 checksum = ptr[6];
2389 if (vendor_id != rom_vendor_id) {
2390 /* Patch vendor id and checksum (at offset 6 for etherboot roms). */
2391 checksum += (uint8_t)rom_vendor_id + (uint8_t)(rom_vendor_id >> 8);
2392 checksum -= (uint8_t)vendor_id + (uint8_t)(vendor_id >> 8);
2393 PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
2394 ptr[6] = checksum;
2395 pci_set_word(ptr + pcir_offset + 4, vendor_id);
2398 if (device_id != rom_device_id) {
2399 /* Patch device id and checksum (at offset 6 for etherboot roms). */
2400 checksum += (uint8_t)rom_device_id + (uint8_t)(rom_device_id >> 8);
2401 checksum -= (uint8_t)device_id + (uint8_t)(device_id >> 8);
2402 PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
2403 ptr[6] = checksum;
2404 pci_set_word(ptr + pcir_offset + 6, device_id);
2408 /* Add an option rom for the device */
2409 static void pci_add_option_rom(PCIDevice *pdev, bool is_default_rom,
2410 Error **errp)
2412 int64_t size;
2413 char *path;
2414 void *ptr;
2415 char name[32];
2416 const VMStateDescription *vmsd;
2418 if (!pdev->romfile)
2419 return;
2420 if (strlen(pdev->romfile) == 0)
2421 return;
2423 if (!pdev->rom_bar) {
2425 * Load rom via fw_cfg instead of creating a rom bar,
2426 * for 0.11 compatibility.
2428 int class = pci_get_word(pdev->config + PCI_CLASS_DEVICE);
2431 * Hot-plugged devices can't use the option ROM
2432 * if the rom bar is disabled.
2434 if (DEVICE(pdev)->hotplugged) {
2435 error_setg(errp, "Hot-plugged device without ROM bar"
2436 " can't have an option ROM");
2437 return;
2440 if (class == 0x0300) {
2441 rom_add_vga(pdev->romfile);
2442 } else {
2443 rom_add_option(pdev->romfile, -1);
2445 return;
2448 path = qemu_find_file(QEMU_FILE_TYPE_BIOS, pdev->romfile);
2449 if (path == NULL) {
2450 path = g_strdup(pdev->romfile);
2453 size = get_image_size(path);
2454 if (size < 0) {
2455 error_setg(errp, "failed to find romfile \"%s\"", pdev->romfile);
2456 g_free(path);
2457 return;
2458 } else if (size == 0) {
2459 error_setg(errp, "romfile \"%s\" is empty", pdev->romfile);
2460 g_free(path);
2461 return;
2462 } else if (size > 2 * GiB) {
2463 error_setg(errp, "romfile \"%s\" too large (size cannot exceed 2 GiB)",
2464 pdev->romfile);
2465 g_free(path);
2466 return;
2468 if (pdev->romsize != -1) {
2469 if (size > pdev->romsize) {
2470 error_setg(errp, "romfile \"%s\" (%u bytes) is too large for ROM size %u",
2471 pdev->romfile, (uint32_t)size, pdev->romsize);
2472 g_free(path);
2473 return;
2475 } else {
2476 pdev->romsize = pow2ceil(size);
2479 vmsd = qdev_get_vmsd(DEVICE(pdev));
2481 if (vmsd) {
2482 snprintf(name, sizeof(name), "%s.rom", vmsd->name);
2483 } else {
2484 snprintf(name, sizeof(name), "%s.rom", object_get_typename(OBJECT(pdev)));
2486 pdev->has_rom = true;
2487 memory_region_init_rom(&pdev->rom, OBJECT(pdev), name, pdev->romsize, &error_fatal);
2488 ptr = memory_region_get_ram_ptr(&pdev->rom);
2489 if (load_image_size(path, ptr, size) < 0) {
2490 error_setg(errp, "failed to load romfile \"%s\"", pdev->romfile);
2491 g_free(path);
2492 return;
2494 g_free(path);
2496 if (is_default_rom) {
2497 /* Only the default rom images will be patched (if needed). */
2498 pci_patch_ids(pdev, ptr, size);
2501 pci_register_bar(pdev, PCI_ROM_SLOT, 0, &pdev->rom);
2504 static void pci_del_option_rom(PCIDevice *pdev)
2506 if (!pdev->has_rom)
2507 return;
2509 vmstate_unregister_ram(&pdev->rom, &pdev->qdev);
2510 pdev->has_rom = false;
2514 * On success, pci_add_capability() returns a positive value
2515 * that the offset of the pci capability.
2516 * On failure, it sets an error and returns a negative error
2517 * code.
2519 int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
2520 uint8_t offset, uint8_t size,
2521 Error **errp)
2523 uint8_t *config;
2524 int i, overlapping_cap;
2526 if (!offset) {
2527 offset = pci_find_space(pdev, size);
2528 /* out of PCI config space is programming error */
2529 assert(offset);
2530 } else {
2531 /* Verify that capabilities don't overlap. Note: device assignment
2532 * depends on this check to verify that the device is not broken.
2533 * Should never trigger for emulated devices, but it's helpful
2534 * for debugging these. */
2535 for (i = offset; i < offset + size; i++) {
2536 overlapping_cap = pci_find_capability_at_offset(pdev, i);
2537 if (overlapping_cap) {
2538 error_setg(errp, "%s:%02x:%02x.%x "
2539 "Attempt to add PCI capability %x at offset "
2540 "%x overlaps existing capability %x at offset %x",
2541 pci_root_bus_path(pdev), pci_dev_bus_num(pdev),
2542 PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn),
2543 cap_id, offset, overlapping_cap, i);
2544 return -EINVAL;
2549 config = pdev->config + offset;
2550 config[PCI_CAP_LIST_ID] = cap_id;
2551 config[PCI_CAP_LIST_NEXT] = pdev->config[PCI_CAPABILITY_LIST];
2552 pdev->config[PCI_CAPABILITY_LIST] = offset;
2553 pdev->config[PCI_STATUS] |= PCI_STATUS_CAP_LIST;
2554 memset(pdev->used + offset, 0xFF, QEMU_ALIGN_UP(size, 4));
2555 /* Make capability read-only by default */
2556 memset(pdev->wmask + offset, 0, size);
2557 /* Check capability by default */
2558 memset(pdev->cmask + offset, 0xFF, size);
2559 return offset;
2562 /* Unlink capability from the pci config space. */
2563 void pci_del_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size)
2565 uint8_t prev, offset = pci_find_capability_list(pdev, cap_id, &prev);
2566 if (!offset)
2567 return;
2568 pdev->config[prev] = pdev->config[offset + PCI_CAP_LIST_NEXT];
2569 /* Make capability writable again */
2570 memset(pdev->wmask + offset, 0xff, size);
2571 memset(pdev->w1cmask + offset, 0, size);
2572 /* Clear cmask as device-specific registers can't be checked */
2573 memset(pdev->cmask + offset, 0, size);
2574 memset(pdev->used + offset, 0, QEMU_ALIGN_UP(size, 4));
2576 if (!pdev->config[PCI_CAPABILITY_LIST])
2577 pdev->config[PCI_STATUS] &= ~PCI_STATUS_CAP_LIST;
2580 uint8_t pci_find_capability(PCIDevice *pdev, uint8_t cap_id)
2582 return pci_find_capability_list(pdev, cap_id, NULL);
2585 static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent)
2587 PCIDevice *d = (PCIDevice *)dev;
2588 const pci_class_desc *desc;
2589 char ctxt[64];
2590 PCIIORegion *r;
2591 int i, class;
2593 class = pci_get_word(d->config + PCI_CLASS_DEVICE);
2594 desc = pci_class_descriptions;
2595 while (desc->desc && class != desc->class)
2596 desc++;
2597 if (desc->desc) {
2598 snprintf(ctxt, sizeof(ctxt), "%s", desc->desc);
2599 } else {
2600 snprintf(ctxt, sizeof(ctxt), "Class %04x", class);
2603 monitor_printf(mon, "%*sclass %s, addr %02x:%02x.%x, "
2604 "pci id %04x:%04x (sub %04x:%04x)\n",
2605 indent, "", ctxt, pci_dev_bus_num(d),
2606 PCI_SLOT(d->devfn), PCI_FUNC(d->devfn),
2607 pci_get_word(d->config + PCI_VENDOR_ID),
2608 pci_get_word(d->config + PCI_DEVICE_ID),
2609 pci_get_word(d->config + PCI_SUBSYSTEM_VENDOR_ID),
2610 pci_get_word(d->config + PCI_SUBSYSTEM_ID));
2611 for (i = 0; i < PCI_NUM_REGIONS; i++) {
2612 r = &d->io_regions[i];
2613 if (!r->size)
2614 continue;
2615 monitor_printf(mon, "%*sbar %d: %s at 0x%"FMT_PCIBUS
2616 " [0x%"FMT_PCIBUS"]\n",
2617 indent, "",
2618 i, r->type & PCI_BASE_ADDRESS_SPACE_IO ? "i/o" : "mem",
2619 r->addr, r->addr + r->size - 1);
2623 static char *pci_dev_fw_name(DeviceState *dev, char *buf, int len)
2625 PCIDevice *d = (PCIDevice *)dev;
2626 const char *name = NULL;
2627 const pci_class_desc *desc = pci_class_descriptions;
2628 int class = pci_get_word(d->config + PCI_CLASS_DEVICE);
2630 while (desc->desc &&
2631 (class & ~desc->fw_ign_bits) !=
2632 (desc->class & ~desc->fw_ign_bits)) {
2633 desc++;
2636 if (desc->desc) {
2637 name = desc->fw_name;
2640 if (name) {
2641 pstrcpy(buf, len, name);
2642 } else {
2643 snprintf(buf, len, "pci%04x,%04x",
2644 pci_get_word(d->config + PCI_VENDOR_ID),
2645 pci_get_word(d->config + PCI_DEVICE_ID));
2648 return buf;
2651 static char *pcibus_get_fw_dev_path(DeviceState *dev)
2653 PCIDevice *d = (PCIDevice *)dev;
2654 char name[33];
2655 int has_func = !!PCI_FUNC(d->devfn);
2657 return g_strdup_printf("%s@%x%s%.*x",
2658 pci_dev_fw_name(dev, name, sizeof(name)),
2659 PCI_SLOT(d->devfn),
2660 has_func ? "," : "",
2661 has_func,
2662 PCI_FUNC(d->devfn));
2665 static char *pcibus_get_dev_path(DeviceState *dev)
2667 PCIDevice *d = container_of(dev, PCIDevice, qdev);
2668 PCIDevice *t;
2669 int slot_depth;
2670 /* Path format: Domain:00:Slot.Function:Slot.Function....:Slot.Function.
2671 * 00 is added here to make this format compatible with
2672 * domain:Bus:Slot.Func for systems without nested PCI bridges.
2673 * Slot.Function list specifies the slot and function numbers for all
2674 * devices on the path from root to the specific device. */
2675 const char *root_bus_path;
2676 int root_bus_len;
2677 char slot[] = ":SS.F";
2678 int slot_len = sizeof slot - 1 /* For '\0' */;
2679 int path_len;
2680 char *path, *p;
2681 int s;
2683 root_bus_path = pci_root_bus_path(d);
2684 root_bus_len = strlen(root_bus_path);
2686 /* Calculate # of slots on path between device and root. */;
2687 slot_depth = 0;
2688 for (t = d; t; t = pci_get_bus(t)->parent_dev) {
2689 ++slot_depth;
2692 path_len = root_bus_len + slot_len * slot_depth;
2694 /* Allocate memory, fill in the terminating null byte. */
2695 path = g_malloc(path_len + 1 /* For '\0' */);
2696 path[path_len] = '\0';
2698 memcpy(path, root_bus_path, root_bus_len);
2700 /* Fill in slot numbers. We walk up from device to root, so need to print
2701 * them in the reverse order, last to first. */
2702 p = path + path_len;
2703 for (t = d; t; t = pci_get_bus(t)->parent_dev) {
2704 p -= slot_len;
2705 s = snprintf(slot, sizeof slot, ":%02x.%x",
2706 PCI_SLOT(t->devfn), PCI_FUNC(t->devfn));
2707 assert(s == slot_len);
2708 memcpy(p, slot, slot_len);
2711 return path;
2714 static int pci_qdev_find_recursive(PCIBus *bus,
2715 const char *id, PCIDevice **pdev)
2717 DeviceState *qdev = qdev_find_recursive(&bus->qbus, id);
2718 if (!qdev) {
2719 return -ENODEV;
2722 /* roughly check if given qdev is pci device */
2723 if (object_dynamic_cast(OBJECT(qdev), TYPE_PCI_DEVICE)) {
2724 *pdev = PCI_DEVICE(qdev);
2725 return 0;
2727 return -EINVAL;
2730 int pci_qdev_find_device(const char *id, PCIDevice **pdev)
2732 PCIHostState *host_bridge;
2733 int rc = -ENODEV;
2735 QLIST_FOREACH(host_bridge, &pci_host_bridges, next) {
2736 int tmp = pci_qdev_find_recursive(host_bridge->bus, id, pdev);
2737 if (!tmp) {
2738 rc = 0;
2739 break;
2741 if (tmp != -ENODEV) {
2742 rc = tmp;
2746 return rc;
2749 MemoryRegion *pci_address_space(PCIDevice *dev)
2751 return pci_get_bus(dev)->address_space_mem;
2754 MemoryRegion *pci_address_space_io(PCIDevice *dev)
2756 return pci_get_bus(dev)->address_space_io;
2759 static void pci_device_class_init(ObjectClass *klass, void *data)
2761 DeviceClass *k = DEVICE_CLASS(klass);
2763 k->realize = pci_qdev_realize;
2764 k->unrealize = pci_qdev_unrealize;
2765 k->bus_type = TYPE_PCI_BUS;
2766 device_class_set_props(k, pci_props);
2769 static void pci_device_class_base_init(ObjectClass *klass, void *data)
2771 if (!object_class_is_abstract(klass)) {
2772 ObjectClass *conventional =
2773 object_class_dynamic_cast(klass, INTERFACE_CONVENTIONAL_PCI_DEVICE);
2774 ObjectClass *pcie =
2775 object_class_dynamic_cast(klass, INTERFACE_PCIE_DEVICE);
2776 ObjectClass *cxl =
2777 object_class_dynamic_cast(klass, INTERFACE_CXL_DEVICE);
2778 assert(conventional || pcie || cxl);
2782 AddressSpace *pci_device_iommu_address_space(PCIDevice *dev)
2784 PCIBus *bus = pci_get_bus(dev);
2785 PCIBus *iommu_bus = bus;
2786 uint8_t devfn = dev->devfn;
2788 while (iommu_bus && !iommu_bus->iommu_fn && iommu_bus->parent_dev) {
2789 PCIBus *parent_bus = pci_get_bus(iommu_bus->parent_dev);
2792 * The requester ID of the provided device may be aliased, as seen from
2793 * the IOMMU, due to topology limitations. The IOMMU relies on a
2794 * requester ID to provide a unique AddressSpace for devices, but
2795 * conventional PCI buses pre-date such concepts. Instead, the PCIe-
2796 * to-PCI bridge creates and accepts transactions on behalf of down-
2797 * stream devices. When doing so, all downstream devices are masked
2798 * (aliased) behind a single requester ID. The requester ID used
2799 * depends on the format of the bridge devices. Proper PCIe-to-PCI
2800 * bridges, with a PCIe capability indicating such, follow the
2801 * guidelines of chapter 2.3 of the PCIe-to-PCI/X bridge specification,
2802 * where the bridge uses the seconary bus as the bridge portion of the
2803 * requester ID and devfn of 00.0. For other bridges, typically those
2804 * found on the root complex such as the dmi-to-pci-bridge, we follow
2805 * the convention of typical bare-metal hardware, which uses the
2806 * requester ID of the bridge itself. There are device specific
2807 * exceptions to these rules, but these are the defaults that the
2808 * Linux kernel uses when determining DMA aliases itself and believed
2809 * to be true for the bare metal equivalents of the devices emulated
2810 * in QEMU.
2812 if (!pci_bus_is_express(iommu_bus)) {
2813 PCIDevice *parent = iommu_bus->parent_dev;
2815 if (pci_is_express(parent) &&
2816 pcie_cap_get_type(parent) == PCI_EXP_TYPE_PCI_BRIDGE) {
2817 devfn = PCI_DEVFN(0, 0);
2818 bus = iommu_bus;
2819 } else {
2820 devfn = parent->devfn;
2821 bus = parent_bus;
2825 iommu_bus = parent_bus;
2827 if (!pci_bus_bypass_iommu(bus) && iommu_bus && iommu_bus->iommu_fn) {
2828 return iommu_bus->iommu_fn(bus, iommu_bus->iommu_opaque, devfn);
2830 return &address_space_memory;
2833 void pci_setup_iommu(PCIBus *bus, PCIIOMMUFunc fn, void *opaque)
2835 bus->iommu_fn = fn;
2836 bus->iommu_opaque = opaque;
2839 static void pci_dev_get_w64(PCIBus *b, PCIDevice *dev, void *opaque)
2841 Range *range = opaque;
2842 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev);
2843 uint16_t cmd = pci_get_word(dev->config + PCI_COMMAND);
2844 int i;
2846 if (!(cmd & PCI_COMMAND_MEMORY)) {
2847 return;
2850 if (pc->is_bridge) {
2851 pcibus_t base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
2852 pcibus_t limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
2854 base = MAX(base, 0x1ULL << 32);
2856 if (limit >= base) {
2857 Range pref_range;
2858 range_set_bounds(&pref_range, base, limit);
2859 range_extend(range, &pref_range);
2862 for (i = 0; i < PCI_NUM_REGIONS; ++i) {
2863 PCIIORegion *r = &dev->io_regions[i];
2864 pcibus_t lob, upb;
2865 Range region_range;
2867 if (!r->size ||
2868 (r->type & PCI_BASE_ADDRESS_SPACE_IO) ||
2869 !(r->type & PCI_BASE_ADDRESS_MEM_TYPE_64)) {
2870 continue;
2873 lob = pci_bar_address(dev, i, r->type, r->size);
2874 upb = lob + r->size - 1;
2875 if (lob == PCI_BAR_UNMAPPED) {
2876 continue;
2879 lob = MAX(lob, 0x1ULL << 32);
2881 if (upb >= lob) {
2882 range_set_bounds(&region_range, lob, upb);
2883 range_extend(range, &region_range);
2888 void pci_bus_get_w64_range(PCIBus *bus, Range *range)
2890 range_make_empty(range);
2891 pci_for_each_device_under_bus(bus, pci_dev_get_w64, range);
2894 static bool pcie_has_upstream_port(PCIDevice *dev)
2896 PCIDevice *parent_dev = pci_bridge_get_device(pci_get_bus(dev));
2898 /* Device associated with an upstream port.
2899 * As there are several types of these, it's easier to check the
2900 * parent device: upstream ports are always connected to
2901 * root or downstream ports.
2903 return parent_dev &&
2904 pci_is_express(parent_dev) &&
2905 parent_dev->exp.exp_cap &&
2906 (pcie_cap_get_type(parent_dev) == PCI_EXP_TYPE_ROOT_PORT ||
2907 pcie_cap_get_type(parent_dev) == PCI_EXP_TYPE_DOWNSTREAM);
2910 PCIDevice *pci_get_function_0(PCIDevice *pci_dev)
2912 PCIBus *bus = pci_get_bus(pci_dev);
2914 if(pcie_has_upstream_port(pci_dev)) {
2915 /* With an upstream PCIe port, we only support 1 device at slot 0 */
2916 return bus->devices[0];
2917 } else {
2918 /* Other bus types might support multiple devices at slots 0-31 */
2919 return bus->devices[PCI_DEVFN(PCI_SLOT(pci_dev->devfn), 0)];
2923 MSIMessage pci_get_msi_message(PCIDevice *dev, int vector)
2925 MSIMessage msg;
2926 if (msix_enabled(dev)) {
2927 msg = msix_get_message(dev, vector);
2928 } else if (msi_enabled(dev)) {
2929 msg = msi_get_message(dev, vector);
2930 } else {
2931 /* Should never happen */
2932 error_report("%s: unknown interrupt type", __func__);
2933 abort();
2935 return msg;
2938 void pci_set_power(PCIDevice *d, bool state)
2940 if (d->has_power == state) {
2941 return;
2944 d->has_power = state;
2945 pci_update_mappings(d);
2946 memory_region_set_enabled(&d->bus_master_enable_region,
2947 (pci_get_word(d->config + PCI_COMMAND)
2948 & PCI_COMMAND_MASTER) && d->has_power);
2949 if (!d->has_power) {
2950 pci_device_reset(d);
2954 static const TypeInfo pci_device_type_info = {
2955 .name = TYPE_PCI_DEVICE,
2956 .parent = TYPE_DEVICE,
2957 .instance_size = sizeof(PCIDevice),
2958 .abstract = true,
2959 .class_size = sizeof(PCIDeviceClass),
2960 .class_init = pci_device_class_init,
2961 .class_base_init = pci_device_class_base_init,
2964 static void pci_register_types(void)
2966 type_register_static(&pci_bus_info);
2967 type_register_static(&pcie_bus_info);
2968 type_register_static(&cxl_bus_info);
2969 type_register_static(&conventional_pci_interface_info);
2970 type_register_static(&cxl_interface_info);
2971 type_register_static(&pcie_interface_info);
2972 type_register_static(&pci_device_type_info);
2975 type_init(pci_register_types)