target-arm: disable PAGE_EXEC for XN pages
[qemu.git] / cpu-defs.h
blob2e94585ae1cc2006640f42ed06570a624f42185f
1 /*
2 * common defines for all CPUs
4 * Copyright (c) 2003 Fabrice Bellard
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19 #ifndef CPU_DEFS_H
20 #define CPU_DEFS_H
22 #ifndef NEED_CPU_H
23 #error cpu.h included from common code
24 #endif
26 #include "config.h"
27 #include <setjmp.h>
28 #include <inttypes.h>
29 #include <signal.h>
30 #include "osdep.h"
31 #include "qemu-queue.h"
32 #include "targphys.h"
34 #ifndef TARGET_LONG_BITS
35 #error TARGET_LONG_BITS must be defined before including this header
36 #endif
38 #define TARGET_LONG_SIZE (TARGET_LONG_BITS / 8)
40 /* target_ulong is the type of a virtual address */
41 #if TARGET_LONG_SIZE == 4
42 typedef int32_t target_long;
43 typedef uint32_t target_ulong;
44 #define TARGET_FMT_lx "%08x"
45 #define TARGET_FMT_ld "%d"
46 #define TARGET_FMT_lu "%u"
47 #elif TARGET_LONG_SIZE == 8
48 typedef int64_t target_long;
49 typedef uint64_t target_ulong;
50 #define TARGET_FMT_lx "%016" PRIx64
51 #define TARGET_FMT_ld "%" PRId64
52 #define TARGET_FMT_lu "%" PRIu64
53 #else
54 #error TARGET_LONG_SIZE undefined
55 #endif
57 #define HOST_LONG_SIZE (HOST_LONG_BITS / 8)
59 #define EXCP_INTERRUPT 0x10000 /* async interruption */
60 #define EXCP_HLT 0x10001 /* hlt instruction reached */
61 #define EXCP_DEBUG 0x10002 /* cpu stopped after a breakpoint or singlestep */
62 #define EXCP_HALTED 0x10003 /* cpu is halted (waiting for external event) */
64 #define TB_JMP_CACHE_BITS 12
65 #define TB_JMP_CACHE_SIZE (1 << TB_JMP_CACHE_BITS)
67 /* Only the bottom TB_JMP_PAGE_BITS of the jump cache hash bits vary for
68 addresses on the same page. The top bits are the same. This allows
69 TLB invalidation to quickly clear a subset of the hash table. */
70 #define TB_JMP_PAGE_BITS (TB_JMP_CACHE_BITS / 2)
71 #define TB_JMP_PAGE_SIZE (1 << TB_JMP_PAGE_BITS)
72 #define TB_JMP_ADDR_MASK (TB_JMP_PAGE_SIZE - 1)
73 #define TB_JMP_PAGE_MASK (TB_JMP_CACHE_SIZE - TB_JMP_PAGE_SIZE)
75 #if !defined(CONFIG_USER_ONLY)
76 #define CPU_TLB_BITS 8
77 #define CPU_TLB_SIZE (1 << CPU_TLB_BITS)
79 #if TARGET_PHYS_ADDR_BITS == 32 && TARGET_LONG_BITS == 32
80 #define CPU_TLB_ENTRY_BITS 4
81 #else
82 #define CPU_TLB_ENTRY_BITS 5
83 #endif
85 typedef struct CPUTLBEntry {
86 /* bit TARGET_LONG_BITS to TARGET_PAGE_BITS : virtual address
87 bit TARGET_PAGE_BITS-1..4 : Nonzero for accesses that should not
88 go directly to ram.
89 bit 3 : indicates that the entry is invalid
90 bit 2..0 : zero
92 target_ulong addr_read;
93 target_ulong addr_write;
94 target_ulong addr_code;
95 /* Addend to virtual address to get physical address. IO accesses
96 use the corresponding iotlb value. */
97 #if TARGET_PHYS_ADDR_BITS == 64
98 /* on i386 Linux make sure it is aligned */
99 target_phys_addr_t addend __attribute__((aligned(8)));
100 #else
101 target_phys_addr_t addend;
102 #endif
103 /* padding to get a power of two size */
104 uint8_t dummy[(1 << CPU_TLB_ENTRY_BITS) -
105 (sizeof(target_ulong) * 3 +
106 ((-sizeof(target_ulong) * 3) & (sizeof(target_phys_addr_t) - 1)) +
107 sizeof(target_phys_addr_t))];
108 } CPUTLBEntry;
110 #define CPU_COMMON_TLB \
111 /* The meaning of the MMU modes is defined in the target code. */ \
112 CPUTLBEntry tlb_table[NB_MMU_MODES][CPU_TLB_SIZE]; \
113 target_phys_addr_t iotlb[NB_MMU_MODES][CPU_TLB_SIZE]; \
114 target_ulong tlb_flush_addr; \
115 target_ulong tlb_flush_mask;
117 #else
119 #define CPU_COMMON_TLB
121 #endif
124 #ifdef HOST_WORDS_BIGENDIAN
125 typedef struct icount_decr_u16 {
126 uint16_t high;
127 uint16_t low;
128 } icount_decr_u16;
129 #else
130 typedef struct icount_decr_u16 {
131 uint16_t low;
132 uint16_t high;
133 } icount_decr_u16;
134 #endif
136 struct kvm_run;
137 struct KVMState;
139 typedef struct CPUBreakpoint {
140 target_ulong pc;
141 int flags; /* BP_* */
142 QTAILQ_ENTRY(CPUBreakpoint) entry;
143 } CPUBreakpoint;
145 typedef struct CPUWatchpoint {
146 target_ulong vaddr;
147 target_ulong len_mask;
148 int flags; /* BP_* */
149 QTAILQ_ENTRY(CPUWatchpoint) entry;
150 } CPUWatchpoint;
152 #define CPU_TEMP_BUF_NLONGS 128
153 #define CPU_COMMON \
154 struct TranslationBlock *current_tb; /* currently executing TB */ \
155 /* soft mmu support */ \
156 /* in order to avoid passing too many arguments to the MMIO \
157 helpers, we store some rarely used information in the CPU \
158 context) */ \
159 unsigned long mem_io_pc; /* host pc at which the memory was \
160 accessed */ \
161 target_ulong mem_io_vaddr; /* target virtual addr at which the \
162 memory was accessed */ \
163 uint32_t halted; /* Nonzero if the CPU is in suspend state */ \
164 uint32_t stop; /* Stop request */ \
165 uint32_t stopped; /* Artificially stopped */ \
166 uint32_t interrupt_request; \
167 volatile sig_atomic_t exit_request; \
168 CPU_COMMON_TLB \
169 struct TranslationBlock *tb_jmp_cache[TB_JMP_CACHE_SIZE]; \
170 /* buffer for temporaries in the code generator */ \
171 long temp_buf[CPU_TEMP_BUF_NLONGS]; \
173 int64_t icount_extra; /* Instructions until next timer event. */ \
174 /* Number of cycles left, with interrupt flag in high bit. \
175 This allows a single read-compare-cbranch-write sequence to test \
176 for both decrementer underflow and exceptions. */ \
177 union { \
178 uint32_t u32; \
179 icount_decr_u16 u16; \
180 } icount_decr; \
181 uint32_t can_do_io; /* nonzero if memory mapped IO is safe. */ \
183 /* from this point: preserved by CPU reset */ \
184 /* ice debug support */ \
185 QTAILQ_HEAD(breakpoints_head, CPUBreakpoint) breakpoints; \
186 int singlestep_enabled; \
188 QTAILQ_HEAD(watchpoints_head, CPUWatchpoint) watchpoints; \
189 CPUWatchpoint *watchpoint_hit; \
191 struct GDBRegisterState *gdb_regs; \
193 /* Core interrupt code */ \
194 jmp_buf jmp_env; \
195 int exception_index; \
197 CPUState *next_cpu; /* next CPU sharing TB cache */ \
198 int cpu_index; /* CPU index (informative) */ \
199 uint32_t host_tid; /* host thread ID */ \
200 int numa_node; /* NUMA node this cpu is belonging to */ \
201 int nr_cores; /* number of cores within this CPU package */ \
202 int nr_threads;/* number of threads within this CPU */ \
203 int running; /* Nonzero if cpu is currently running(usermode). */ \
204 /* user data */ \
205 void *opaque; \
207 uint32_t created; \
208 struct QemuThread *thread; \
209 struct QemuCond *halt_cond; \
210 const char *cpu_model_str; \
211 struct KVMState *kvm_state; \
212 struct kvm_run *kvm_run; \
213 int kvm_fd; \
214 int kvm_vcpu_dirty;
216 #endif