2 * QEMU IDE Emulation: MacIO support.
4 * Copyright (c) 2003 Fabrice Bellard
5 * Copyright (c) 2006 Openedhand Ltd.
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25 #include "qemu/osdep.h"
27 #include "hw/ppc/mac.h"
28 #include "hw/ppc/mac_dbdma.h"
29 #include "hw/misc/macio/macio.h"
30 #include "sysemu/block-backend.h"
31 #include "sysemu/dma.h"
33 #include "hw/ide/internal.h"
36 // #define DEBUG_MACIO
39 static const int debug_macio
= 1;
41 static const int debug_macio
= 0;
44 #define MACIO_DPRINTF(fmt, ...) do { \
46 printf(fmt , ## __VA_ARGS__); \
51 /***********************************************************/
52 /* MacIO based PowerPC IDE */
54 #define MACIO_PAGE_SIZE 4096
56 static void pmac_ide_atapi_transfer_cb(void *opaque
, int ret
)
58 DBDMA_io
*io
= opaque
;
59 MACIOIDEState
*m
= io
->opaque
;
60 IDEState
*s
= idebus_active_if(&m
->bus
);
63 MACIO_DPRINTF("pmac_ide_atapi_transfer_cb\n");
66 MACIO_DPRINTF("DMA error: %d\n", ret
);
67 qemu_sglist_destroy(&s
->sg
);
68 ide_atapi_io_error(s
, ret
);
73 MACIO_DPRINTF("waiting for data (%#x - %#x - %x)\n",
74 s
->nsector
, io
->len
, s
->status
);
75 /* data not ready yet, wait for the channel to get restarted */
76 io
->processing
= false;
80 if (s
->io_buffer_size
<= 0) {
81 MACIO_DPRINTF("End of IDE transfer\n");
82 qemu_sglist_destroy(&s
->sg
);
84 m
->dma_active
= false;
89 MACIO_DPRINTF("End of DMA transfer\n");
94 /* Non-block ATAPI transfer - just copy to RAM */
95 s
->io_buffer_size
= MIN(s
->io_buffer_size
, io
->len
);
96 dma_memory_write(&address_space_memory
, io
->addr
, s
->io_buffer
,
100 m
->dma_active
= false;
104 /* Calculate current offset */
105 offset
= ((int64_t)s
->lba
<< 11) + s
->io_buffer_index
;
107 qemu_sglist_init(&s
->sg
, DEVICE(m
), io
->len
/ MACIO_PAGE_SIZE
+ 1,
108 &address_space_memory
);
109 qemu_sglist_add(&s
->sg
, io
->addr
, io
->len
);
110 s
->io_buffer_size
-= io
->len
;
111 s
->io_buffer_index
+= io
->len
;
114 s
->bus
->dma
->aiocb
= dma_blk_read(s
->blk
, &s
->sg
, offset
, 0x1,
115 pmac_ide_atapi_transfer_cb
, io
);
119 dma_memory_unmap(&address_space_memory
, io
->dma_mem
, io
->dma_len
,
120 io
->dir
, io
->dma_len
);
123 block_acct_failed(blk_get_stats(s
->blk
), &s
->acct
);
125 block_acct_done(blk_get_stats(s
->blk
), &s
->acct
);
128 ide_set_inactive(s
, false);
132 static void pmac_ide_transfer_cb(void *opaque
, int ret
)
134 DBDMA_io
*io
= opaque
;
135 MACIOIDEState
*m
= io
->opaque
;
136 IDEState
*s
= idebus_active_if(&m
->bus
);
139 MACIO_DPRINTF("pmac_ide_transfer_cb\n");
142 MACIO_DPRINTF("DMA error: %d\n", ret
);
143 qemu_sglist_destroy(&s
->sg
);
148 if (!m
->dma_active
) {
149 MACIO_DPRINTF("waiting for data (%#x - %#x - %x)\n",
150 s
->nsector
, io
->len
, s
->status
);
151 /* data not ready yet, wait for the channel to get restarted */
152 io
->processing
= false;
156 if (s
->io_buffer_size
<= 0) {
157 MACIO_DPRINTF("End of IDE transfer\n");
158 qemu_sglist_destroy(&s
->sg
);
159 s
->status
= READY_STAT
| SEEK_STAT
;
161 m
->dma_active
= false;
166 MACIO_DPRINTF("End of DMA transfer\n");
170 /* Calculate number of sectors */
171 offset
= (ide_get_sector(s
) << 9) + s
->io_buffer_index
;
173 qemu_sglist_init(&s
->sg
, DEVICE(m
), io
->len
/ MACIO_PAGE_SIZE
+ 1,
174 &address_space_memory
);
175 qemu_sglist_add(&s
->sg
, io
->addr
, io
->len
);
176 s
->io_buffer_size
-= io
->len
;
177 s
->io_buffer_index
+= io
->len
;
180 switch (s
->dma_cmd
) {
182 s
->bus
->dma
->aiocb
= dma_blk_read(s
->blk
, &s
->sg
, offset
, 0x1,
183 pmac_ide_atapi_transfer_cb
, io
);
186 s
->bus
->dma
->aiocb
= dma_blk_write(s
->blk
, &s
->sg
, offset
, 0x1,
187 pmac_ide_transfer_cb
, io
);
190 s
->bus
->dma
->aiocb
= dma_blk_io(blk_get_aio_context(s
->blk
), &s
->sg
,
191 offset
, 0x1, ide_issue_trim
, s
,
192 pmac_ide_transfer_cb
, io
,
193 DMA_DIRECTION_TO_DEVICE
);
202 dma_memory_unmap(&address_space_memory
, io
->dma_mem
, io
->dma_len
,
203 io
->dir
, io
->dma_len
);
205 if (s
->dma_cmd
== IDE_DMA_READ
|| s
->dma_cmd
== IDE_DMA_WRITE
) {
207 block_acct_failed(blk_get_stats(s
->blk
), &s
->acct
);
209 block_acct_done(blk_get_stats(s
->blk
), &s
->acct
);
213 ide_set_inactive(s
, false);
217 static void pmac_ide_transfer(DBDMA_io
*io
)
219 MACIOIDEState
*m
= io
->opaque
;
220 IDEState
*s
= idebus_active_if(&m
->bus
);
224 if (s
->drive_kind
== IDE_CD
) {
225 block_acct_start(blk_get_stats(s
->blk
), &s
->acct
, io
->len
,
228 pmac_ide_atapi_transfer_cb(io
, 0);
232 switch (s
->dma_cmd
) {
234 block_acct_start(blk_get_stats(s
->blk
), &s
->acct
, io
->len
,
238 block_acct_start(blk_get_stats(s
->blk
), &s
->acct
, io
->len
,
245 pmac_ide_transfer_cb(io
, 0);
248 static void pmac_ide_flush(DBDMA_io
*io
)
250 MACIOIDEState
*m
= io
->opaque
;
251 IDEState
*s
= idebus_active_if(&m
->bus
);
253 if (s
->bus
->dma
->aiocb
) {
258 /* PowerMac IDE memory IO */
259 static uint64_t pmac_ide_read(void *opaque
, hwaddr addr
, unsigned size
)
261 MACIOIDEState
*d
= opaque
;
262 uint64_t retval
= 0xffffffff;
268 retval
= ide_data_readw(&d
->bus
, 0);
269 } else if (size
== 4) {
270 retval
= ide_data_readl(&d
->bus
, 0);
275 retval
= ide_ioport_read(&d
->bus
, reg
);
281 retval
= ide_status_read(&d
->bus
, 0);
286 retval
= d
->timing_reg
;
290 /* This is an interrupt state register that only exists
291 * in the KeyLargo and later variants. Bit 0x8000_0000
292 * latches the DMA interrupt and has to be written to
293 * clear. Bit 0x4000_0000 is an image of the disk
294 * interrupt. MacOS X relies on this and will hang if
295 * we don't provide at least the disk interrupt
307 static void pmac_ide_write(void *opaque
, hwaddr addr
, uint64_t val
,
310 MACIOIDEState
*d
= opaque
;
316 ide_data_writew(&d
->bus
, 0, val
);
317 } else if (size
== 4) {
318 ide_data_writel(&d
->bus
, 0, val
);
323 ide_ioport_write(&d
->bus
, reg
, val
);
329 ide_cmd_write(&d
->bus
, 0, val
);
339 if (val
& 0x80000000u
) {
340 d
->irq_reg
&= 0x7fffffff;
347 static const MemoryRegionOps pmac_ide_ops
= {
348 .read
= pmac_ide_read
,
349 .write
= pmac_ide_write
,
350 .valid
.min_access_size
= 1,
351 .valid
.max_access_size
= 4,
352 .endianness
= DEVICE_LITTLE_ENDIAN
,
355 static const VMStateDescription vmstate_pmac
= {
358 .minimum_version_id
= 0,
359 .fields
= (VMStateField
[]) {
360 VMSTATE_IDE_BUS(bus
, MACIOIDEState
),
361 VMSTATE_IDE_DRIVES(bus
.ifs
, MACIOIDEState
),
362 VMSTATE_BOOL(dma_active
, MACIOIDEState
),
363 VMSTATE_UINT32(timing_reg
, MACIOIDEState
),
364 VMSTATE_UINT32(irq_reg
, MACIOIDEState
),
365 VMSTATE_END_OF_LIST()
369 static void macio_ide_reset(DeviceState
*dev
)
371 MACIOIDEState
*d
= MACIO_IDE(dev
);
373 ide_bus_reset(&d
->bus
);
376 static int ide_nop_int(IDEDMA
*dma
, int x
)
381 static int32_t ide_nop_int32(IDEDMA
*dma
, int32_t l
)
386 static void ide_dbdma_start(IDEDMA
*dma
, IDEState
*s
,
387 BlockCompletionFunc
*cb
)
389 MACIOIDEState
*m
= container_of(dma
, MACIOIDEState
, dma
);
391 s
->io_buffer_index
= 0;
392 if (s
->drive_kind
== IDE_CD
) {
393 s
->io_buffer_size
= s
->packet_transfer_size
;
395 s
->io_buffer_size
= s
->nsector
* BDRV_SECTOR_SIZE
;
398 MACIO_DPRINTF("\n\n------------ IDE transfer\n");
399 MACIO_DPRINTF("buffer_size: %x buffer_index: %x\n",
400 s
->io_buffer_size
, s
->io_buffer_index
);
401 MACIO_DPRINTF("lba: %x size: %x\n", s
->lba
, s
->io_buffer_size
);
402 MACIO_DPRINTF("-------------------------\n");
404 m
->dma_active
= true;
405 DBDMA_kick(m
->dbdma
);
408 static const IDEDMAOps dbdma_ops
= {
409 .start_dma
= ide_dbdma_start
,
410 .prepare_buf
= ide_nop_int32
,
411 .rw_buf
= ide_nop_int
,
414 static void macio_ide_realizefn(DeviceState
*dev
, Error
**errp
)
416 MACIOIDEState
*s
= MACIO_IDE(dev
);
418 ide_init2(&s
->bus
, s
->ide_irq
);
420 /* Register DMA callbacks */
421 s
->dma
.ops
= &dbdma_ops
;
422 s
->bus
.dma
= &s
->dma
;
425 static void pmac_ide_irq(void *opaque
, int n
, int level
)
427 MACIOIDEState
*s
= opaque
;
428 uint32_t mask
= 0x80000000u
>> n
;
430 /* We need to reflect the IRQ state in the irq register */
438 qemu_set_irq(s
->real_ide_irq
, level
);
440 qemu_set_irq(s
->real_dma_irq
, level
);
444 static void macio_ide_initfn(Object
*obj
)
446 SysBusDevice
*d
= SYS_BUS_DEVICE(obj
);
447 MACIOIDEState
*s
= MACIO_IDE(obj
);
449 ide_bus_new(&s
->bus
, sizeof(s
->bus
), DEVICE(obj
), 0, 2);
450 memory_region_init_io(&s
->mem
, obj
, &pmac_ide_ops
, s
, "pmac-ide", 0x1000);
451 sysbus_init_mmio(d
, &s
->mem
);
452 sysbus_init_irq(d
, &s
->real_ide_irq
);
453 sysbus_init_irq(d
, &s
->real_dma_irq
);
454 s
->dma_irq
= qemu_allocate_irq(pmac_ide_irq
, s
, 0);
455 s
->ide_irq
= qemu_allocate_irq(pmac_ide_irq
, s
, 1);
457 object_property_add_link(obj
, "dbdma", TYPE_MAC_DBDMA
,
458 (Object
**) &s
->dbdma
,
459 qdev_prop_allow_set_link_before_realize
, 0, NULL
);
462 static Property macio_ide_properties
[] = {
463 DEFINE_PROP_UINT32("channel", MACIOIDEState
, channel
, 0),
464 DEFINE_PROP_UINT32("addr", MACIOIDEState
, addr
, -1),
465 DEFINE_PROP_END_OF_LIST(),
468 static void macio_ide_class_init(ObjectClass
*oc
, void *data
)
470 DeviceClass
*dc
= DEVICE_CLASS(oc
);
472 dc
->realize
= macio_ide_realizefn
;
473 dc
->reset
= macio_ide_reset
;
474 dc
->props
= macio_ide_properties
;
475 dc
->vmsd
= &vmstate_pmac
;
476 set_bit(DEVICE_CATEGORY_STORAGE
, dc
->categories
);
479 static const TypeInfo macio_ide_type_info
= {
480 .name
= TYPE_MACIO_IDE
,
481 .parent
= TYPE_SYS_BUS_DEVICE
,
482 .instance_size
= sizeof(MACIOIDEState
),
483 .instance_init
= macio_ide_initfn
,
484 .class_init
= macio_ide_class_init
,
487 static void macio_ide_register_types(void)
489 type_register_static(&macio_ide_type_info
);
492 /* hd_table must contain 2 block drivers */
493 void macio_ide_init_drives(MACIOIDEState
*s
, DriveInfo
**hd_table
)
497 for (i
= 0; i
< 2; i
++) {
499 ide_create_drive(&s
->bus
, i
, hd_table
[i
]);
504 void macio_ide_register_dma(MACIOIDEState
*s
)
506 DBDMA_register_channel(s
->dbdma
, s
->channel
, s
->dma_irq
,
507 pmac_ide_transfer
, pmac_ide_flush
, s
);
510 type_init(macio_ide_register_types
)