4 * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu
5 * Copyright (c) 2017-2018 SiFive, Inc.
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms and conditions of the GNU General Public License,
9 * version 2 or later, as published by the Free Software Foundation.
11 * This program is distributed in the hope it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
20 #include "qemu/osdep.h"
21 #include "qemu/qemu-print.h"
22 #include "qemu/ctype.h"
25 #include "internals.h"
26 #include "exec/exec-all.h"
27 #include "qapi/error.h"
28 #include "qemu/error-report.h"
29 #include "hw/qdev-properties.h"
30 #include "migration/vmstate.h"
31 #include "fpu/softfloat-helpers.h"
33 /* RISC-V CPU definitions */
35 static const char riscv_exts
[26] = "IEMAFDQCLBJTPVNSUHKORWXYZG";
37 const char * const riscv_int_regnames
[] = {
38 "x0/zero", "x1/ra", "x2/sp", "x3/gp", "x4/tp", "x5/t0", "x6/t1",
39 "x7/t2", "x8/s0", "x9/s1", "x10/a0", "x11/a1", "x12/a2", "x13/a3",
40 "x14/a4", "x15/a5", "x16/a6", "x17/a7", "x18/s2", "x19/s3", "x20/s4",
41 "x21/s5", "x22/s6", "x23/s7", "x24/s8", "x25/s9", "x26/s10", "x27/s11",
42 "x28/t3", "x29/t4", "x30/t5", "x31/t6"
45 const char * const riscv_fpr_regnames
[] = {
46 "f0/ft0", "f1/ft1", "f2/ft2", "f3/ft3", "f4/ft4", "f5/ft5",
47 "f6/ft6", "f7/ft7", "f8/fs0", "f9/fs1", "f10/fa0", "f11/fa1",
48 "f12/fa2", "f13/fa3", "f14/fa4", "f15/fa5", "f16/fa6", "f17/fa7",
49 "f18/fs2", "f19/fs3", "f20/fs4", "f21/fs5", "f22/fs6", "f23/fs7",
50 "f24/fs8", "f25/fs9", "f26/fs10", "f27/fs11", "f28/ft8", "f29/ft9",
51 "f30/ft10", "f31/ft11"
54 const char * const riscv_excp_names
[] = {
57 "illegal_instruction",
75 "guest_exec_page_fault",
76 "guest_load_page_fault",
78 "guest_store_page_fault",
81 const char * const riscv_intr_names
[] = {
100 const char *riscv_cpu_get_trap_name(target_ulong cause
, bool async
)
103 return (cause
< ARRAY_SIZE(riscv_intr_names
)) ?
104 riscv_intr_names
[cause
] : "(unknown)";
106 return (cause
< ARRAY_SIZE(riscv_excp_names
)) ?
107 riscv_excp_names
[cause
] : "(unknown)";
111 bool riscv_cpu_is_32bit(CPURISCVState
*env
)
113 if (env
->misa
& RV64
) {
120 static void set_misa(CPURISCVState
*env
, target_ulong misa
)
122 env
->misa_mask
= env
->misa
= misa
;
125 static void set_priv_version(CPURISCVState
*env
, int priv_ver
)
127 env
->priv_ver
= priv_ver
;
130 static void set_vext_version(CPURISCVState
*env
, int vext_ver
)
132 env
->vext_ver
= vext_ver
;
135 static void set_feature(CPURISCVState
*env
, int feature
)
137 env
->features
|= (1ULL << feature
);
140 static void set_resetvec(CPURISCVState
*env
, int resetvec
)
142 #ifndef CONFIG_USER_ONLY
143 env
->resetvec
= resetvec
;
147 static void riscv_any_cpu_init(Object
*obj
)
149 CPURISCVState
*env
= &RISCV_CPU(obj
)->env
;
150 set_misa(env
, RVXLEN
| RVI
| RVM
| RVA
| RVF
| RVD
| RVC
| RVU
);
151 set_priv_version(env
, PRIV_VERSION_1_11_0
);
154 #if defined(TARGET_RISCV64)
155 static void rv64_base_cpu_init(Object
*obj
)
157 CPURISCVState
*env
= &RISCV_CPU(obj
)->env
;
158 /* We set this in the realise function */
162 static void rv64_sifive_u_cpu_init(Object
*obj
)
164 CPURISCVState
*env
= &RISCV_CPU(obj
)->env
;
165 set_misa(env
, RV64
| RVI
| RVM
| RVA
| RVF
| RVD
| RVC
| RVS
| RVU
);
166 set_priv_version(env
, PRIV_VERSION_1_10_0
);
169 static void rv64_sifive_e_cpu_init(Object
*obj
)
171 CPURISCVState
*env
= &RISCV_CPU(obj
)->env
;
172 set_misa(env
, RV64
| RVI
| RVM
| RVA
| RVC
| RVU
);
173 set_priv_version(env
, PRIV_VERSION_1_10_0
);
174 qdev_prop_set_bit(DEVICE(obj
), "mmu", false);
177 static void rv32_base_cpu_init(Object
*obj
)
179 CPURISCVState
*env
= &RISCV_CPU(obj
)->env
;
180 /* We set this in the realise function */
184 static void rv32_sifive_u_cpu_init(Object
*obj
)
186 CPURISCVState
*env
= &RISCV_CPU(obj
)->env
;
187 set_misa(env
, RV32
| RVI
| RVM
| RVA
| RVF
| RVD
| RVC
| RVS
| RVU
);
188 set_priv_version(env
, PRIV_VERSION_1_10_0
);
191 static void rv32_sifive_e_cpu_init(Object
*obj
)
193 CPURISCVState
*env
= &RISCV_CPU(obj
)->env
;
194 set_misa(env
, RV32
| RVI
| RVM
| RVA
| RVC
| RVU
);
195 set_priv_version(env
, PRIV_VERSION_1_10_0
);
196 qdev_prop_set_bit(DEVICE(obj
), "mmu", false);
199 static void rv32_ibex_cpu_init(Object
*obj
)
201 CPURISCVState
*env
= &RISCV_CPU(obj
)->env
;
202 set_misa(env
, RV32
| RVI
| RVM
| RVC
| RVU
);
203 set_priv_version(env
, PRIV_VERSION_1_10_0
);
204 qdev_prop_set_bit(DEVICE(obj
), "mmu", false);
207 static void rv32_imafcu_nommu_cpu_init(Object
*obj
)
209 CPURISCVState
*env
= &RISCV_CPU(obj
)->env
;
210 set_misa(env
, RV32
| RVI
| RVM
| RVA
| RVF
| RVC
| RVU
);
211 set_priv_version(env
, PRIV_VERSION_1_10_0
);
212 set_resetvec(env
, DEFAULT_RSTVEC
);
213 qdev_prop_set_bit(DEVICE(obj
), "mmu", false);
217 static ObjectClass
*riscv_cpu_class_by_name(const char *cpu_model
)
223 cpuname
= g_strsplit(cpu_model
, ",", 1);
224 typename
= g_strdup_printf(RISCV_CPU_TYPE_NAME("%s"), cpuname
[0]);
225 oc
= object_class_by_name(typename
);
228 if (!oc
|| !object_class_dynamic_cast(oc
, TYPE_RISCV_CPU
) ||
229 object_class_is_abstract(oc
)) {
235 static void riscv_cpu_dump_state(CPUState
*cs
, FILE *f
, int flags
)
237 RISCVCPU
*cpu
= RISCV_CPU(cs
);
238 CPURISCVState
*env
= &cpu
->env
;
241 #if !defined(CONFIG_USER_ONLY)
242 if (riscv_has_ext(env
, RVH
)) {
243 qemu_fprintf(f
, " %s %d\n", "V = ", riscv_cpu_virt_enabled(env
));
246 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "pc ", env
->pc
);
247 #ifndef CONFIG_USER_ONLY
248 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "mhartid ", env
->mhartid
);
249 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "mstatus ", (target_ulong
)env
->mstatus
);
250 if (riscv_cpu_is_32bit(env
)) {
251 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "mstatush ",
252 (target_ulong
)(env
->mstatus
>> 32));
254 if (riscv_has_ext(env
, RVH
)) {
255 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "hstatus ", env
->hstatus
);
256 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "vsstatus ",
257 (target_ulong
)env
->vsstatus
);
259 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "mip ", env
->mip
);
260 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "mie ", env
->mie
);
261 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "mideleg ", env
->mideleg
);
262 if (riscv_has_ext(env
, RVH
)) {
263 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "hideleg ", env
->hideleg
);
265 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "medeleg ", env
->medeleg
);
266 if (riscv_has_ext(env
, RVH
)) {
267 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "hedeleg ", env
->hedeleg
);
269 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "mtvec ", env
->mtvec
);
270 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "stvec ", env
->stvec
);
271 if (riscv_has_ext(env
, RVH
)) {
272 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "vstvec ", env
->vstvec
);
274 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "mepc ", env
->mepc
);
275 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "sepc ", env
->sepc
);
276 if (riscv_has_ext(env
, RVH
)) {
277 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "vsepc ", env
->vsepc
);
279 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "mcause ", env
->mcause
);
280 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "scause ", env
->scause
);
281 if (riscv_has_ext(env
, RVH
)) {
282 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "vscause ", env
->vscause
);
284 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "mtval ", env
->mtval
);
285 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "stval ", env
->sbadaddr
);
286 if (riscv_has_ext(env
, RVH
)) {
287 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "htval ", env
->htval
);
288 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "mtval2 ", env
->mtval2
);
292 for (i
= 0; i
< 32; i
++) {
293 qemu_fprintf(f
, " %s " TARGET_FMT_lx
,
294 riscv_int_regnames
[i
], env
->gpr
[i
]);
296 qemu_fprintf(f
, "\n");
299 if (flags
& CPU_DUMP_FPU
) {
300 for (i
= 0; i
< 32; i
++) {
301 qemu_fprintf(f
, " %s %016" PRIx64
,
302 riscv_fpr_regnames
[i
], env
->fpr
[i
]);
304 qemu_fprintf(f
, "\n");
310 static void riscv_cpu_set_pc(CPUState
*cs
, vaddr value
)
312 RISCVCPU
*cpu
= RISCV_CPU(cs
);
313 CPURISCVState
*env
= &cpu
->env
;
317 static void riscv_cpu_synchronize_from_tb(CPUState
*cs
,
318 const TranslationBlock
*tb
)
320 RISCVCPU
*cpu
= RISCV_CPU(cs
);
321 CPURISCVState
*env
= &cpu
->env
;
325 static bool riscv_cpu_has_work(CPUState
*cs
)
327 #ifndef CONFIG_USER_ONLY
328 RISCVCPU
*cpu
= RISCV_CPU(cs
);
329 CPURISCVState
*env
= &cpu
->env
;
331 * Definition of the WFI instruction requires it to ignore the privilege
332 * mode and delegation registers, but respect individual enables
334 return (env
->mip
& env
->mie
) != 0;
340 void restore_state_to_opc(CPURISCVState
*env
, TranslationBlock
*tb
,
346 static void riscv_cpu_reset(DeviceState
*dev
)
348 CPUState
*cs
= CPU(dev
);
349 RISCVCPU
*cpu
= RISCV_CPU(cs
);
350 RISCVCPUClass
*mcc
= RISCV_CPU_GET_CLASS(cpu
);
351 CPURISCVState
*env
= &cpu
->env
;
353 mcc
->parent_reset(dev
);
354 #ifndef CONFIG_USER_ONLY
356 env
->mstatus
&= ~(MSTATUS_MIE
| MSTATUS_MPRV
);
358 env
->pc
= env
->resetvec
;
360 cs
->exception_index
= EXCP_NONE
;
362 set_default_nan_mode(1, &env
->fp_status
);
365 static void riscv_cpu_disas_set_info(CPUState
*s
, disassemble_info
*info
)
367 RISCVCPU
*cpu
= RISCV_CPU(s
);
368 if (riscv_cpu_is_32bit(&cpu
->env
)) {
369 info
->print_insn
= print_insn_riscv32
;
371 info
->print_insn
= print_insn_riscv64
;
375 static void riscv_cpu_realize(DeviceState
*dev
, Error
**errp
)
377 CPUState
*cs
= CPU(dev
);
378 RISCVCPU
*cpu
= RISCV_CPU(dev
);
379 CPURISCVState
*env
= &cpu
->env
;
380 RISCVCPUClass
*mcc
= RISCV_CPU_GET_CLASS(dev
);
381 int priv_version
= PRIV_VERSION_1_11_0
;
382 int vext_version
= VEXT_VERSION_0_07_1
;
383 target_ulong target_misa
= env
->misa
;
384 Error
*local_err
= NULL
;
386 cpu_exec_realizefn(cs
, &local_err
);
387 if (local_err
!= NULL
) {
388 error_propagate(errp
, local_err
);
392 if (cpu
->cfg
.priv_spec
) {
393 if (!g_strcmp0(cpu
->cfg
.priv_spec
, "v1.11.0")) {
394 priv_version
= PRIV_VERSION_1_11_0
;
395 } else if (!g_strcmp0(cpu
->cfg
.priv_spec
, "v1.10.0")) {
396 priv_version
= PRIV_VERSION_1_10_0
;
399 "Unsupported privilege spec version '%s'",
405 set_priv_version(env
, priv_version
);
406 set_vext_version(env
, vext_version
);
409 set_feature(env
, RISCV_FEATURE_MMU
);
413 set_feature(env
, RISCV_FEATURE_PMP
);
416 set_resetvec(env
, cpu
->cfg
.resetvec
);
418 /* If only XLEN is set for misa, then set misa from properties */
419 if (env
->misa
== RV32
|| env
->misa
== RV64
) {
420 /* Do some ISA extension error checking */
421 if (cpu
->cfg
.ext_i
&& cpu
->cfg
.ext_e
) {
423 "I and E extensions are incompatible");
427 if (!cpu
->cfg
.ext_i
&& !cpu
->cfg
.ext_e
) {
429 "Either I or E extension must be set");
433 if (cpu
->cfg
.ext_g
&& !(cpu
->cfg
.ext_i
& cpu
->cfg
.ext_m
&
434 cpu
->cfg
.ext_a
& cpu
->cfg
.ext_f
&
436 warn_report("Setting G will also set IMAFD");
437 cpu
->cfg
.ext_i
= true;
438 cpu
->cfg
.ext_m
= true;
439 cpu
->cfg
.ext_a
= true;
440 cpu
->cfg
.ext_f
= true;
441 cpu
->cfg
.ext_d
= true;
444 /* Set the ISA extensions, checks should have happened above */
445 if (cpu
->cfg
.ext_i
) {
448 if (cpu
->cfg
.ext_e
) {
451 if (cpu
->cfg
.ext_m
) {
454 if (cpu
->cfg
.ext_a
) {
457 if (cpu
->cfg
.ext_f
) {
460 if (cpu
->cfg
.ext_d
) {
463 if (cpu
->cfg
.ext_c
) {
466 if (cpu
->cfg
.ext_s
) {
469 if (cpu
->cfg
.ext_u
) {
472 if (cpu
->cfg
.ext_h
) {
475 if (cpu
->cfg
.ext_v
) {
477 if (!is_power_of_2(cpu
->cfg
.vlen
)) {
479 "Vector extension VLEN must be power of 2");
482 if (cpu
->cfg
.vlen
> RV_VLEN_MAX
|| cpu
->cfg
.vlen
< 128) {
484 "Vector extension implementation only supports VLEN "
485 "in the range [128, %d]", RV_VLEN_MAX
);
488 if (!is_power_of_2(cpu
->cfg
.elen
)) {
490 "Vector extension ELEN must be power of 2");
493 if (cpu
->cfg
.elen
> 64 || cpu
->cfg
.vlen
< 8) {
495 "Vector extension implementation only supports ELEN "
496 "in the range [8, 64]");
499 if (cpu
->cfg
.vext_spec
) {
500 if (!g_strcmp0(cpu
->cfg
.vext_spec
, "v0.7.1")) {
501 vext_version
= VEXT_VERSION_0_07_1
;
504 "Unsupported vector spec version '%s'",
509 qemu_log("vector verison is not specified, "
510 "use the default value v0.7.1\n");
512 set_vext_version(env
, vext_version
);
515 set_misa(env
, target_misa
);
518 riscv_cpu_register_gdb_regs_for_features(cs
);
523 mcc
->parent_realize(dev
, errp
);
526 static void riscv_cpu_init(Object
*obj
)
528 RISCVCPU
*cpu
= RISCV_CPU(obj
);
530 cpu_set_cpustate_pointers(cpu
);
533 static Property riscv_cpu_properties
[] = {
534 DEFINE_PROP_BOOL("i", RISCVCPU
, cfg
.ext_i
, true),
535 DEFINE_PROP_BOOL("e", RISCVCPU
, cfg
.ext_e
, false),
536 DEFINE_PROP_BOOL("g", RISCVCPU
, cfg
.ext_g
, true),
537 DEFINE_PROP_BOOL("m", RISCVCPU
, cfg
.ext_m
, true),
538 DEFINE_PROP_BOOL("a", RISCVCPU
, cfg
.ext_a
, true),
539 DEFINE_PROP_BOOL("f", RISCVCPU
, cfg
.ext_f
, true),
540 DEFINE_PROP_BOOL("d", RISCVCPU
, cfg
.ext_d
, true),
541 DEFINE_PROP_BOOL("c", RISCVCPU
, cfg
.ext_c
, true),
542 DEFINE_PROP_BOOL("s", RISCVCPU
, cfg
.ext_s
, true),
543 DEFINE_PROP_BOOL("u", RISCVCPU
, cfg
.ext_u
, true),
544 /* This is experimental so mark with 'x-' */
545 DEFINE_PROP_BOOL("x-h", RISCVCPU
, cfg
.ext_h
, false),
546 DEFINE_PROP_BOOL("x-v", RISCVCPU
, cfg
.ext_v
, false),
547 DEFINE_PROP_BOOL("Counters", RISCVCPU
, cfg
.ext_counters
, true),
548 DEFINE_PROP_BOOL("Zifencei", RISCVCPU
, cfg
.ext_ifencei
, true),
549 DEFINE_PROP_BOOL("Zicsr", RISCVCPU
, cfg
.ext_icsr
, true),
550 DEFINE_PROP_STRING("priv_spec", RISCVCPU
, cfg
.priv_spec
),
551 DEFINE_PROP_STRING("vext_spec", RISCVCPU
, cfg
.vext_spec
),
552 DEFINE_PROP_UINT16("vlen", RISCVCPU
, cfg
.vlen
, 128),
553 DEFINE_PROP_UINT16("elen", RISCVCPU
, cfg
.elen
, 64),
554 DEFINE_PROP_BOOL("mmu", RISCVCPU
, cfg
.mmu
, true),
555 DEFINE_PROP_BOOL("pmp", RISCVCPU
, cfg
.pmp
, true),
556 DEFINE_PROP_UINT64("resetvec", RISCVCPU
, cfg
.resetvec
, DEFAULT_RSTVEC
),
557 DEFINE_PROP_END_OF_LIST(),
560 static gchar
*riscv_gdb_arch_name(CPUState
*cs
)
562 RISCVCPU
*cpu
= RISCV_CPU(cs
);
563 CPURISCVState
*env
= &cpu
->env
;
565 if (riscv_cpu_is_32bit(env
)) {
566 return g_strdup("riscv:rv32");
568 return g_strdup("riscv:rv64");
572 static const char *riscv_gdb_get_dynamic_xml(CPUState
*cs
, const char *xmlname
)
574 RISCVCPU
*cpu
= RISCV_CPU(cs
);
576 if (strcmp(xmlname
, "riscv-csr.xml") == 0) {
577 return cpu
->dyn_csr_xml
;
583 #include "hw/core/tcg-cpu-ops.h"
585 static struct TCGCPUOps riscv_tcg_ops
= {
586 .initialize
= riscv_translate_init
,
587 .synchronize_from_tb
= riscv_cpu_synchronize_from_tb
,
588 .cpu_exec_interrupt
= riscv_cpu_exec_interrupt
,
589 .tlb_fill
= riscv_cpu_tlb_fill
,
591 #ifndef CONFIG_USER_ONLY
592 .do_interrupt
= riscv_cpu_do_interrupt
,
593 .do_transaction_failed
= riscv_cpu_do_transaction_failed
,
594 .do_unaligned_access
= riscv_cpu_do_unaligned_access
,
595 #endif /* !CONFIG_USER_ONLY */
598 static void riscv_cpu_class_init(ObjectClass
*c
, void *data
)
600 RISCVCPUClass
*mcc
= RISCV_CPU_CLASS(c
);
601 CPUClass
*cc
= CPU_CLASS(c
);
602 DeviceClass
*dc
= DEVICE_CLASS(c
);
604 device_class_set_parent_realize(dc
, riscv_cpu_realize
,
605 &mcc
->parent_realize
);
607 device_class_set_parent_reset(dc
, riscv_cpu_reset
, &mcc
->parent_reset
);
609 cc
->class_by_name
= riscv_cpu_class_by_name
;
610 cc
->has_work
= riscv_cpu_has_work
;
611 cc
->dump_state
= riscv_cpu_dump_state
;
612 cc
->set_pc
= riscv_cpu_set_pc
;
613 cc
->gdb_read_register
= riscv_cpu_gdb_read_register
;
614 cc
->gdb_write_register
= riscv_cpu_gdb_write_register
;
615 cc
->gdb_num_core_regs
= 33;
616 #if defined(TARGET_RISCV32)
617 cc
->gdb_core_xml_file
= "riscv-32bit-cpu.xml";
618 #elif defined(TARGET_RISCV64)
619 cc
->gdb_core_xml_file
= "riscv-64bit-cpu.xml";
621 cc
->gdb_stop_before_watchpoint
= true;
622 cc
->disas_set_info
= riscv_cpu_disas_set_info
;
623 #ifndef CONFIG_USER_ONLY
624 cc
->get_phys_page_debug
= riscv_cpu_get_phys_page_debug
;
625 /* For now, mark unmigratable: */
626 cc
->vmsd
= &vmstate_riscv_cpu
;
628 cc
->gdb_arch_name
= riscv_gdb_arch_name
;
629 cc
->gdb_get_dynamic_xml
= riscv_gdb_get_dynamic_xml
;
630 cc
->tcg_ops
= &riscv_tcg_ops
;
632 device_class_set_props(dc
, riscv_cpu_properties
);
635 char *riscv_isa_string(RISCVCPU
*cpu
)
638 const size_t maxlen
= sizeof("rv128") + sizeof(riscv_exts
) + 1;
639 char *isa_str
= g_new(char, maxlen
);
640 char *p
= isa_str
+ snprintf(isa_str
, maxlen
, "rv%d", TARGET_LONG_BITS
);
641 for (i
= 0; i
< sizeof(riscv_exts
); i
++) {
642 if (cpu
->env
.misa
& RV(riscv_exts
[i
])) {
643 *p
++ = qemu_tolower(riscv_exts
[i
]);
650 static gint
riscv_cpu_list_compare(gconstpointer a
, gconstpointer b
)
652 ObjectClass
*class_a
= (ObjectClass
*)a
;
653 ObjectClass
*class_b
= (ObjectClass
*)b
;
654 const char *name_a
, *name_b
;
656 name_a
= object_class_get_name(class_a
);
657 name_b
= object_class_get_name(class_b
);
658 return strcmp(name_a
, name_b
);
661 static void riscv_cpu_list_entry(gpointer data
, gpointer user_data
)
663 const char *typename
= object_class_get_name(OBJECT_CLASS(data
));
664 int len
= strlen(typename
) - strlen(RISCV_CPU_TYPE_SUFFIX
);
666 qemu_printf("%.*s\n", len
, typename
);
669 void riscv_cpu_list(void)
673 list
= object_class_get_list(TYPE_RISCV_CPU
, false);
674 list
= g_slist_sort(list
, riscv_cpu_list_compare
);
675 g_slist_foreach(list
, riscv_cpu_list_entry
, NULL
);
679 #define DEFINE_CPU(type_name, initfn) \
682 .parent = TYPE_RISCV_CPU, \
683 .instance_init = initfn \
686 static const TypeInfo riscv_cpu_type_infos
[] = {
688 .name
= TYPE_RISCV_CPU
,
690 .instance_size
= sizeof(RISCVCPU
),
691 .instance_align
= __alignof__(RISCVCPU
),
692 .instance_init
= riscv_cpu_init
,
694 .class_size
= sizeof(RISCVCPUClass
),
695 .class_init
= riscv_cpu_class_init
,
697 DEFINE_CPU(TYPE_RISCV_CPU_ANY
, riscv_any_cpu_init
),
698 #if defined(TARGET_RISCV32)
699 DEFINE_CPU(TYPE_RISCV_CPU_BASE32
, rv32_base_cpu_init
),
700 DEFINE_CPU(TYPE_RISCV_CPU_IBEX
, rv32_ibex_cpu_init
),
701 DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_E31
, rv32_sifive_e_cpu_init
),
702 DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_E34
, rv32_imafcu_nommu_cpu_init
),
703 DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_U34
, rv32_sifive_u_cpu_init
),
704 #elif defined(TARGET_RISCV64)
705 DEFINE_CPU(TYPE_RISCV_CPU_BASE64
, rv64_base_cpu_init
),
706 DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_E51
, rv64_sifive_e_cpu_init
),
707 DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_U54
, rv64_sifive_u_cpu_init
),
711 DEFINE_TYPES(riscv_cpu_type_infos
)