2 * QEMU internal VGA defines.
4 * Copyright (c) 2003-2004 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27 #define MSR_COLOR_EMULATION 0x01
28 #define MSR_PAGE_SELECT 0x20
30 #define ST01_V_RETRACE 0x08
31 #define ST01_DISP_ENABLE 0x01
33 /* bochs VBE support */
34 #define CONFIG_BOCHS_VBE
36 #define VBE_DISPI_MAX_XRES 1600
37 #define VBE_DISPI_MAX_YRES 1200
38 #define VBE_DISPI_MAX_BPP 32
40 #define VBE_DISPI_INDEX_ID 0x0
41 #define VBE_DISPI_INDEX_XRES 0x1
42 #define VBE_DISPI_INDEX_YRES 0x2
43 #define VBE_DISPI_INDEX_BPP 0x3
44 #define VBE_DISPI_INDEX_ENABLE 0x4
45 #define VBE_DISPI_INDEX_BANK 0x5
46 #define VBE_DISPI_INDEX_VIRT_WIDTH 0x6
47 #define VBE_DISPI_INDEX_VIRT_HEIGHT 0x7
48 #define VBE_DISPI_INDEX_X_OFFSET 0x8
49 #define VBE_DISPI_INDEX_Y_OFFSET 0x9
50 #define VBE_DISPI_INDEX_NB 0xa /* size of vbe_regs[] */
51 #define VBE_DISPI_INDEX_VIDEO_MEMORY_64K 0xa /* read-only, not in vbe_regs */
53 #define VBE_DISPI_ID0 0xB0C0
54 #define VBE_DISPI_ID1 0xB0C1
55 #define VBE_DISPI_ID2 0xB0C2
56 #define VBE_DISPI_ID3 0xB0C3
57 #define VBE_DISPI_ID4 0xB0C4
58 #define VBE_DISPI_ID5 0xB0C5
60 #define VBE_DISPI_DISABLED 0x00
61 #define VBE_DISPI_ENABLED 0x01
62 #define VBE_DISPI_GETCAPS 0x02
63 #define VBE_DISPI_8BIT_DAC 0x20
64 #define VBE_DISPI_LFB_ENABLED 0x40
65 #define VBE_DISPI_NOCLEARMEM 0x80
67 #define VBE_DISPI_LFB_PHYSICAL_ADDRESS 0xE0000000
69 #ifdef CONFIG_BOCHS_VBE
71 #define VGA_STATE_COMMON_BOCHS_VBE \
73 uint16_t vbe_regs[VBE_DISPI_INDEX_NB]; \
74 uint32_t vbe_start_addr; \
75 uint32_t vbe_line_offset; \
76 uint32_t vbe_bank_mask; \
80 #define VGA_STATE_COMMON_BOCHS_VBE
82 #endif /* !CONFIG_BOCHS_VBE */
84 #define CH_ATTR_SIZE (160 * 100)
85 #define VGA_MAX_HEIGHT 2048
87 struct vga_precise_retrace
{
88 int64_t ticks_per_char
;
99 struct vga_precise_retrace precise
;
102 struct VGACommonState
;
103 typedef uint8_t (* vga_retrace_fn
)(struct VGACommonState
*s
);
104 typedef void (* vga_update_retrace_info_fn
)(struct VGACommonState
*s
);
106 typedef struct VGACommonState
{
108 ram_addr_t vram_offset
;
109 target_phys_addr_t lfb_addr
;
110 target_phys_addr_t lfb_end
;
111 target_phys_addr_t map_addr
;
112 target_phys_addr_t map_end
;
115 uint32_t lfb_vram_mapped
; /* whether 0xa0000 is mapped as ram */
124 uint8_t cr
[256]; /* CRT registers */
125 uint8_t msr
; /* Misc Output Register */
126 uint8_t fcr
; /* Feature Control Register */
127 uint8_t st00
; /* status 0 */
128 uint8_t st01
; /* status 1 */
130 uint8_t dac_sub_index
;
131 uint8_t dac_read_index
;
132 uint8_t dac_write_index
;
133 uint8_t dac_cache
[3]; /* used when writing */
135 uint8_t palette
[768];
138 int (*get_bpp
)(struct VGACommonState
*s
);
139 void (*get_offsets
)(struct VGACommonState
*s
,
140 uint32_t *pline_offset
,
141 uint32_t *pstart_addr
,
142 uint32_t *pline_compare
);
143 void (*get_resolution
)(struct VGACommonState
*s
,
146 VGA_STATE_COMMON_BOCHS_VBE
147 /* display refresh support */
149 uint32_t font_offsets
[2];
151 uint8_t shift_control
;
153 uint32_t line_offset
;
154 uint32_t line_compare
;
156 uint32_t plane_updated
;
157 uint32_t last_line_offset
;
158 uint8_t last_cw
, last_ch
;
159 uint32_t last_width
, last_height
; /* in chars or pixels */
160 uint32_t last_scr_width
, last_scr_height
; /* in pixels */
161 uint32_t last_depth
; /* in bits */
162 uint8_t cursor_start
, cursor_end
;
163 uint32_t cursor_offset
;
164 unsigned int (*rgb_to_pixel
)(unsigned int r
,
165 unsigned int g
, unsigned b
);
166 vga_hw_update_ptr update
;
167 vga_hw_invalidate_ptr invalidate
;
168 vga_hw_screen_dump_ptr screen_dump
;
169 vga_hw_text_update_ptr text_update
;
170 /* hardware mouse cursor support */
171 uint32_t invalidated_y_table
[VGA_MAX_HEIGHT
/ 32];
172 void (*cursor_invalidate
)(struct VGACommonState
*s
);
173 void (*cursor_draw_line
)(struct VGACommonState
*s
, uint8_t *d
, int y
);
174 /* tell for each page if it has been updated since the last time */
175 uint32_t last_palette
[256];
176 uint32_t last_ch_attr
[CH_ATTR_SIZE
]; /* XXX: make it dynamic */
178 vga_retrace_fn retrace
;
179 vga_update_retrace_info_fn update_retrace_info
;
180 union vga_retrace retrace_info
;
181 uint8_t is_vbe_vmstate
;
184 static inline int c6_to_8(int v
)
189 return (v
<< 2) | (b
<< 1) | b
;
192 void vga_common_init(VGACommonState
*s
, int vga_ram_size
);
193 void vga_init(VGACommonState
*s
);
194 int vga_init_io(VGACommonState
*s
);
195 void vga_common_reset(VGACommonState
*s
);
197 void vga_dirty_log_start(VGACommonState
*s
);
198 void vga_dirty_log_stop(VGACommonState
*s
);
199 void vga_dirty_log_restart(VGACommonState
*s
);
201 extern const VMStateDescription vmstate_vga_common
;
202 uint32_t vga_ioport_read(void *opaque
, uint32_t addr
);
203 void vga_ioport_write(void *opaque
, uint32_t addr
, uint32_t val
);
204 uint32_t vga_mem_readb(void *opaque
, target_phys_addr_t addr
);
205 void vga_mem_writeb(void *opaque
, target_phys_addr_t addr
, uint32_t val
);
206 void vga_invalidate_scanlines(VGACommonState
*s
, int y1
, int y2
);
207 int ppm_save(const char *filename
, struct DisplaySurface
*ds
);
209 void vga_draw_cursor_line_8(uint8_t *d1
, const uint8_t *src1
,
211 unsigned int color0
, unsigned int color1
,
212 unsigned int color_xor
);
213 void vga_draw_cursor_line_16(uint8_t *d1
, const uint8_t *src1
,
215 unsigned int color0
, unsigned int color1
,
216 unsigned int color_xor
);
217 void vga_draw_cursor_line_32(uint8_t *d1
, const uint8_t *src1
,
219 unsigned int color0
, unsigned int color1
,
220 unsigned int color_xor
);
222 int vga_ioport_invalid(VGACommonState
*s
, uint32_t addr
);
223 void vga_init_vbe(VGACommonState
*s
);
225 extern const uint8_t sr_mask
[8];
226 extern const uint8_t gr_mask
[16];
228 #define VGA_RAM_SIZE (8192 * 1024)
229 #define VGABIOS_FILENAME "vgabios.bin"
230 #define VGABIOS_CIRRUS_FILENAME "vgabios-cirrus.bin"
232 extern CPUReadMemoryFunc
* const vga_mem_read
[3];
233 extern CPUWriteMemoryFunc
* const vga_mem_write
[3];