2 * QEMU i8255x (PRO100) emulation
4 * Copyright (C) 2006-2011 Stefan Weil
6 * Portions of the code are copies from grub / etherboot eepro100.c
9 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation, either version 2 of the License, or
12 * (at your option) version 3 or any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program. If not, see <http://www.gnu.org/licenses/>.
22 * Tested features (i82559):
23 * PXE boot (i386 guest, i386 / mips / mipsel / ppc host) ok
24 * Linux networking (i386) ok
31 * Intel 8255x 10/100 Mbps Ethernet Controller Family
32 * Open Source Software Developer Manual
35 * * PHY emulation should be separated from nic emulation.
36 * Most nic emulations could share the same phy code.
37 * * i82550 is untested. It is programmed like the i82559.
38 * * i82562 is untested. It is programmed like the i82559.
39 * * Power management (i82558 and later) is not implemented.
40 * * Wake-on-LAN is not implemented.
43 #include <stddef.h> /* offsetof */
47 #include "eeprom93xx.h"
50 /* QEMU sends frames smaller than 60 bytes to ethernet nics.
51 * Such frames are rejected by real nics and their emulations.
52 * To avoid this behaviour, other nic emulations pad received
53 * frames. The following definition enables this padding for
54 * eepro100, too. We keep the define around in case it might
55 * become useful the future if the core networking is ever
56 * changed to pad short packets itself. */
57 #define CONFIG_PAD_RECEIVED_FRAMES
61 /* Debug EEPRO100 card. */
63 # define DEBUG_EEPRO100
67 #define logout(fmt, ...) fprintf(stderr, "EE100\t%-24s" fmt, __func__, ## __VA_ARGS__)
69 #define logout(fmt, ...) ((void)0)
72 /* Set flags to 0 to disable debug output. */
73 #define INT 1 /* interrupt related actions */
74 #define MDI 1 /* mdi related actions */
77 #define EEPROM 1 /* eeprom related actions */
79 #define TRACE(flag, command) ((flag) ? (command) : (void)0)
81 #define missing(text) fprintf(stderr, "eepro100: feature is missing in this emulation: " text "\n")
83 #define MAX_ETH_FRAME_SIZE 1514
85 /* This driver supports several different devices which are declared here. */
86 #define i82550 0x82550
87 #define i82551 0x82551
88 #define i82557A 0x82557a
89 #define i82557B 0x82557b
90 #define i82557C 0x82557c
91 #define i82558A 0x82558a
92 #define i82558B 0x82558b
93 #define i82559A 0x82559a
94 #define i82559B 0x82559b
95 #define i82559C 0x82559c
96 #define i82559ER 0x82559e
97 #define i82562 0x82562
98 #define i82801 0x82801
100 /* Use 64 word EEPROM. TODO: could be a runtime option. */
101 #define EEPROM_SIZE 64
103 #define PCI_MEM_SIZE (4 * KiB)
104 #define PCI_IO_SIZE 64
105 #define PCI_FLASH_SIZE (128 * KiB)
107 #define BIT(n) (1 << (n))
108 #define BITS(n, m) (((0xffffffffU << (31 - n)) >> (31 - n + m)) << m)
110 /* The SCB accepts the following controls for the Tx and Rx units: */
111 #define CU_NOP 0x0000 /* No operation. */
112 #define CU_START 0x0010 /* CU start. */
113 #define CU_RESUME 0x0020 /* CU resume. */
114 #define CU_STATSADDR 0x0040 /* Load dump counters address. */
115 #define CU_SHOWSTATS 0x0050 /* Dump statistical counters. */
116 #define CU_CMD_BASE 0x0060 /* Load CU base address. */
117 #define CU_DUMPSTATS 0x0070 /* Dump and reset statistical counters. */
118 #define CU_SRESUME 0x00a0 /* CU static resume. */
120 #define RU_NOP 0x0000
121 #define RX_START 0x0001
122 #define RX_RESUME 0x0002
123 #define RU_ABORT 0x0004
124 #define RX_ADDR_LOAD 0x0006
125 #define RX_RESUMENR 0x0007
126 #define INT_MASK 0x0100
127 #define DRVR_INT 0x0200 /* Driver generated interrupt. */
133 bool has_extended_tcb_support
;
134 bool power_management
;
137 /* Offsets to the various registers.
138 All accesses need not be longword aligned. */
140 SCBStatus
= 0, /* Status Word. */
142 SCBCmd
= 2, /* Rx/Command Unit command and status. */
144 SCBPointer
= 4, /* General purpose pointer. */
145 SCBPort
= 8, /* Misc. commands and operands. */
146 SCBflash
= 12, /* Flash memory control. */
147 SCBeeprom
= 14, /* EEPROM control. */
148 SCBCtrlMDI
= 16, /* MDI interface control. */
149 SCBEarlyRx
= 20, /* Early receive byte count. */
150 SCBFlow
= 24, /* Flow Control. */
151 SCBpmdr
= 27, /* Power Management Driver. */
152 SCBgctrl
= 28, /* General Control. */
153 SCBgstat
= 29, /* General Status. */
154 } E100RegisterOffset
;
156 /* A speedo3 transmit buffer descriptor with two buffers... */
160 uint32_t link
; /* void * */
161 uint32_t tbd_array_addr
; /* transmit buffer descriptor array address. */
162 uint16_t tcb_bytes
; /* transmit command block byte count (in lower 14 bits */
163 uint8_t tx_threshold
; /* transmit threshold */
164 uint8_t tbd_count
; /* TBD number */
166 /* This constitutes two "TBD" entries: hdr and data */
167 uint32_t tx_buf_addr0
; /* void *, header of frame to be transmitted. */
168 int32_t tx_buf_size0
; /* Length of Tx hdr. */
169 uint32_t tx_buf_addr1
; /* void *, data to be transmitted. */
170 int32_t tx_buf_size1
; /* Length of Tx data. */
174 /* Receive frame descriptor. */
178 uint32_t link
; /* struct RxFD * */
179 uint32_t rx_buf_addr
; /* void * */
182 /* Ethernet frame data follows. */
186 COMMAND_EL
= BIT(15),
191 COMMAND_CMD
= BITS(2, 0),
200 uint32_t tx_good_frames
, tx_max_collisions
, tx_late_collisions
,
201 tx_underruns
, tx_lost_crs
, tx_deferred
, tx_single_collisions
,
202 tx_multiple_collisions
, tx_total_collisions
;
203 uint32_t rx_good_frames
, rx_crc_errors
, rx_alignment_errors
,
204 rx_resource_errors
, rx_overrun_errors
, rx_cdt_errors
,
205 rx_short_frame_errors
;
206 uint32_t fc_xmt_pause
, fc_rcv_pause
, fc_rcv_unsupported
;
207 uint16_t xmt_tco_frames
, rcv_tco_frames
;
208 /* TODO: i82559 has six reserved statistics but a total of 24 dwords. */
209 uint32_t reserved
[4];
229 /* Hash register (multicast mask array, multiple individual addresses). */
234 uint8_t scb_stat
; /* SCB stat/ack byte */
235 uint8_t int_stat
; /* PCI interrupt status */
236 /* region must not be saved by nic_save. */
237 uint32_t region1
; /* PCI region 1 address */
240 uint32_t device
; /* device variant */
241 /* (cu_base + cu_offset) address the next command block in the command block list. */
242 uint32_t cu_base
; /* CU base address */
243 uint32_t cu_offset
; /* CU address offset */
244 /* (ru_base + ru_offset) address the RFD in the Receive Frame Area. */
245 uint32_t ru_base
; /* RU base address */
246 uint32_t ru_offset
; /* RU address offset */
247 uint32_t statsaddr
; /* pointer to eepro100_stats_t */
249 /* Temporary status information (no need to save these values),
250 * used while processing CU commands. */
251 eepro100_tx_t tx
; /* transmit buffer descriptor */
252 uint32_t cb_address
; /* = cu_base + cu_offset */
254 /* Statistical counters. Also used for wake-up packet (i82559). */
255 eepro100_stats_t statistics
;
257 /* Data in mem is always in the byte order of the controller (le).
258 * It must be dword aligned to allow direct access to 32 bit values. */
259 uint8_t mem
[PCI_MEM_SIZE
] __attribute__((aligned(8)));;
261 /* Configuration bytes. */
262 uint8_t configuration
[22];
264 /* vmstate for each particular nic */
265 VMStateDescription
*vmstate
;
267 /* Quasi static device properties (no need to save them). */
269 bool has_extended_tcb_support
;
272 /* Word indices in EEPROM. */
274 EEPROM_CNFG_MDIX
= 0x03,
276 EEPROM_PHY_ID
= 0x06,
277 EEPROM_VENDOR_ID
= 0x0c,
278 EEPROM_CONFIG_ASF
= 0x0d,
279 EEPROM_DEVICE_ID
= 0x23,
280 EEPROM_SMBUS_ADDR
= 0x90,
283 /* Bit values for EEPROM ID word. */
285 EEPROM_ID_MDM
= BIT(0), /* Modem */
286 EEPROM_ID_STB
= BIT(1), /* Standby Enable */
287 EEPROM_ID_WMR
= BIT(2), /* ??? */
288 EEPROM_ID_WOL
= BIT(5), /* Wake on LAN */
289 EEPROM_ID_DPD
= BIT(6), /* Deep Power Down */
290 EEPROM_ID_ALT
= BIT(7), /* */
291 /* BITS(10, 8) device revision */
292 EEPROM_ID_BD
= BIT(11), /* boot disable */
293 EEPROM_ID_ID
= BIT(13), /* id bit */
294 /* BITS(15, 14) signature */
295 EEPROM_ID_VALID
= BIT(14), /* signature for valid eeprom */
298 /* Default values for MDI (PHY) registers */
299 static const uint16_t eepro100_mdi_default
[] = {
300 /* MDI Registers 0 - 6, 7 */
301 0x3000, 0x780d, 0x02a8, 0x0154, 0x05e1, 0x0000, 0x0000, 0x0000,
302 /* MDI Registers 8 - 15 */
303 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
304 /* MDI Registers 16 - 31 */
305 0x0003, 0x0000, 0x0001, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
306 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
309 /* Readonly mask for MDI (PHY) registers */
310 static const uint16_t eepro100_mdi_mask
[] = {
311 0x0000, 0xffff, 0xffff, 0xffff, 0xc01f, 0xffff, 0xffff, 0x0000,
312 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
313 0x0fff, 0x0000, 0xffff, 0xffff, 0xffff, 0xffff, 0xffff, 0xffff,
314 0xffff, 0xffff, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
317 /* Read a 16 bit little endian value from physical memory. */
318 static uint16_t e100_ldw_le_phys(target_phys_addr_t addr
)
320 /* Load 16 bit (little endian) word from emulated hardware. */
322 cpu_physical_memory_read(addr
, &val
, sizeof(val
));
323 return le16_to_cpu(val
);
326 /* Read a 32 bit little endian value from physical memory. */
327 static uint32_t e100_ldl_le_phys(target_phys_addr_t addr
)
329 /* Load 32 bit (little endian) word from emulated hardware. */
331 cpu_physical_memory_read(addr
, &val
, sizeof(val
));
332 return le32_to_cpu(val
);
335 /* Write a 16 bit little endian value to physical memory. */
336 static void e100_stw_le_phys(target_phys_addr_t addr
, uint16_t val
)
338 val
= cpu_to_le16(val
);
339 cpu_physical_memory_write(addr
, &val
, sizeof(val
));
342 /* Write a 32 bit little endian value to physical memory. */
343 static void e100_stl_le_phys(target_phys_addr_t addr
, uint32_t val
)
345 val
= cpu_to_le32(val
);
346 cpu_physical_memory_write(addr
, &val
, sizeof(val
));
349 #define POLYNOMIAL 0x04c11db6
353 static unsigned compute_mcast_idx(const uint8_t * ep
)
360 for (i
= 0; i
< 6; i
++) {
362 for (j
= 0; j
< 8; j
++) {
363 carry
= ((crc
& 0x80000000L
) ? 1 : 0) ^ (b
& 0x01);
367 crc
= ((crc
^ POLYNOMIAL
) | carry
);
371 return (crc
& BITS(7, 2)) >> 2;
374 /* Read a 16 bit control/status (CSR) register. */
375 static uint16_t e100_read_reg2(EEPRO100State
*s
, E100RegisterOffset addr
)
377 assert(!((uintptr_t)&s
->mem
[addr
] & 1));
378 return le16_to_cpup((uint16_t *)&s
->mem
[addr
]);
381 /* Read a 32 bit control/status (CSR) register. */
382 static uint32_t e100_read_reg4(EEPRO100State
*s
, E100RegisterOffset addr
)
384 assert(!((uintptr_t)&s
->mem
[addr
] & 3));
385 return le32_to_cpup((uint32_t *)&s
->mem
[addr
]);
388 /* Write a 16 bit control/status (CSR) register. */
389 static void e100_write_reg2(EEPRO100State
*s
, E100RegisterOffset addr
,
392 assert(!((uintptr_t)&s
->mem
[addr
] & 1));
393 cpu_to_le16w((uint16_t *)&s
->mem
[addr
], val
);
396 /* Read a 32 bit control/status (CSR) register. */
397 static void e100_write_reg4(EEPRO100State
*s
, E100RegisterOffset addr
,
400 assert(!((uintptr_t)&s
->mem
[addr
] & 3));
401 cpu_to_le32w((uint32_t *)&s
->mem
[addr
], val
);
404 #if defined(DEBUG_EEPRO100)
405 static const char *nic_dump(const uint8_t * buf
, unsigned size
)
407 static char dump
[3 * 16 + 1];
413 p
+= sprintf(p
, " %02x", *buf
++);
417 #endif /* DEBUG_EEPRO100 */
420 stat_ack_not_ours
= 0x00,
421 stat_ack_sw_gen
= 0x04,
423 stat_ack_cu_idle
= 0x20,
424 stat_ack_frame_rx
= 0x40,
425 stat_ack_cu_cmd_done
= 0x80,
426 stat_ack_not_present
= 0xFF,
427 stat_ack_rx
= (stat_ack_sw_gen
| stat_ack_rnr
| stat_ack_frame_rx
),
428 stat_ack_tx
= (stat_ack_cu_idle
| stat_ack_cu_cmd_done
),
431 static void disable_interrupt(EEPRO100State
* s
)
434 TRACE(INT
, logout("interrupt disabled\n"));
435 qemu_irq_lower(s
->dev
.irq
[0]);
440 static void enable_interrupt(EEPRO100State
* s
)
443 TRACE(INT
, logout("interrupt enabled\n"));
444 qemu_irq_raise(s
->dev
.irq
[0]);
449 static void eepro100_acknowledge(EEPRO100State
* s
)
451 s
->scb_stat
&= ~s
->mem
[SCBAck
];
452 s
->mem
[SCBAck
] = s
->scb_stat
;
453 if (s
->scb_stat
== 0) {
454 disable_interrupt(s
);
458 static void eepro100_interrupt(EEPRO100State
* s
, uint8_t status
)
460 uint8_t mask
= ~s
->mem
[SCBIntmask
];
461 s
->mem
[SCBAck
] |= status
;
462 status
= s
->scb_stat
= s
->mem
[SCBAck
];
463 status
&= (mask
| 0x0f);
465 status
&= (~s
->mem
[SCBIntmask
] | 0x0xf
);
467 if (status
&& (mask
& 0x01)) {
468 /* SCB mask and SCB Bit M do not disable interrupt. */
470 } else if (s
->int_stat
) {
471 disable_interrupt(s
);
475 static void eepro100_cx_interrupt(EEPRO100State
* s
)
477 /* CU completed action command. */
478 /* Transmit not ok (82557 only, not in emulation). */
479 eepro100_interrupt(s
, 0x80);
482 static void eepro100_cna_interrupt(EEPRO100State
* s
)
484 /* CU left the active state. */
485 eepro100_interrupt(s
, 0x20);
488 static void eepro100_fr_interrupt(EEPRO100State
* s
)
490 /* RU received a complete frame. */
491 eepro100_interrupt(s
, 0x40);
494 static void eepro100_rnr_interrupt(EEPRO100State
* s
)
496 /* RU is not ready. */
497 eepro100_interrupt(s
, 0x10);
500 static void eepro100_mdi_interrupt(EEPRO100State
* s
)
502 /* MDI completed read or write cycle. */
503 eepro100_interrupt(s
, 0x08);
506 static void eepro100_swi_interrupt(EEPRO100State
* s
)
508 /* Software has requested an interrupt. */
509 eepro100_interrupt(s
, 0x04);
513 static void eepro100_fcp_interrupt(EEPRO100State
* s
)
515 /* Flow control pause interrupt (82558 and later). */
516 eepro100_interrupt(s
, 0x01);
520 static void e100_pci_reset(EEPRO100State
* s
, E100PCIDeviceInfo
*e100_device
)
522 uint32_t device
= s
->device
;
523 uint8_t *pci_conf
= s
->dev
.config
;
525 TRACE(OTHER
, logout("%p\n", s
));
528 pci_set_word(pci_conf
+ PCI_STATUS
, PCI_STATUS_DEVSEL_MEDIUM
|
529 PCI_STATUS_FAST_BACK
);
530 /* PCI Latency Timer */
531 pci_set_byte(pci_conf
+ PCI_LATENCY_TIMER
, 0x20); /* latency timer = 32 clocks */
532 /* Capability Pointer is set by PCI framework. */
535 pci_set_byte(pci_conf
+ PCI_INTERRUPT_PIN
, 1); /* interrupt pin A */
537 pci_set_byte(pci_conf
+ PCI_MIN_GNT
, 0x08);
538 /* Maximum Latency */
539 pci_set_byte(pci_conf
+ PCI_MAX_LAT
, 0x18);
541 s
->stats_size
= e100_device
->stats_size
;
542 s
->has_extended_tcb_support
= e100_device
->has_extended_tcb_support
;
560 logout("Device %X is undefined!\n", device
);
564 s
->configuration
[6] |= BIT(4);
566 /* Standard statistical counters. */
567 s
->configuration
[6] |= BIT(5);
569 if (s
->stats_size
== 80) {
570 /* TODO: check TCO Statistical Counters bit. Documentation not clear. */
571 if (s
->configuration
[6] & BIT(2)) {
572 /* TCO statistical counters. */
573 assert(s
->configuration
[6] & BIT(5));
575 if (s
->configuration
[6] & BIT(5)) {
576 /* No extended statistical counters, i82557 compatible. */
579 /* i82558 compatible. */
584 if (s
->configuration
[6] & BIT(5)) {
585 /* No extended statistical counters. */
589 assert(s
->stats_size
> 0 && s
->stats_size
<= sizeof(s
->statistics
));
591 if (e100_device
->power_management
) {
592 /* Power Management Capabilities */
593 int cfg_offset
= 0xdc;
594 int r
= pci_add_capability(&s
->dev
, PCI_CAP_ID_PM
,
595 cfg_offset
, PCI_PM_SIZEOF
);
597 pci_set_word(pci_conf
+ cfg_offset
+ PCI_PM_PMC
, 0x7e21);
598 #if 0 /* TODO: replace dummy code for power management emulation. */
599 /* TODO: Power Management Control / Status. */
600 pci_set_word(pci_conf
+ cfg_offset
+ PCI_PM_CTRL
, 0x0000);
601 /* TODO: Ethernet Power Consumption Registers (i82559 and later). */
602 pci_set_byte(pci_conf
+ cfg_offset
+ PCI_PM_PPB_EXTENSIONS
, 0x0000);
607 if (device
== i82557C
|| device
== i82558B
|| device
== i82559C
) {
609 TODO: get vendor id from EEPROM for i82557C or later.
610 TODO: get device id from EEPROM for i82557C or later.
611 TODO: status bit 4 can be disabled by EEPROM for i82558, i82559.
612 TODO: header type is determined by EEPROM for i82559.
613 TODO: get subsystem id from EEPROM for i82557C or later.
614 TODO: get subsystem vendor id from EEPROM for i82557C or later.
615 TODO: exp. rom baddr depends on a bit in EEPROM for i82558 or later.
616 TODO: capability pointer depends on EEPROM for i82558.
618 logout("Get device id and revision from EEPROM!!!\n");
620 #endif /* EEPROM_SIZE > 0 */
623 static void nic_selective_reset(EEPRO100State
* s
)
626 uint16_t *eeprom_contents
= eeprom93xx_data(s
->eeprom
);
628 eeprom93xx_reset(s
->eeprom
);
630 memcpy(eeprom_contents
, s
->conf
.macaddr
.a
, 6);
631 eeprom_contents
[EEPROM_ID
] = EEPROM_ID_VALID
;
632 if (s
->device
== i82557B
|| s
->device
== i82557C
)
633 eeprom_contents
[5] = 0x0100;
634 eeprom_contents
[EEPROM_PHY_ID
] = 1;
636 for (i
= 0; i
< EEPROM_SIZE
- 1; i
++) {
637 sum
+= eeprom_contents
[i
];
639 eeprom_contents
[EEPROM_SIZE
- 1] = 0xbaba - sum
;
640 TRACE(EEPROM
, logout("checksum=0x%04x\n", eeprom_contents
[EEPROM_SIZE
- 1]));
642 memset(s
->mem
, 0, sizeof(s
->mem
));
643 e100_write_reg4(s
, SCBCtrlMDI
, BIT(21));
645 assert(sizeof(s
->mdimem
) == sizeof(eepro100_mdi_default
));
646 memcpy(&s
->mdimem
[0], &eepro100_mdi_default
[0], sizeof(s
->mdimem
));
649 static void nic_reset(void *opaque
)
651 EEPRO100State
*s
= opaque
;
652 TRACE(OTHER
, logout("%p\n", s
));
653 /* TODO: Clearing of hash register for selective reset, too? */
654 memset(&s
->mult
[0], 0, sizeof(s
->mult
));
655 nic_selective_reset(s
);
658 #if defined(DEBUG_EEPRO100)
659 static const char * const e100_reg
[PCI_IO_SIZE
/ 4] = {
663 "EEPROM/Flash Control",
665 "Receive DMA Byte Count",
667 "General Status/Control"
670 static char *regname(uint32_t addr
)
673 if (addr
< PCI_IO_SIZE
) {
674 const char *r
= e100_reg
[addr
/ 4];
676 snprintf(buf
, sizeof(buf
), "%s+%u", r
, addr
% 4);
678 snprintf(buf
, sizeof(buf
), "0x%02x", addr
);
681 snprintf(buf
, sizeof(buf
), "??? 0x%08x", addr
);
685 #endif /* DEBUG_EEPRO100 */
687 /*****************************************************************************
691 ****************************************************************************/
694 static uint16_t eepro100_read_command(EEPRO100State
* s
)
696 uint16_t val
= 0xffff;
697 TRACE(OTHER
, logout("val=0x%04x\n", val
));
702 /* Commands that can be put in a command list entry. */
707 CmdMulticastList
= 3,
709 CmdTDR
= 5, /* load microcode */
713 /* And some extra flags: */
714 CmdSuspend
= 0x4000, /* Suspend after completion. */
715 CmdIntr
= 0x2000, /* Interrupt after completion. */
716 CmdTxFlex
= 0x0008, /* Use "Flexible mode" for CmdTx command. */
719 static cu_state_t
get_cu_state(EEPRO100State
* s
)
721 return ((s
->mem
[SCBStatus
] & BITS(7, 6)) >> 6);
724 static void set_cu_state(EEPRO100State
* s
, cu_state_t state
)
726 s
->mem
[SCBStatus
] = (s
->mem
[SCBStatus
] & ~BITS(7, 6)) + (state
<< 6);
729 static ru_state_t
get_ru_state(EEPRO100State
* s
)
731 return ((s
->mem
[SCBStatus
] & BITS(5, 2)) >> 2);
734 static void set_ru_state(EEPRO100State
* s
, ru_state_t state
)
736 s
->mem
[SCBStatus
] = (s
->mem
[SCBStatus
] & ~BITS(5, 2)) + (state
<< 2);
739 static void dump_statistics(EEPRO100State
* s
)
741 /* Dump statistical data. Most data is never changed by the emulation
742 * and always 0, so we first just copy the whole block and then those
743 * values which really matter.
744 * Number of data should check configuration!!!
746 cpu_physical_memory_write(s
->statsaddr
, &s
->statistics
, s
->stats_size
);
747 e100_stl_le_phys(s
->statsaddr
+ 0, s
->statistics
.tx_good_frames
);
748 e100_stl_le_phys(s
->statsaddr
+ 36, s
->statistics
.rx_good_frames
);
749 e100_stl_le_phys(s
->statsaddr
+ 48, s
->statistics
.rx_resource_errors
);
750 e100_stl_le_phys(s
->statsaddr
+ 60, s
->statistics
.rx_short_frame_errors
);
752 e100_stw_le_phys(s
->statsaddr
+ 76, s
->statistics
.xmt_tco_frames
);
753 e100_stw_le_phys(s
->statsaddr
+ 78, s
->statistics
.rcv_tco_frames
);
754 missing("CU dump statistical counters");
758 static void read_cb(EEPRO100State
*s
)
760 cpu_physical_memory_read(s
->cb_address
, &s
->tx
, sizeof(s
->tx
));
761 s
->tx
.status
= le16_to_cpu(s
->tx
.status
);
762 s
->tx
.command
= le16_to_cpu(s
->tx
.command
);
763 s
->tx
.link
= le32_to_cpu(s
->tx
.link
);
764 s
->tx
.tbd_array_addr
= le32_to_cpu(s
->tx
.tbd_array_addr
);
765 s
->tx
.tcb_bytes
= le16_to_cpu(s
->tx
.tcb_bytes
);
768 static void tx_command(EEPRO100State
*s
)
770 uint32_t tbd_array
= le32_to_cpu(s
->tx
.tbd_array_addr
);
771 uint16_t tcb_bytes
= (le16_to_cpu(s
->tx
.tcb_bytes
) & 0x3fff);
772 /* Sends larger than MAX_ETH_FRAME_SIZE are allowed, up to 2600 bytes. */
775 uint32_t tbd_address
= s
->cb_address
+ 0x10;
777 ("transmit, TBD array address 0x%08x, TCB byte count 0x%04x, TBD count %u\n",
778 tbd_array
, tcb_bytes
, s
->tx
.tbd_count
));
780 if (tcb_bytes
> 2600) {
781 logout("TCB byte count too large, using 2600\n");
784 if (!((tcb_bytes
> 0) || (tbd_array
!= 0xffffffff))) {
786 ("illegal values of TBD array address and TCB byte count!\n");
788 assert(tcb_bytes
<= sizeof(buf
));
789 while (size
< tcb_bytes
) {
790 uint32_t tx_buffer_address
= e100_ldl_le_phys(tbd_address
);
791 uint16_t tx_buffer_size
= e100_ldw_le_phys(tbd_address
+ 4);
793 uint16_t tx_buffer_el
= e100_ldw_le_phys(tbd_address
+ 6);
797 ("TBD (simplified mode): buffer address 0x%08x, size 0x%04x\n",
798 tx_buffer_address
, tx_buffer_size
));
799 tx_buffer_size
= MIN(tx_buffer_size
, sizeof(buf
) - size
);
800 cpu_physical_memory_read(tx_buffer_address
, &buf
[size
],
802 size
+= tx_buffer_size
;
804 if (tbd_array
== 0xffffffff) {
805 /* Simplified mode. Was already handled by code above. */
808 uint8_t tbd_count
= 0;
809 if (s
->has_extended_tcb_support
&& !(s
->configuration
[6] & BIT(4))) {
810 /* Extended Flexible TCB. */
811 for (; tbd_count
< 2; tbd_count
++) {
812 uint32_t tx_buffer_address
= e100_ldl_le_phys(tbd_address
);
813 uint16_t tx_buffer_size
= e100_ldw_le_phys(tbd_address
+ 4);
814 uint16_t tx_buffer_el
= e100_ldw_le_phys(tbd_address
+ 6);
817 ("TBD (extended flexible mode): buffer address 0x%08x, size 0x%04x\n",
818 tx_buffer_address
, tx_buffer_size
));
819 tx_buffer_size
= MIN(tx_buffer_size
, sizeof(buf
) - size
);
820 cpu_physical_memory_read(tx_buffer_address
, &buf
[size
],
822 size
+= tx_buffer_size
;
823 if (tx_buffer_el
& 1) {
828 tbd_address
= tbd_array
;
829 for (; tbd_count
< s
->tx
.tbd_count
; tbd_count
++) {
830 uint32_t tx_buffer_address
= e100_ldl_le_phys(tbd_address
);
831 uint16_t tx_buffer_size
= e100_ldw_le_phys(tbd_address
+ 4);
832 uint16_t tx_buffer_el
= e100_ldw_le_phys(tbd_address
+ 6);
835 ("TBD (flexible mode): buffer address 0x%08x, size 0x%04x\n",
836 tx_buffer_address
, tx_buffer_size
));
837 tx_buffer_size
= MIN(tx_buffer_size
, sizeof(buf
) - size
);
838 cpu_physical_memory_read(tx_buffer_address
, &buf
[size
],
840 size
+= tx_buffer_size
;
841 if (tx_buffer_el
& 1) {
846 TRACE(RXTX
, logout("%p sending frame, len=%d,%s\n", s
, size
, nic_dump(buf
, size
)));
847 qemu_send_packet(&s
->nic
->nc
, buf
, size
);
848 s
->statistics
.tx_good_frames
++;
849 /* Transmit with bad status would raise an CX/TNO interrupt.
850 * (82557 only). Emulation never has bad status. */
852 eepro100_cx_interrupt(s
);
856 static void set_multicast_list(EEPRO100State
*s
)
858 uint16_t multicast_count
= s
->tx
.tbd_array_addr
& BITS(13, 0);
860 memset(&s
->mult
[0], 0, sizeof(s
->mult
));
861 TRACE(OTHER
, logout("multicast list, multicast count = %u\n", multicast_count
));
862 for (i
= 0; i
< multicast_count
; i
+= 6) {
863 uint8_t multicast_addr
[6];
864 cpu_physical_memory_read(s
->cb_address
+ 10 + i
, multicast_addr
, 6);
865 TRACE(OTHER
, logout("multicast entry %s\n", nic_dump(multicast_addr
, 6)));
866 unsigned mcast_idx
= compute_mcast_idx(multicast_addr
);
867 assert(mcast_idx
< 64);
868 s
->mult
[mcast_idx
>> 3] |= (1 << (mcast_idx
& 7));
872 static void action_command(EEPRO100State
*s
)
879 uint16_t ok_status
= STATUS_OK
;
880 s
->cb_address
= s
->cu_base
+ s
->cu_offset
;
882 bit_el
= ((s
->tx
.command
& COMMAND_EL
) != 0);
883 bit_s
= ((s
->tx
.command
& COMMAND_S
) != 0);
884 bit_i
= ((s
->tx
.command
& COMMAND_I
) != 0);
885 bit_nc
= ((s
->tx
.command
& COMMAND_NC
) != 0);
887 bool bit_sf
= ((s
->tx
.command
& COMMAND_SF
) != 0);
889 s
->cu_offset
= s
->tx
.link
;
891 logout("val=(cu start), status=0x%04x, command=0x%04x, link=0x%08x\n",
892 s
->tx
.status
, s
->tx
.command
, s
->tx
.link
));
893 switch (s
->tx
.command
& COMMAND_CMD
) {
898 cpu_physical_memory_read(s
->cb_address
+ 8, &s
->conf
.macaddr
.a
[0], 6);
899 TRACE(OTHER
, logout("macaddr: %s\n", nic_dump(&s
->conf
.macaddr
.a
[0], 6)));
902 cpu_physical_memory_read(s
->cb_address
+ 8, &s
->configuration
[0],
903 sizeof(s
->configuration
));
904 TRACE(OTHER
, logout("configuration: %s\n",
905 nic_dump(&s
->configuration
[0], 16)));
906 TRACE(OTHER
, logout("configuration: %s\n",
907 nic_dump(&s
->configuration
[16],
908 ARRAY_SIZE(s
->configuration
) - 16)));
909 if (s
->configuration
[20] & BIT(6)) {
910 TRACE(OTHER
, logout("Multiple IA bit\n"));
913 case CmdMulticastList
:
914 set_multicast_list(s
);
918 missing("CmdTx: NC = 0");
925 TRACE(OTHER
, logout("load microcode\n"));
926 /* Starting with offset 8, the command contains
927 * 64 dwords microcode which we just ignore here. */
930 TRACE(OTHER
, logout("diagnose\n"));
931 /* Make sure error flag is not set. */
935 missing("undefined command");
939 /* Write new status. */
940 e100_stw_le_phys(s
->cb_address
, s
->tx
.status
| ok_status
| STATUS_C
);
942 /* CU completed action. */
943 eepro100_cx_interrupt(s
);
946 /* CU becomes idle. Terminate command loop. */
947 set_cu_state(s
, cu_idle
);
948 eepro100_cna_interrupt(s
);
951 /* CU becomes suspended. Terminate command loop. */
952 set_cu_state(s
, cu_suspended
);
953 eepro100_cna_interrupt(s
);
956 /* More entries in list. */
957 TRACE(OTHER
, logout("CU list with at least one more entry\n"));
960 TRACE(OTHER
, logout("CU list empty\n"));
961 /* List is empty. Now CU is idle or suspended. */
964 static void eepro100_cu_command(EEPRO100State
* s
, uint8_t val
)
972 cu_state
= get_cu_state(s
);
973 if (cu_state
!= cu_idle
&& cu_state
!= cu_suspended
) {
974 /* Intel documentation says that CU must be idle or suspended
975 * for the CU start command. */
976 logout("unexpected CU state is %u\n", cu_state
);
978 set_cu_state(s
, cu_active
);
979 s
->cu_offset
= e100_read_reg4(s
, SCBPointer
);
983 if (get_cu_state(s
) != cu_suspended
) {
984 logout("bad CU resume from CU state %u\n", get_cu_state(s
));
985 /* Workaround for bad Linux eepro100 driver which resumes
986 * from idle state. */
988 missing("cu resume");
990 set_cu_state(s
, cu_suspended
);
992 if (get_cu_state(s
) == cu_suspended
) {
993 TRACE(OTHER
, logout("CU resuming\n"));
994 set_cu_state(s
, cu_active
);
999 /* Load dump counters address. */
1000 s
->statsaddr
= e100_read_reg4(s
, SCBPointer
);
1001 TRACE(OTHER
, logout("val=0x%02x (status address)\n", val
));
1004 /* Dump statistical counters. */
1005 TRACE(OTHER
, logout("val=0x%02x (dump stats)\n", val
));
1007 e100_stl_le_phys(s
->statsaddr
+ s
->stats_size
, 0xa005);
1011 TRACE(OTHER
, logout("val=0x%02x (CU base address)\n", val
));
1012 s
->cu_base
= e100_read_reg4(s
, SCBPointer
);
1015 /* Dump and reset statistical counters. */
1016 TRACE(OTHER
, logout("val=0x%02x (dump stats and reset)\n", val
));
1018 e100_stl_le_phys(s
->statsaddr
+ s
->stats_size
, 0xa007);
1019 memset(&s
->statistics
, 0, sizeof(s
->statistics
));
1022 /* CU static resume. */
1023 missing("CU static resume");
1026 missing("Undefined CU command");
1030 static void eepro100_ru_command(EEPRO100State
* s
, uint8_t val
)
1038 if (get_ru_state(s
) != ru_idle
) {
1039 logout("RU state is %u, should be %u\n", get_ru_state(s
), ru_idle
);
1041 assert(!"wrong RU state");
1044 set_ru_state(s
, ru_ready
);
1045 s
->ru_offset
= e100_read_reg4(s
, SCBPointer
);
1046 TRACE(OTHER
, logout("val=0x%02x (rx start)\n", val
));
1050 if (get_ru_state(s
) != ru_suspended
) {
1051 logout("RU state is %u, should be %u\n", get_ru_state(s
),
1054 assert(!"wrong RU state");
1057 set_ru_state(s
, ru_ready
);
1061 if (get_ru_state(s
) == ru_ready
) {
1062 eepro100_rnr_interrupt(s
);
1064 set_ru_state(s
, ru_idle
);
1068 TRACE(OTHER
, logout("val=0x%02x (RU base address)\n", val
));
1069 s
->ru_base
= e100_read_reg4(s
, SCBPointer
);
1072 logout("val=0x%02x (undefined RU command)\n", val
);
1073 missing("Undefined SU command");
1077 static void eepro100_write_command(EEPRO100State
* s
, uint8_t val
)
1079 eepro100_ru_command(s
, val
& 0x0f);
1080 eepro100_cu_command(s
, val
& 0xf0);
1082 TRACE(OTHER
, logout("val=0x%02x\n", val
));
1084 /* Clear command byte after command was accepted. */
1088 /*****************************************************************************
1092 ****************************************************************************/
1094 #define EEPROM_CS 0x02
1095 #define EEPROM_SK 0x01
1096 #define EEPROM_DI 0x04
1097 #define EEPROM_DO 0x08
1099 static uint16_t eepro100_read_eeprom(EEPRO100State
* s
)
1101 uint16_t val
= e100_read_reg2(s
, SCBeeprom
);
1102 if (eeprom93xx_read(s
->eeprom
)) {
1107 TRACE(EEPROM
, logout("val=0x%04x\n", val
));
1111 static void eepro100_write_eeprom(eeprom_t
* eeprom
, uint8_t val
)
1113 TRACE(EEPROM
, logout("val=0x%02x\n", val
));
1115 /* mask unwritable bits */
1117 val
= SET_MASKED(val
, 0x31, eeprom
->value
);
1120 int eecs
= ((val
& EEPROM_CS
) != 0);
1121 int eesk
= ((val
& EEPROM_SK
) != 0);
1122 int eedi
= ((val
& EEPROM_DI
) != 0);
1123 eeprom93xx_write(eeprom
, eecs
, eesk
, eedi
);
1126 /*****************************************************************************
1130 ****************************************************************************/
1132 #if defined(DEBUG_EEPRO100)
1133 static const char * const mdi_op_name
[] = {
1140 static const char * const mdi_reg_name
[] = {
1143 "PHY Identification (Word 1)",
1144 "PHY Identification (Word 2)",
1145 "Auto-Negotiation Advertisement",
1146 "Auto-Negotiation Link Partner Ability",
1147 "Auto-Negotiation Expansion"
1150 static const char *reg2name(uint8_t reg
)
1152 static char buffer
[10];
1153 const char *p
= buffer
;
1154 if (reg
< ARRAY_SIZE(mdi_reg_name
)) {
1155 p
= mdi_reg_name
[reg
];
1157 snprintf(buffer
, sizeof(buffer
), "reg=0x%02x", reg
);
1161 #endif /* DEBUG_EEPRO100 */
1163 static uint32_t eepro100_read_mdi(EEPRO100State
* s
)
1165 uint32_t val
= e100_read_reg4(s
, SCBCtrlMDI
);
1167 #ifdef DEBUG_EEPRO100
1168 uint8_t raiseint
= (val
& BIT(29)) >> 29;
1169 uint8_t opcode
= (val
& BITS(27, 26)) >> 26;
1170 uint8_t phy
= (val
& BITS(25, 21)) >> 21;
1171 uint8_t reg
= (val
& BITS(20, 16)) >> 16;
1172 uint16_t data
= (val
& BITS(15, 0));
1174 /* Emulation takes no time to finish MDI transaction. */
1176 TRACE(MDI
, logout("val=0x%08x (int=%u, %s, phy=%u, %s, data=0x%04x\n",
1177 val
, raiseint
, mdi_op_name
[opcode
], phy
,
1178 reg2name(reg
), data
));
1182 static void eepro100_write_mdi(EEPRO100State
*s
)
1184 uint32_t val
= e100_read_reg4(s
, SCBCtrlMDI
);
1185 uint8_t raiseint
= (val
& BIT(29)) >> 29;
1186 uint8_t opcode
= (val
& BITS(27, 26)) >> 26;
1187 uint8_t phy
= (val
& BITS(25, 21)) >> 21;
1188 uint8_t reg
= (val
& BITS(20, 16)) >> 16;
1189 uint16_t data
= (val
& BITS(15, 0));
1190 TRACE(MDI
, logout("val=0x%08x (int=%u, %s, phy=%u, %s, data=0x%04x\n",
1191 val
, raiseint
, mdi_op_name
[opcode
], phy
, reg2name(reg
), data
));
1193 /* Unsupported PHY address. */
1195 logout("phy must be 1 but is %u\n", phy
);
1198 } else if (opcode
!= 1 && opcode
!= 2) {
1199 /* Unsupported opcode. */
1200 logout("opcode must be 1 or 2 but is %u\n", opcode
);
1202 } else if (reg
> 6) {
1203 /* Unsupported register. */
1204 logout("register must be 0...6 but is %u\n", reg
);
1207 TRACE(MDI
, logout("val=0x%08x (int=%u, %s, phy=%u, %s, data=0x%04x\n",
1208 val
, raiseint
, mdi_op_name
[opcode
], phy
,
1209 reg2name(reg
), data
));
1213 case 0: /* Control Register */
1214 if (data
& 0x8000) {
1215 /* Reset status and control registers to default. */
1216 s
->mdimem
[0] = eepro100_mdi_default
[0];
1217 s
->mdimem
[1] = eepro100_mdi_default
[1];
1218 data
= s
->mdimem
[reg
];
1220 /* Restart Auto Configuration = Normal Operation */
1224 case 1: /* Status Register */
1225 missing("not writable");
1226 data
= s
->mdimem
[reg
];
1228 case 2: /* PHY Identification Register (Word 1) */
1229 case 3: /* PHY Identification Register (Word 2) */
1230 missing("not implemented");
1232 case 4: /* Auto-Negotiation Advertisement Register */
1233 case 5: /* Auto-Negotiation Link Partner Ability Register */
1235 case 6: /* Auto-Negotiation Expansion Register */
1237 missing("not implemented");
1239 s
->mdimem
[reg
] = data
;
1240 } else if (opcode
== 2) {
1243 case 0: /* Control Register */
1244 if (data
& 0x8000) {
1245 /* Reset status and control registers to default. */
1246 s
->mdimem
[0] = eepro100_mdi_default
[0];
1247 s
->mdimem
[1] = eepro100_mdi_default
[1];
1250 case 1: /* Status Register */
1251 s
->mdimem
[reg
] |= 0x0020;
1253 case 2: /* PHY Identification Register (Word 1) */
1254 case 3: /* PHY Identification Register (Word 2) */
1255 case 4: /* Auto-Negotiation Advertisement Register */
1257 case 5: /* Auto-Negotiation Link Partner Ability Register */
1258 s
->mdimem
[reg
] = 0x41fe;
1260 case 6: /* Auto-Negotiation Expansion Register */
1261 s
->mdimem
[reg
] = 0x0001;
1264 data
= s
->mdimem
[reg
];
1266 /* Emulation takes no time to finish MDI transaction.
1267 * Set MDI bit in SCB status register. */
1268 s
->mem
[SCBAck
] |= 0x08;
1271 eepro100_mdi_interrupt(s
);
1274 val
= (val
& 0xffff0000) + data
;
1275 e100_write_reg4(s
, SCBCtrlMDI
, val
);
1278 /*****************************************************************************
1282 ****************************************************************************/
1284 #define PORT_SOFTWARE_RESET 0
1285 #define PORT_SELFTEST 1
1286 #define PORT_SELECTIVE_RESET 2
1288 #define PORT_SELECTION_MASK 3
1291 uint32_t st_sign
; /* Self Test Signature */
1292 uint32_t st_result
; /* Self Test Results */
1293 } eepro100_selftest_t
;
1295 static uint32_t eepro100_read_port(EEPRO100State
* s
)
1300 static void eepro100_write_port(EEPRO100State
*s
)
1302 uint32_t val
= e100_read_reg4(s
, SCBPort
);
1303 uint32_t address
= (val
& ~PORT_SELECTION_MASK
);
1304 uint8_t selection
= (val
& PORT_SELECTION_MASK
);
1305 switch (selection
) {
1306 case PORT_SOFTWARE_RESET
:
1310 TRACE(OTHER
, logout("selftest address=0x%08x\n", address
));
1311 eepro100_selftest_t data
;
1312 cpu_physical_memory_read(address
, &data
, sizeof(data
));
1313 data
.st_sign
= 0xffffffff;
1315 cpu_physical_memory_write(address
, &data
, sizeof(data
));
1317 case PORT_SELECTIVE_RESET
:
1318 TRACE(OTHER
, logout("selective reset, selftest address=0x%08x\n", address
));
1319 nic_selective_reset(s
);
1322 logout("val=0x%08x\n", val
);
1323 missing("unknown port selection");
1327 /*****************************************************************************
1329 * General hardware emulation.
1331 ****************************************************************************/
1333 static uint8_t eepro100_read1(EEPRO100State
* s
, uint32_t addr
)
1336 if (addr
<= sizeof(s
->mem
) - sizeof(val
)) {
1343 TRACE(OTHER
, logout("addr=%s val=0x%02x\n", regname(addr
), val
));
1346 TRACE(OTHER
, logout("addr=%s val=0x%02x\n", regname(addr
), val
));
1348 val
= eepro100_read_command(s
);
1352 TRACE(OTHER
, logout("addr=%s val=0x%02x\n", regname(addr
), val
));
1355 TRACE(OTHER
, logout("addr=%s val=0x%02x\n", regname(addr
), val
));
1358 val
= eepro100_read_eeprom(s
);
1361 case SCBCtrlMDI
+ 1:
1362 case SCBCtrlMDI
+ 2:
1363 case SCBCtrlMDI
+ 3:
1364 val
= (uint8_t)(eepro100_read_mdi(s
) >> (8 * (addr
& 3)));
1365 TRACE(OTHER
, logout("addr=%s val=0x%02x\n", regname(addr
), val
));
1367 case SCBpmdr
: /* Power Management Driver Register */
1369 TRACE(OTHER
, logout("addr=%s val=0x%02x\n", regname(addr
), val
));
1371 case SCBgctrl
: /* General Control Register */
1372 TRACE(OTHER
, logout("addr=%s val=0x%02x\n", regname(addr
), val
));
1374 case SCBgstat
: /* General Status Register */
1375 /* 100 Mbps full duplex, valid link */
1377 TRACE(OTHER
, logout("addr=General Status val=%02x\n", val
));
1380 logout("addr=%s val=0x%02x\n", regname(addr
), val
);
1381 missing("unknown byte read");
1386 static uint16_t eepro100_read2(EEPRO100State
* s
, uint32_t addr
)
1389 if (addr
<= sizeof(s
->mem
) - sizeof(val
)) {
1390 val
= e100_read_reg2(s
, addr
);
1396 TRACE(OTHER
, logout("addr=%s val=0x%04x\n", regname(addr
), val
));
1399 val
= eepro100_read_eeprom(s
);
1400 TRACE(OTHER
, logout("addr=%s val=0x%04x\n", regname(addr
), val
));
1403 case SCBCtrlMDI
+ 2:
1404 val
= (uint16_t)(eepro100_read_mdi(s
) >> (8 * (addr
& 3)));
1405 TRACE(OTHER
, logout("addr=%s val=0x%04x\n", regname(addr
), val
));
1408 logout("addr=%s val=0x%04x\n", regname(addr
), val
);
1409 missing("unknown word read");
1414 static uint32_t eepro100_read4(EEPRO100State
* s
, uint32_t addr
)
1417 if (addr
<= sizeof(s
->mem
) - sizeof(val
)) {
1418 val
= e100_read_reg4(s
, addr
);
1423 TRACE(OTHER
, logout("addr=%s val=0x%08x\n", regname(addr
), val
));
1426 TRACE(OTHER
, logout("addr=%s val=0x%08x\n", regname(addr
), val
));
1429 val
= eepro100_read_port(s
);
1430 TRACE(OTHER
, logout("addr=%s val=0x%08x\n", regname(addr
), val
));
1433 val
= eepro100_read_eeprom(s
);
1434 TRACE(OTHER
, logout("addr=%s val=0x%08x\n", regname(addr
), val
));
1437 val
= eepro100_read_mdi(s
);
1440 logout("addr=%s val=0x%08x\n", regname(addr
), val
);
1441 missing("unknown longword read");
1446 static void eepro100_write1(EEPRO100State
* s
, uint32_t addr
, uint8_t val
)
1448 /* SCBStatus is readonly. */
1449 if (addr
> SCBStatus
&& addr
<= sizeof(s
->mem
) - sizeof(val
)) {
1455 TRACE(OTHER
, logout("addr=%s val=0x%02x\n", regname(addr
), val
));
1458 TRACE(OTHER
, logout("addr=%s val=0x%02x\n", regname(addr
), val
));
1459 eepro100_acknowledge(s
);
1462 TRACE(OTHER
, logout("addr=%s val=0x%02x\n", regname(addr
), val
));
1463 eepro100_write_command(s
, val
);
1466 TRACE(OTHER
, logout("addr=%s val=0x%02x\n", regname(addr
), val
));
1468 eepro100_swi_interrupt(s
);
1470 eepro100_interrupt(s
, 0);
1473 case SCBPointer
+ 1:
1474 case SCBPointer
+ 2:
1475 case SCBPointer
+ 3:
1476 TRACE(OTHER
, logout("addr=%s val=0x%02x\n", regname(addr
), val
));
1481 TRACE(OTHER
, logout("addr=%s val=0x%02x\n", regname(addr
), val
));
1484 TRACE(OTHER
, logout("addr=%s val=0x%02x\n", regname(addr
), val
));
1485 eepro100_write_port(s
);
1487 case SCBFlow
: /* does not exist on 82557 */
1490 case SCBpmdr
: /* does not exist on 82557 */
1491 TRACE(OTHER
, logout("addr=%s val=0x%02x\n", regname(addr
), val
));
1494 TRACE(OTHER
, logout("addr=%s val=0x%02x\n", regname(addr
), val
));
1495 eepro100_write_eeprom(s
->eeprom
, val
);
1498 case SCBCtrlMDI
+ 1:
1499 case SCBCtrlMDI
+ 2:
1500 TRACE(OTHER
, logout("addr=%s val=0x%02x\n", regname(addr
), val
));
1502 case SCBCtrlMDI
+ 3:
1503 TRACE(OTHER
, logout("addr=%s val=0x%02x\n", regname(addr
), val
));
1504 eepro100_write_mdi(s
);
1507 logout("addr=%s val=0x%02x\n", regname(addr
), val
);
1508 missing("unknown byte write");
1512 static void eepro100_write2(EEPRO100State
* s
, uint32_t addr
, uint16_t val
)
1514 /* SCBStatus is readonly. */
1515 if (addr
> SCBStatus
&& addr
<= sizeof(s
->mem
) - sizeof(val
)) {
1516 e100_write_reg2(s
, addr
, val
);
1521 TRACE(OTHER
, logout("addr=%s val=0x%04x\n", regname(addr
), val
));
1522 s
->mem
[SCBAck
] = (val
>> 8);
1523 eepro100_acknowledge(s
);
1526 TRACE(OTHER
, logout("addr=%s val=0x%04x\n", regname(addr
), val
));
1527 eepro100_write_command(s
, val
);
1528 eepro100_write1(s
, SCBIntmask
, val
>> 8);
1531 case SCBPointer
+ 2:
1532 TRACE(OTHER
, logout("addr=%s val=0x%04x\n", regname(addr
), val
));
1535 TRACE(OTHER
, logout("addr=%s val=0x%04x\n", regname(addr
), val
));
1538 TRACE(OTHER
, logout("addr=%s val=0x%04x\n", regname(addr
), val
));
1539 eepro100_write_port(s
);
1542 TRACE(OTHER
, logout("addr=%s val=0x%04x\n", regname(addr
), val
));
1543 eepro100_write_eeprom(s
->eeprom
, val
);
1546 TRACE(OTHER
, logout("addr=%s val=0x%04x\n", regname(addr
), val
));
1548 case SCBCtrlMDI
+ 2:
1549 TRACE(OTHER
, logout("addr=%s val=0x%04x\n", regname(addr
), val
));
1550 eepro100_write_mdi(s
);
1553 logout("addr=%s val=0x%04x\n", regname(addr
), val
);
1554 missing("unknown word write");
1558 static void eepro100_write4(EEPRO100State
* s
, uint32_t addr
, uint32_t val
)
1560 if (addr
<= sizeof(s
->mem
) - sizeof(val
)) {
1561 e100_write_reg4(s
, addr
, val
);
1566 TRACE(OTHER
, logout("addr=%s val=0x%08x\n", regname(addr
), val
));
1569 TRACE(OTHER
, logout("addr=%s val=0x%08x\n", regname(addr
), val
));
1570 eepro100_write_port(s
);
1573 TRACE(OTHER
, logout("addr=%s val=0x%08x\n", regname(addr
), val
));
1575 eepro100_write_eeprom(s
->eeprom
, val
);
1578 TRACE(OTHER
, logout("addr=%s val=0x%08x\n", regname(addr
), val
));
1579 eepro100_write_mdi(s
);
1582 logout("addr=%s val=0x%08x\n", regname(addr
), val
);
1583 missing("unknown longword write");
1587 /*****************************************************************************
1591 ****************************************************************************/
1593 static uint32_t ioport_read1(void *opaque
, uint32_t addr
)
1595 EEPRO100State
*s
= opaque
;
1597 logout("addr=%s\n", regname(addr
));
1599 return eepro100_read1(s
, addr
- s
->region1
);
1602 static uint32_t ioport_read2(void *opaque
, uint32_t addr
)
1604 EEPRO100State
*s
= opaque
;
1605 return eepro100_read2(s
, addr
- s
->region1
);
1608 static uint32_t ioport_read4(void *opaque
, uint32_t addr
)
1610 EEPRO100State
*s
= opaque
;
1611 return eepro100_read4(s
, addr
- s
->region1
);
1614 static void ioport_write1(void *opaque
, uint32_t addr
, uint32_t val
)
1616 EEPRO100State
*s
= opaque
;
1618 logout("addr=%s val=0x%02x\n", regname(addr
), val
);
1620 eepro100_write1(s
, addr
- s
->region1
, val
);
1623 static void ioport_write2(void *opaque
, uint32_t addr
, uint32_t val
)
1625 EEPRO100State
*s
= opaque
;
1626 eepro100_write2(s
, addr
- s
->region1
, val
);
1629 static void ioport_write4(void *opaque
, uint32_t addr
, uint32_t val
)
1631 EEPRO100State
*s
= opaque
;
1632 eepro100_write4(s
, addr
- s
->region1
, val
);
1635 /***********************************************************/
1636 /* PCI EEPRO100 definitions */
1638 static void pci_map(PCIDevice
* pci_dev
, int region_num
,
1639 pcibus_t addr
, pcibus_t size
, int type
)
1641 EEPRO100State
*s
= DO_UPCAST(EEPRO100State
, dev
, pci_dev
);
1643 TRACE(OTHER
, logout("region %d, addr=0x%08"FMT_PCIBUS
", "
1644 "size=0x%08"FMT_PCIBUS
", type=%d\n",
1645 region_num
, addr
, size
, type
));
1647 assert(region_num
== 1);
1648 register_ioport_write(addr
, size
, 1, ioport_write1
, s
);
1649 register_ioport_read(addr
, size
, 1, ioport_read1
, s
);
1650 register_ioport_write(addr
, size
, 2, ioport_write2
, s
);
1651 register_ioport_read(addr
, size
, 2, ioport_read2
, s
);
1652 register_ioport_write(addr
, size
, 4, ioport_write4
, s
);
1653 register_ioport_read(addr
, size
, 4, ioport_read4
, s
);
1658 /*****************************************************************************
1660 * Memory mapped I/O.
1662 ****************************************************************************/
1664 static void pci_mmio_writeb(void *opaque
, target_phys_addr_t addr
, uint32_t val
)
1666 EEPRO100State
*s
= opaque
;
1668 logout("addr=%s val=0x%02x\n", regname(addr
), val
);
1670 eepro100_write1(s
, addr
, val
);
1673 static void pci_mmio_writew(void *opaque
, target_phys_addr_t addr
, uint32_t val
)
1675 EEPRO100State
*s
= opaque
;
1677 logout("addr=%s val=0x%02x\n", regname(addr
), val
);
1679 eepro100_write2(s
, addr
, val
);
1682 static void pci_mmio_writel(void *opaque
, target_phys_addr_t addr
, uint32_t val
)
1684 EEPRO100State
*s
= opaque
;
1686 logout("addr=%s val=0x%02x\n", regname(addr
), val
);
1688 eepro100_write4(s
, addr
, val
);
1691 static uint32_t pci_mmio_readb(void *opaque
, target_phys_addr_t addr
)
1693 EEPRO100State
*s
= opaque
;
1695 logout("addr=%s\n", regname(addr
));
1697 return eepro100_read1(s
, addr
);
1700 static uint32_t pci_mmio_readw(void *opaque
, target_phys_addr_t addr
)
1702 EEPRO100State
*s
= opaque
;
1704 logout("addr=%s\n", regname(addr
));
1706 return eepro100_read2(s
, addr
);
1709 static uint32_t pci_mmio_readl(void *opaque
, target_phys_addr_t addr
)
1711 EEPRO100State
*s
= opaque
;
1713 logout("addr=%s\n", regname(addr
));
1715 return eepro100_read4(s
, addr
);
1718 static CPUWriteMemoryFunc
* const pci_mmio_write
[] = {
1724 static CPUReadMemoryFunc
* const pci_mmio_read
[] = {
1730 static int nic_can_receive(VLANClientState
*nc
)
1732 EEPRO100State
*s
= DO_UPCAST(NICState
, nc
, nc
)->opaque
;
1733 TRACE(RXTX
, logout("%p\n", s
));
1734 return get_ru_state(s
) == ru_ready
;
1736 return !eepro100_buffer_full(s
);
1740 static ssize_t
nic_receive(VLANClientState
*nc
, const uint8_t * buf
, size_t size
)
1743 * - Magic packets should set bit 30 in power management driver register.
1744 * - Interesting packets should set bit 29 in power management driver register.
1746 EEPRO100State
*s
= DO_UPCAST(NICState
, nc
, nc
)->opaque
;
1747 uint16_t rfd_status
= 0xa000;
1748 #if defined(CONFIG_PAD_RECEIVED_FRAMES)
1749 uint8_t min_buf
[60];
1751 static const uint8_t broadcast_macaddr
[6] =
1752 { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
1754 #if defined(CONFIG_PAD_RECEIVED_FRAMES)
1755 /* Pad to minimum Ethernet frame length */
1756 if (size
< sizeof(min_buf
)) {
1757 memcpy(min_buf
, buf
, size
);
1758 memset(&min_buf
[size
], 0, sizeof(min_buf
) - size
);
1760 size
= sizeof(min_buf
);
1764 if (s
->configuration
[8] & 0x80) {
1765 /* CSMA is disabled. */
1766 logout("%p received while CSMA is disabled\n", s
);
1768 #if !defined(CONFIG_PAD_RECEIVED_FRAMES)
1769 } else if (size
< 64 && (s
->configuration
[7] & BIT(0))) {
1770 /* Short frame and configuration byte 7/0 (discard short receive) set:
1771 * Short frame is discarded */
1772 logout("%p received short frame (%zu byte)\n", s
, size
);
1773 s
->statistics
.rx_short_frame_errors
++;
1776 } else if ((size
> MAX_ETH_FRAME_SIZE
+ 4) && !(s
->configuration
[18] & BIT(3))) {
1777 /* Long frame and configuration byte 18/3 (long receive ok) not set:
1778 * Long frames are discarded. */
1779 logout("%p received long frame (%zu byte), ignored\n", s
, size
);
1781 } else if (memcmp(buf
, s
->conf
.macaddr
.a
, 6) == 0) { /* !!! */
1782 /* Frame matches individual address. */
1783 /* TODO: check configuration byte 15/4 (ignore U/L). */
1784 TRACE(RXTX
, logout("%p received frame for me, len=%zu\n", s
, size
));
1785 } else if (memcmp(buf
, broadcast_macaddr
, 6) == 0) {
1786 /* Broadcast frame. */
1787 TRACE(RXTX
, logout("%p received broadcast, len=%zu\n", s
, size
));
1788 rfd_status
|= 0x0002;
1789 } else if (buf
[0] & 0x01) {
1790 /* Multicast frame. */
1791 TRACE(RXTX
, logout("%p received multicast, len=%zu,%s\n", s
, size
, nic_dump(buf
, size
)));
1792 if (s
->configuration
[21] & BIT(3)) {
1793 /* Multicast all bit is set, receive all multicast frames. */
1795 unsigned mcast_idx
= compute_mcast_idx(buf
);
1796 assert(mcast_idx
< 64);
1797 if (s
->mult
[mcast_idx
>> 3] & (1 << (mcast_idx
& 7))) {
1798 /* Multicast frame is allowed in hash table. */
1799 } else if (s
->configuration
[15] & BIT(0)) {
1800 /* Promiscuous: receive all. */
1801 rfd_status
|= 0x0004;
1803 TRACE(RXTX
, logout("%p multicast ignored\n", s
));
1807 /* TODO: Next not for promiscuous mode? */
1808 rfd_status
|= 0x0002;
1809 } else if (s
->configuration
[15] & BIT(0)) {
1810 /* Promiscuous: receive all. */
1811 TRACE(RXTX
, logout("%p received frame in promiscuous mode, len=%zu\n", s
, size
));
1812 rfd_status
|= 0x0004;
1813 } else if (s
->configuration
[20] & BIT(6)) {
1814 /* Multiple IA bit set. */
1815 unsigned mcast_idx
= compute_mcast_idx(buf
);
1816 assert(mcast_idx
< 64);
1817 if (s
->mult
[mcast_idx
>> 3] & (1 << (mcast_idx
& 7))) {
1818 TRACE(RXTX
, logout("%p accepted, multiple IA bit set\n", s
));
1820 TRACE(RXTX
, logout("%p frame ignored, multiple IA bit set\n", s
));
1824 TRACE(RXTX
, logout("%p received frame, ignored, len=%zu,%s\n", s
, size
,
1825 nic_dump(buf
, size
)));
1829 if (get_ru_state(s
) != ru_ready
) {
1830 /* No resources available. */
1831 logout("no resources, state=%u\n", get_ru_state(s
));
1832 /* TODO: RNR interrupt only at first failed frame? */
1833 eepro100_rnr_interrupt(s
);
1834 s
->statistics
.rx_resource_errors
++;
1836 assert(!"no resources");
1842 cpu_physical_memory_read(s
->ru_base
+ s
->ru_offset
, &rx
,
1843 sizeof(eepro100_rx_t
));
1844 uint16_t rfd_command
= le16_to_cpu(rx
.command
);
1845 uint16_t rfd_size
= le16_to_cpu(rx
.size
);
1847 if (size
> rfd_size
) {
1848 logout("Receive buffer (%" PRId16
" bytes) too small for data "
1849 "(%zu bytes); data truncated\n", rfd_size
, size
);
1852 #if !defined(CONFIG_PAD_RECEIVED_FRAMES)
1854 rfd_status
|= 0x0080;
1857 TRACE(OTHER
, logout("command 0x%04x, link 0x%08x, addr 0x%08x, size %u\n",
1858 rfd_command
, rx
.link
, rx
.rx_buf_addr
, rfd_size
));
1859 e100_stw_le_phys(s
->ru_base
+ s
->ru_offset
+
1860 offsetof(eepro100_rx_t
, status
), rfd_status
);
1861 e100_stw_le_phys(s
->ru_base
+ s
->ru_offset
+
1862 offsetof(eepro100_rx_t
, count
), size
);
1863 /* Early receive interrupt not supported. */
1865 eepro100_er_interrupt(s
);
1867 /* Receive CRC Transfer not supported. */
1868 if (s
->configuration
[18] & BIT(2)) {
1869 missing("Receive CRC Transfer");
1872 /* TODO: check stripping enable bit. */
1874 assert(!(s
->configuration
[17] & BIT(0)));
1876 cpu_physical_memory_write(s
->ru_base
+ s
->ru_offset
+
1877 sizeof(eepro100_rx_t
), buf
, size
);
1878 s
->statistics
.rx_good_frames
++;
1879 eepro100_fr_interrupt(s
);
1880 s
->ru_offset
= le32_to_cpu(rx
.link
);
1881 if (rfd_command
& COMMAND_EL
) {
1882 /* EL bit is set, so this was the last frame. */
1883 logout("receive: Running out of frames\n");
1884 set_ru_state(s
, ru_suspended
);
1886 if (rfd_command
& COMMAND_S
) {
1888 set_ru_state(s
, ru_suspended
);
1893 static const VMStateDescription vmstate_eepro100
= {
1895 .minimum_version_id
= 2,
1896 .minimum_version_id_old
= 2,
1897 .fields
= (VMStateField
[]) {
1898 VMSTATE_PCI_DEVICE(dev
, EEPRO100State
),
1900 VMSTATE_BUFFER(mult
, EEPRO100State
),
1901 VMSTATE_BUFFER(mem
, EEPRO100State
),
1902 /* Save all members of struct between scb_stat and mem. */
1903 VMSTATE_UINT8(scb_stat
, EEPRO100State
),
1904 VMSTATE_UINT8(int_stat
, EEPRO100State
),
1905 VMSTATE_UNUSED(3*4),
1906 VMSTATE_MACADDR(conf
.macaddr
, EEPRO100State
),
1907 VMSTATE_UNUSED(19*4),
1908 VMSTATE_UINT16_ARRAY(mdimem
, EEPRO100State
, 32),
1909 /* The eeprom should be saved and restored by its own routines. */
1910 VMSTATE_UINT32(device
, EEPRO100State
),
1911 /* TODO check device. */
1912 VMSTATE_UINT32(cu_base
, EEPRO100State
),
1913 VMSTATE_UINT32(cu_offset
, EEPRO100State
),
1914 VMSTATE_UINT32(ru_base
, EEPRO100State
),
1915 VMSTATE_UINT32(ru_offset
, EEPRO100State
),
1916 VMSTATE_UINT32(statsaddr
, EEPRO100State
),
1917 /* Save eepro100_stats_t statistics. */
1918 VMSTATE_UINT32(statistics
.tx_good_frames
, EEPRO100State
),
1919 VMSTATE_UINT32(statistics
.tx_max_collisions
, EEPRO100State
),
1920 VMSTATE_UINT32(statistics
.tx_late_collisions
, EEPRO100State
),
1921 VMSTATE_UINT32(statistics
.tx_underruns
, EEPRO100State
),
1922 VMSTATE_UINT32(statistics
.tx_lost_crs
, EEPRO100State
),
1923 VMSTATE_UINT32(statistics
.tx_deferred
, EEPRO100State
),
1924 VMSTATE_UINT32(statistics
.tx_single_collisions
, EEPRO100State
),
1925 VMSTATE_UINT32(statistics
.tx_multiple_collisions
, EEPRO100State
),
1926 VMSTATE_UINT32(statistics
.tx_total_collisions
, EEPRO100State
),
1927 VMSTATE_UINT32(statistics
.rx_good_frames
, EEPRO100State
),
1928 VMSTATE_UINT32(statistics
.rx_crc_errors
, EEPRO100State
),
1929 VMSTATE_UINT32(statistics
.rx_alignment_errors
, EEPRO100State
),
1930 VMSTATE_UINT32(statistics
.rx_resource_errors
, EEPRO100State
),
1931 VMSTATE_UINT32(statistics
.rx_overrun_errors
, EEPRO100State
),
1932 VMSTATE_UINT32(statistics
.rx_cdt_errors
, EEPRO100State
),
1933 VMSTATE_UINT32(statistics
.rx_short_frame_errors
, EEPRO100State
),
1934 VMSTATE_UINT32(statistics
.fc_xmt_pause
, EEPRO100State
),
1935 VMSTATE_UINT32(statistics
.fc_rcv_pause
, EEPRO100State
),
1936 VMSTATE_UINT32(statistics
.fc_rcv_unsupported
, EEPRO100State
),
1937 VMSTATE_UINT16(statistics
.xmt_tco_frames
, EEPRO100State
),
1938 VMSTATE_UINT16(statistics
.rcv_tco_frames
, EEPRO100State
),
1939 /* Configuration bytes. */
1940 VMSTATE_BUFFER(configuration
, EEPRO100State
),
1941 VMSTATE_END_OF_LIST()
1945 static void nic_cleanup(VLANClientState
*nc
)
1947 EEPRO100State
*s
= DO_UPCAST(NICState
, nc
, nc
)->opaque
;
1952 static int pci_nic_uninit(PCIDevice
*pci_dev
)
1954 EEPRO100State
*s
= DO_UPCAST(EEPRO100State
, dev
, pci_dev
);
1956 cpu_unregister_io_memory(s
->mmio_index
);
1957 vmstate_unregister(&pci_dev
->qdev
, s
->vmstate
, s
);
1958 eeprom93xx_free(&pci_dev
->qdev
, s
->eeprom
);
1959 qemu_del_vlan_client(&s
->nic
->nc
);
1963 static NetClientInfo net_eepro100_info
= {
1964 .type
= NET_CLIENT_TYPE_NIC
,
1965 .size
= sizeof(NICState
),
1966 .can_receive
= nic_can_receive
,
1967 .receive
= nic_receive
,
1968 .cleanup
= nic_cleanup
,
1971 static int e100_nic_init(PCIDevice
*pci_dev
)
1973 EEPRO100State
*s
= DO_UPCAST(EEPRO100State
, dev
, pci_dev
);
1974 E100PCIDeviceInfo
*e100_device
= DO_UPCAST(E100PCIDeviceInfo
, pci
.qdev
,
1975 pci_dev
->qdev
.info
);
1977 TRACE(OTHER
, logout("\n"));
1979 s
->device
= e100_device
->device
;
1981 e100_pci_reset(s
, e100_device
);
1983 /* Add 64 * 2 EEPROM. i82557 and i82558 support a 64 word EEPROM,
1984 * i82559 and later support 64 or 256 word EEPROM. */
1985 s
->eeprom
= eeprom93xx_new(&pci_dev
->qdev
, EEPROM_SIZE
);
1987 /* Handler for memory-mapped I/O */
1989 cpu_register_io_memory(pci_mmio_read
, pci_mmio_write
, s
,
1990 DEVICE_LITTLE_ENDIAN
);
1992 pci_register_bar_simple(&s
->dev
, 0, PCI_MEM_SIZE
,
1993 PCI_BASE_ADDRESS_MEM_PREFETCH
, s
->mmio_index
);
1995 pci_register_bar(&s
->dev
, 1, PCI_IO_SIZE
, PCI_BASE_ADDRESS_SPACE_IO
,
1997 pci_register_bar_simple(&s
->dev
, 2, PCI_FLASH_SIZE
, 0, s
->mmio_index
);
1999 qemu_macaddr_default_if_unset(&s
->conf
.macaddr
);
2000 logout("macaddr: %s\n", nic_dump(&s
->conf
.macaddr
.a
[0], 6));
2001 assert(s
->region1
== 0);
2005 s
->nic
= qemu_new_nic(&net_eepro100_info
, &s
->conf
,
2006 pci_dev
->qdev
.info
->name
, pci_dev
->qdev
.id
, s
);
2008 qemu_format_nic_info_str(&s
->nic
->nc
, s
->conf
.macaddr
.a
);
2009 TRACE(OTHER
, logout("%s\n", s
->nic
->nc
.info_str
));
2011 qemu_register_reset(nic_reset
, s
);
2013 s
->vmstate
= qemu_malloc(sizeof(vmstate_eepro100
));
2014 memcpy(s
->vmstate
, &vmstate_eepro100
, sizeof(vmstate_eepro100
));
2015 s
->vmstate
->name
= s
->nic
->nc
.model
;
2016 vmstate_register(&pci_dev
->qdev
, -1, s
->vmstate
, s
);
2018 add_boot_device_path(s
->conf
.bootindex
, &pci_dev
->qdev
, "/ethernet-phy@0");
2023 static E100PCIDeviceInfo e100_devices
[] = {
2025 .pci
.qdev
.name
= "i82550",
2026 .pci
.qdev
.desc
= "Intel i82550 Ethernet",
2028 /* TODO: check device id. */
2029 .pci
.device_id
= PCI_DEVICE_ID_INTEL_82551IT
,
2030 /* Revision ID: 0x0c, 0x0d, 0x0e. */
2031 .pci
.revision
= 0x0e,
2032 /* TODO: check size of statistical counters. */
2034 /* TODO: check extended tcb support. */
2035 .has_extended_tcb_support
= true,
2036 .power_management
= true,
2038 .pci
.qdev
.name
= "i82551",
2039 .pci
.qdev
.desc
= "Intel i82551 Ethernet",
2041 .pci
.device_id
= PCI_DEVICE_ID_INTEL_82551IT
,
2042 /* Revision ID: 0x0f, 0x10. */
2043 .pci
.revision
= 0x0f,
2044 /* TODO: check size of statistical counters. */
2046 .has_extended_tcb_support
= true,
2047 .power_management
= true,
2049 .pci
.qdev
.name
= "i82557a",
2050 .pci
.qdev
.desc
= "Intel i82557A Ethernet",
2052 .pci
.device_id
= PCI_DEVICE_ID_INTEL_82557
,
2053 .pci
.revision
= 0x01,
2054 .power_management
= false,
2056 .pci
.qdev
.name
= "i82557b",
2057 .pci
.qdev
.desc
= "Intel i82557B Ethernet",
2059 .pci
.device_id
= PCI_DEVICE_ID_INTEL_82557
,
2060 .pci
.revision
= 0x02,
2061 .power_management
= false,
2063 .pci
.qdev
.name
= "i82557c",
2064 .pci
.qdev
.desc
= "Intel i82557C Ethernet",
2066 .pci
.device_id
= PCI_DEVICE_ID_INTEL_82557
,
2067 .pci
.revision
= 0x03,
2068 .power_management
= false,
2070 .pci
.qdev
.name
= "i82558a",
2071 .pci
.qdev
.desc
= "Intel i82558A Ethernet",
2073 .pci
.device_id
= PCI_DEVICE_ID_INTEL_82557
,
2074 .pci
.revision
= 0x04,
2076 .has_extended_tcb_support
= true,
2077 .power_management
= true,
2079 .pci
.qdev
.name
= "i82558b",
2080 .pci
.qdev
.desc
= "Intel i82558B Ethernet",
2082 .pci
.device_id
= PCI_DEVICE_ID_INTEL_82557
,
2083 .pci
.revision
= 0x05,
2085 .has_extended_tcb_support
= true,
2086 .power_management
= true,
2088 .pci
.qdev
.name
= "i82559a",
2089 .pci
.qdev
.desc
= "Intel i82559A Ethernet",
2091 .pci
.device_id
= PCI_DEVICE_ID_INTEL_82557
,
2092 .pci
.revision
= 0x06,
2094 .has_extended_tcb_support
= true,
2095 .power_management
= true,
2097 .pci
.qdev
.name
= "i82559b",
2098 .pci
.qdev
.desc
= "Intel i82559B Ethernet",
2100 .pci
.device_id
= PCI_DEVICE_ID_INTEL_82557
,
2101 .pci
.revision
= 0x07,
2103 .has_extended_tcb_support
= true,
2104 .power_management
= true,
2106 .pci
.qdev
.name
= "i82559c",
2107 .pci
.qdev
.desc
= "Intel i82559C Ethernet",
2109 .pci
.device_id
= PCI_DEVICE_ID_INTEL_82557
,
2111 .pci
.revision
= 0x08,
2113 /* TODO: Windows wants revision id 0x0c. */
2114 .pci
.revision
= 0x0c,
2116 .pci
.subsystem_vendor_id
= PCI_VENDOR_ID_INTEL
,
2117 .pci
.subsystem_id
= 0x0040,
2120 .has_extended_tcb_support
= true,
2121 .power_management
= true,
2123 .pci
.qdev
.name
= "i82559er",
2124 .pci
.qdev
.desc
= "Intel i82559ER Ethernet",
2126 .pci
.device_id
= PCI_DEVICE_ID_INTEL_82551IT
,
2127 .pci
.revision
= 0x09,
2129 .has_extended_tcb_support
= true,
2130 .power_management
= true,
2132 .pci
.qdev
.name
= "i82562",
2133 .pci
.qdev
.desc
= "Intel i82562 Ethernet",
2135 /* TODO: check device id. */
2136 .pci
.device_id
= PCI_DEVICE_ID_INTEL_82551IT
,
2137 /* TODO: wrong revision id. */
2138 .pci
.revision
= 0x0e,
2140 .has_extended_tcb_support
= true,
2141 .power_management
= true,
2143 /* Toshiba Tecra 8200. */
2144 .pci
.qdev
.name
= "i82801",
2145 .pci
.qdev
.desc
= "Intel i82801 Ethernet",
2147 .pci
.device_id
= 0x2449,
2148 .pci
.revision
= 0x03,
2150 .has_extended_tcb_support
= true,
2151 .power_management
= true,
2155 static Property e100_properties
[] = {
2156 DEFINE_NIC_PROPERTIES(EEPRO100State
, conf
),
2157 DEFINE_PROP_END_OF_LIST(),
2160 static void eepro100_register_devices(void)
2163 for (i
= 0; i
< ARRAY_SIZE(e100_devices
); i
++) {
2164 PCIDeviceInfo
*pci_dev
= &e100_devices
[i
].pci
;
2165 /* We use the same rom file for all device ids.
2166 QEMU fixes the device id during rom load. */
2167 pci_dev
->vendor_id
= PCI_VENDOR_ID_INTEL
;
2168 pci_dev
->class_id
= PCI_CLASS_NETWORK_ETHERNET
;
2169 pci_dev
->romfile
= "pxe-eepro100.rom";
2170 pci_dev
->init
= e100_nic_init
;
2171 pci_dev
->exit
= pci_nic_uninit
;
2172 pci_dev
->qdev
.props
= e100_properties
;
2173 pci_dev
->qdev
.size
= sizeof(EEPRO100State
);
2174 pci_qdev_register(pci_dev
);
2178 device_init(eepro100_register_devices
)