pc: add I440FX QOM cast macro
[qemu.git] / hw / pci-host / piix.c
blob39e9c55ee22654ac9af47759721dd63789410034
1 /*
2 * QEMU i440FX/PIIX3 PCI Bridge Emulation
4 * Copyright (c) 2006 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
25 #include "hw/hw.h"
26 #include "hw/i386/pc.h"
27 #include "hw/pci/pci.h"
28 #include "hw/pci/pci_host.h"
29 #include "hw/isa/isa.h"
30 #include "hw/sysbus.h"
31 #include "qemu/range.h"
32 #include "hw/xen/xen.h"
33 #include "hw/pci-host/pam.h"
34 #include "sysemu/sysemu.h"
37 * I440FX chipset data sheet.
38 * http://download.intel.com/design/chipsets/datashts/29054901.pdf
41 #define TYPE_I440FX_PCI_HOST_BRIDGE "i440FX-pcihost"
42 #define I440FX_PCI_HOST_BRIDGE(obj) \
43 OBJECT_CHECK(I440FXState, (obj), TYPE_I440FX_PCI_HOST_BRIDGE)
45 typedef struct I440FXState {
46 PCIHostState parent_obj;
47 } I440FXState;
49 #define PIIX_NUM_PIC_IRQS 16 /* i8259 * 2 */
50 #define PIIX_NUM_PIRQS 4ULL /* PIRQ[A-D] */
51 #define XEN_PIIX_NUM_PIRQS 128ULL
52 #define PIIX_PIRQC 0x60
55 * Reset Control Register: PCI-accessible ISA-Compatible Register at address
56 * 0xcf9, provided by the PCI/ISA bridge (PIIX3 PCI function 0, 8086:7000).
58 #define RCR_IOPORT 0xcf9
60 typedef struct PIIX3State {
61 PCIDevice dev;
64 * bitmap to track pic levels.
65 * The pic level is the logical OR of all the PCI irqs mapped to it
66 * So one PIC level is tracked by PIIX_NUM_PIRQS bits.
68 * PIRQ is mapped to PIC pins, we track it by
69 * PIIX_NUM_PIRQS * PIIX_NUM_PIC_IRQS = 64 bits with
70 * pic_irq * PIIX_NUM_PIRQS + pirq
72 #if PIIX_NUM_PIC_IRQS * PIIX_NUM_PIRQS > 64
73 #error "unable to encode pic state in 64bit in pic_levels."
74 #endif
75 uint64_t pic_levels;
77 qemu_irq *pic;
79 /* This member isn't used. Just for save/load compatibility */
80 int32_t pci_irq_levels_vmstate[PIIX_NUM_PIRQS];
82 /* Reset Control Register contents */
83 uint8_t rcr;
85 /* IO memory region for Reset Control Register (RCR_IOPORT) */
86 MemoryRegion rcr_mem;
87 } PIIX3State;
89 #define TYPE_I440FX_PCI_DEVICE "i440FX"
90 #define I440FX_PCI_DEVICE(obj) \
91 OBJECT_CHECK(PCII440FXState, (obj), TYPE_I440FX_PCI_DEVICE)
93 struct PCII440FXState {
94 /*< private >*/
95 PCIDevice parent_obj;
96 /*< public >*/
98 MemoryRegion *system_memory;
99 MemoryRegion *pci_address_space;
100 MemoryRegion *ram_memory;
101 MemoryRegion pci_hole;
102 MemoryRegion pci_hole_64bit;
103 PAMMemoryRegion pam_regions[13];
104 MemoryRegion smram_region;
105 uint8_t smm_enabled;
109 #define I440FX_PAM 0x59
110 #define I440FX_PAM_SIZE 7
111 #define I440FX_SMRAM 0x72
113 static void piix3_set_irq(void *opaque, int pirq, int level);
114 static PCIINTxRoute piix3_route_intx_pin_to_irq(void *opaque, int pci_intx);
115 static void piix3_write_config_xen(PCIDevice *dev,
116 uint32_t address, uint32_t val, int len);
118 /* return the global irq number corresponding to a given device irq
119 pin. We could also use the bus number to have a more precise
120 mapping. */
121 static int pci_slot_get_pirq(PCIDevice *pci_dev, int pci_intx)
123 int slot_addend;
124 slot_addend = (pci_dev->devfn >> 3) - 1;
125 return (pci_intx + slot_addend) & 3;
128 static void i440fx_update_memory_mappings(PCII440FXState *d)
130 int i;
131 PCIDevice *pd = PCI_DEVICE(d);
133 memory_region_transaction_begin();
134 for (i = 0; i < 13; i++) {
135 pam_update(&d->pam_regions[i], i,
136 pd->config[I440FX_PAM + ((i + 1) / 2)]);
138 smram_update(&d->smram_region, pd->config[I440FX_SMRAM], d->smm_enabled);
139 memory_region_transaction_commit();
142 static void i440fx_set_smm(int val, void *arg)
144 PCII440FXState *d = arg;
145 PCIDevice *pd = PCI_DEVICE(d);
147 memory_region_transaction_begin();
148 smram_set_smm(&d->smm_enabled, val, pd->config[I440FX_SMRAM],
149 &d->smram_region);
150 memory_region_transaction_commit();
154 static void i440fx_write_config(PCIDevice *dev,
155 uint32_t address, uint32_t val, int len)
157 PCII440FXState *d = I440FX_PCI_DEVICE(dev);
159 /* XXX: implement SMRAM.D_LOCK */
160 pci_default_write_config(dev, address, val, len);
161 if (ranges_overlap(address, len, I440FX_PAM, I440FX_PAM_SIZE) ||
162 range_covers_byte(address, len, I440FX_SMRAM)) {
163 i440fx_update_memory_mappings(d);
167 static int i440fx_load_old(QEMUFile* f, void *opaque, int version_id)
169 PCII440FXState *d = opaque;
170 PCIDevice *pd = PCI_DEVICE(d);
171 int ret, i;
173 ret = pci_device_load(pd, f);
174 if (ret < 0)
175 return ret;
176 i440fx_update_memory_mappings(d);
177 qemu_get_8s(f, &d->smm_enabled);
179 if (version_id == 2) {
180 for (i = 0; i < PIIX_NUM_PIRQS; i++) {
181 qemu_get_be32(f); /* dummy load for compatibility */
185 return 0;
188 static int i440fx_post_load(void *opaque, int version_id)
190 PCII440FXState *d = opaque;
192 i440fx_update_memory_mappings(d);
193 return 0;
196 static const VMStateDescription vmstate_i440fx = {
197 .name = "I440FX",
198 .version_id = 3,
199 .minimum_version_id = 3,
200 .minimum_version_id_old = 1,
201 .load_state_old = i440fx_load_old,
202 .post_load = i440fx_post_load,
203 .fields = (VMStateField []) {
204 VMSTATE_PCI_DEVICE(parent_obj, PCII440FXState),
205 VMSTATE_UINT8(smm_enabled, PCII440FXState),
206 VMSTATE_END_OF_LIST()
210 static void i440fx_pcihost_initfn(Object *obj)
212 PCIHostState *s = PCI_HOST_BRIDGE(obj);
214 memory_region_init_io(&s->conf_mem, obj, &pci_host_conf_le_ops, s,
215 "pci-conf-idx", 4);
216 memory_region_init_io(&s->data_mem, obj, &pci_host_data_le_ops, s,
217 "pci-conf-data", 4);
220 static void i440fx_pcihost_realize(DeviceState *dev, Error **errp)
222 PCIHostState *s = PCI_HOST_BRIDGE(dev);
223 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
225 sysbus_add_io(sbd, 0xcf8, &s->conf_mem);
226 sysbus_init_ioports(sbd, 0xcf8, 4);
228 sysbus_add_io(sbd, 0xcfc, &s->data_mem);
229 sysbus_init_ioports(sbd, 0xcfc, 4);
232 static int i440fx_initfn(PCIDevice *dev)
234 PCII440FXState *d = I440FX_PCI_DEVICE(dev);
236 dev->config[I440FX_SMRAM] = 0x02;
238 cpu_smm_register(&i440fx_set_smm, d);
239 return 0;
242 static PCIBus *i440fx_common_init(const char *device_name,
243 PCII440FXState **pi440fx_state,
244 int *piix3_devfn,
245 ISABus **isa_bus, qemu_irq *pic,
246 MemoryRegion *address_space_mem,
247 MemoryRegion *address_space_io,
248 ram_addr_t ram_size,
249 hwaddr pci_hole_start,
250 hwaddr pci_hole_size,
251 hwaddr pci_hole64_start,
252 hwaddr pci_hole64_size,
253 MemoryRegion *pci_address_space,
254 MemoryRegion *ram_memory)
256 DeviceState *dev;
257 PCIBus *b;
258 PCIDevice *d;
259 PCIHostState *s;
260 PIIX3State *piix3;
261 PCII440FXState *f;
262 unsigned i;
264 dev = qdev_create(NULL, TYPE_I440FX_PCI_HOST_BRIDGE);
265 s = PCI_HOST_BRIDGE(dev);
266 b = pci_bus_new(dev, NULL, pci_address_space,
267 address_space_io, 0, TYPE_PCI_BUS);
268 s->bus = b;
269 object_property_add_child(qdev_get_machine(), "i440fx", OBJECT(dev), NULL);
270 qdev_init_nofail(dev);
272 d = pci_create_simple(b, 0, device_name);
273 *pi440fx_state = I440FX_PCI_DEVICE(d);
274 f = *pi440fx_state;
275 f->system_memory = address_space_mem;
276 f->pci_address_space = pci_address_space;
277 f->ram_memory = ram_memory;
278 memory_region_init_alias(&f->pci_hole, OBJECT(d), "pci-hole", f->pci_address_space,
279 pci_hole_start, pci_hole_size);
280 memory_region_add_subregion(f->system_memory, pci_hole_start, &f->pci_hole);
281 memory_region_init_alias(&f->pci_hole_64bit, OBJECT(d), "pci-hole64",
282 f->pci_address_space,
283 pci_hole64_start, pci_hole64_size);
284 if (pci_hole64_size) {
285 memory_region_add_subregion(f->system_memory, pci_hole64_start,
286 &f->pci_hole_64bit);
288 memory_region_init_alias(&f->smram_region, OBJECT(d), "smram-region",
289 f->pci_address_space, 0xa0000, 0x20000);
290 memory_region_add_subregion_overlap(f->system_memory, 0xa0000,
291 &f->smram_region, 1);
292 memory_region_set_enabled(&f->smram_region, false);
293 init_pam(dev, f->ram_memory, f->system_memory, f->pci_address_space,
294 &f->pam_regions[0], PAM_BIOS_BASE, PAM_BIOS_SIZE);
295 for (i = 0; i < 12; ++i) {
296 init_pam(dev, f->ram_memory, f->system_memory, f->pci_address_space,
297 &f->pam_regions[i+1], PAM_EXPAN_BASE + i * PAM_EXPAN_SIZE,
298 PAM_EXPAN_SIZE);
301 /* Xen supports additional interrupt routes from the PCI devices to
302 * the IOAPIC: the four pins of each PCI device on the bus are also
303 * connected to the IOAPIC directly.
304 * These additional routes can be discovered through ACPI. */
305 if (xen_enabled()) {
306 piix3 = DO_UPCAST(PIIX3State, dev,
307 pci_create_simple_multifunction(b, -1, true, "PIIX3-xen"));
308 pci_bus_irqs(b, xen_piix3_set_irq, xen_pci_slot_get_pirq,
309 piix3, XEN_PIIX_NUM_PIRQS);
310 } else {
311 piix3 = DO_UPCAST(PIIX3State, dev,
312 pci_create_simple_multifunction(b, -1, true, "PIIX3"));
313 pci_bus_irqs(b, piix3_set_irq, pci_slot_get_pirq, piix3,
314 PIIX_NUM_PIRQS);
315 pci_bus_set_route_irq_fn(b, piix3_route_intx_pin_to_irq);
317 piix3->pic = pic;
318 *isa_bus = ISA_BUS(qdev_get_child_bus(DEVICE(piix3), "isa.0"));
320 *piix3_devfn = piix3->dev.devfn;
322 ram_size = ram_size / 8 / 1024 / 1024;
323 if (ram_size > 255) {
324 ram_size = 255;
326 d->config[0x57] = ram_size;
328 i440fx_update_memory_mappings(f);
330 return b;
333 PCIBus *i440fx_init(PCII440FXState **pi440fx_state, int *piix3_devfn,
334 ISABus **isa_bus, qemu_irq *pic,
335 MemoryRegion *address_space_mem,
336 MemoryRegion *address_space_io,
337 ram_addr_t ram_size,
338 hwaddr pci_hole_start,
339 hwaddr pci_hole_size,
340 hwaddr pci_hole64_start,
341 hwaddr pci_hole64_size,
342 MemoryRegion *pci_memory, MemoryRegion *ram_memory)
345 PCIBus *b;
347 b = i440fx_common_init(TYPE_I440FX_PCI_DEVICE, pi440fx_state,
348 piix3_devfn, isa_bus, pic,
349 address_space_mem, address_space_io, ram_size,
350 pci_hole_start, pci_hole_size,
351 pci_hole64_start, pci_hole64_size,
352 pci_memory, ram_memory);
353 return b;
356 /* PIIX3 PCI to ISA bridge */
357 static void piix3_set_irq_pic(PIIX3State *piix3, int pic_irq)
359 qemu_set_irq(piix3->pic[pic_irq],
360 !!(piix3->pic_levels &
361 (((1ULL << PIIX_NUM_PIRQS) - 1) <<
362 (pic_irq * PIIX_NUM_PIRQS))));
365 static void piix3_set_irq_level(PIIX3State *piix3, int pirq, int level)
367 int pic_irq;
368 uint64_t mask;
370 pic_irq = piix3->dev.config[PIIX_PIRQC + pirq];
371 if (pic_irq >= PIIX_NUM_PIC_IRQS) {
372 return;
375 mask = 1ULL << ((pic_irq * PIIX_NUM_PIRQS) + pirq);
376 piix3->pic_levels &= ~mask;
377 piix3->pic_levels |= mask * !!level;
379 piix3_set_irq_pic(piix3, pic_irq);
382 static void piix3_set_irq(void *opaque, int pirq, int level)
384 PIIX3State *piix3 = opaque;
385 piix3_set_irq_level(piix3, pirq, level);
388 static PCIINTxRoute piix3_route_intx_pin_to_irq(void *opaque, int pin)
390 PIIX3State *piix3 = opaque;
391 int irq = piix3->dev.config[PIIX_PIRQC + pin];
392 PCIINTxRoute route;
394 if (irq < PIIX_NUM_PIC_IRQS) {
395 route.mode = PCI_INTX_ENABLED;
396 route.irq = irq;
397 } else {
398 route.mode = PCI_INTX_DISABLED;
399 route.irq = -1;
401 return route;
404 /* irq routing is changed. so rebuild bitmap */
405 static void piix3_update_irq_levels(PIIX3State *piix3)
407 int pirq;
409 piix3->pic_levels = 0;
410 for (pirq = 0; pirq < PIIX_NUM_PIRQS; pirq++) {
411 piix3_set_irq_level(piix3, pirq,
412 pci_bus_get_irq_level(piix3->dev.bus, pirq));
416 static void piix3_write_config(PCIDevice *dev,
417 uint32_t address, uint32_t val, int len)
419 pci_default_write_config(dev, address, val, len);
420 if (ranges_overlap(address, len, PIIX_PIRQC, 4)) {
421 PIIX3State *piix3 = DO_UPCAST(PIIX3State, dev, dev);
422 int pic_irq;
424 pci_bus_fire_intx_routing_notifier(piix3->dev.bus);
425 piix3_update_irq_levels(piix3);
426 for (pic_irq = 0; pic_irq < PIIX_NUM_PIC_IRQS; pic_irq++) {
427 piix3_set_irq_pic(piix3, pic_irq);
432 static void piix3_write_config_xen(PCIDevice *dev,
433 uint32_t address, uint32_t val, int len)
435 xen_piix_pci_write_config_client(address, val, len);
436 piix3_write_config(dev, address, val, len);
439 static void piix3_reset(void *opaque)
441 PIIX3State *d = opaque;
442 uint8_t *pci_conf = d->dev.config;
444 pci_conf[0x04] = 0x07; /* master, memory and I/O */
445 pci_conf[0x05] = 0x00;
446 pci_conf[0x06] = 0x00;
447 pci_conf[0x07] = 0x02; /* PCI_status_devsel_medium */
448 pci_conf[0x4c] = 0x4d;
449 pci_conf[0x4e] = 0x03;
450 pci_conf[0x4f] = 0x00;
451 pci_conf[0x60] = 0x80;
452 pci_conf[0x61] = 0x80;
453 pci_conf[0x62] = 0x80;
454 pci_conf[0x63] = 0x80;
455 pci_conf[0x69] = 0x02;
456 pci_conf[0x70] = 0x80;
457 pci_conf[0x76] = 0x0c;
458 pci_conf[0x77] = 0x0c;
459 pci_conf[0x78] = 0x02;
460 pci_conf[0x79] = 0x00;
461 pci_conf[0x80] = 0x00;
462 pci_conf[0x82] = 0x00;
463 pci_conf[0xa0] = 0x08;
464 pci_conf[0xa2] = 0x00;
465 pci_conf[0xa3] = 0x00;
466 pci_conf[0xa4] = 0x00;
467 pci_conf[0xa5] = 0x00;
468 pci_conf[0xa6] = 0x00;
469 pci_conf[0xa7] = 0x00;
470 pci_conf[0xa8] = 0x0f;
471 pci_conf[0xaa] = 0x00;
472 pci_conf[0xab] = 0x00;
473 pci_conf[0xac] = 0x00;
474 pci_conf[0xae] = 0x00;
476 d->pic_levels = 0;
477 d->rcr = 0;
480 static int piix3_post_load(void *opaque, int version_id)
482 PIIX3State *piix3 = opaque;
483 piix3_update_irq_levels(piix3);
484 return 0;
487 static void piix3_pre_save(void *opaque)
489 int i;
490 PIIX3State *piix3 = opaque;
492 for (i = 0; i < ARRAY_SIZE(piix3->pci_irq_levels_vmstate); i++) {
493 piix3->pci_irq_levels_vmstate[i] =
494 pci_bus_get_irq_level(piix3->dev.bus, i);
498 static bool piix3_rcr_needed(void *opaque)
500 PIIX3State *piix3 = opaque;
502 return (piix3->rcr != 0);
505 static const VMStateDescription vmstate_piix3_rcr = {
506 .name = "PIIX3/rcr",
507 .version_id = 1,
508 .minimum_version_id = 1,
509 .fields = (VMStateField []) {
510 VMSTATE_UINT8(rcr, PIIX3State),
511 VMSTATE_END_OF_LIST()
515 static const VMStateDescription vmstate_piix3 = {
516 .name = "PIIX3",
517 .version_id = 3,
518 .minimum_version_id = 2,
519 .minimum_version_id_old = 2,
520 .post_load = piix3_post_load,
521 .pre_save = piix3_pre_save,
522 .fields = (VMStateField[]) {
523 VMSTATE_PCI_DEVICE(dev, PIIX3State),
524 VMSTATE_INT32_ARRAY_V(pci_irq_levels_vmstate, PIIX3State,
525 PIIX_NUM_PIRQS, 3),
526 VMSTATE_END_OF_LIST()
528 .subsections = (VMStateSubsection[]) {
530 .vmsd = &vmstate_piix3_rcr,
531 .needed = piix3_rcr_needed,
533 { 0 }
538 static void rcr_write(void *opaque, hwaddr addr, uint64_t val, unsigned len)
540 PIIX3State *d = opaque;
542 if (val & 4) {
543 qemu_system_reset_request();
544 return;
546 d->rcr = val & 2; /* keep System Reset type only */
549 static uint64_t rcr_read(void *opaque, hwaddr addr, unsigned len)
551 PIIX3State *d = opaque;
553 return d->rcr;
556 static const MemoryRegionOps rcr_ops = {
557 .read = rcr_read,
558 .write = rcr_write,
559 .endianness = DEVICE_LITTLE_ENDIAN
562 static int piix3_initfn(PCIDevice *dev)
564 PIIX3State *d = DO_UPCAST(PIIX3State, dev, dev);
566 isa_bus_new(DEVICE(d), pci_address_space_io(dev));
568 memory_region_init_io(&d->rcr_mem, OBJECT(dev), &rcr_ops, d,
569 "piix3-reset-control", 1);
570 memory_region_add_subregion_overlap(pci_address_space_io(dev), RCR_IOPORT,
571 &d->rcr_mem, 1);
573 qemu_register_reset(piix3_reset, d);
574 return 0;
577 static void piix3_class_init(ObjectClass *klass, void *data)
579 DeviceClass *dc = DEVICE_CLASS(klass);
580 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
582 dc->desc = "ISA bridge";
583 dc->vmsd = &vmstate_piix3;
584 dc->no_user = 1,
585 k->no_hotplug = 1;
586 k->init = piix3_initfn;
587 k->config_write = piix3_write_config;
588 k->vendor_id = PCI_VENDOR_ID_INTEL;
589 /* 82371SB PIIX3 PCI-to-ISA bridge (Step A1) */
590 k->device_id = PCI_DEVICE_ID_INTEL_82371SB_0;
591 k->class_id = PCI_CLASS_BRIDGE_ISA;
594 static const TypeInfo piix3_info = {
595 .name = "PIIX3",
596 .parent = TYPE_PCI_DEVICE,
597 .instance_size = sizeof(PIIX3State),
598 .class_init = piix3_class_init,
601 static void piix3_xen_class_init(ObjectClass *klass, void *data)
603 DeviceClass *dc = DEVICE_CLASS(klass);
604 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
606 dc->desc = "ISA bridge";
607 dc->vmsd = &vmstate_piix3;
608 dc->no_user = 1;
609 k->no_hotplug = 1;
610 k->init = piix3_initfn;
611 k->config_write = piix3_write_config_xen;
612 k->vendor_id = PCI_VENDOR_ID_INTEL;
613 /* 82371SB PIIX3 PCI-to-ISA bridge (Step A1) */
614 k->device_id = PCI_DEVICE_ID_INTEL_82371SB_0;
615 k->class_id = PCI_CLASS_BRIDGE_ISA;
618 static const TypeInfo piix3_xen_info = {
619 .name = "PIIX3-xen",
620 .parent = TYPE_PCI_DEVICE,
621 .instance_size = sizeof(PIIX3State),
622 .class_init = piix3_xen_class_init,
625 static void i440fx_class_init(ObjectClass *klass, void *data)
627 DeviceClass *dc = DEVICE_CLASS(klass);
628 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
630 k->no_hotplug = 1;
631 k->init = i440fx_initfn;
632 k->config_write = i440fx_write_config;
633 k->vendor_id = PCI_VENDOR_ID_INTEL;
634 k->device_id = PCI_DEVICE_ID_INTEL_82441;
635 k->revision = 0x02;
636 k->class_id = PCI_CLASS_BRIDGE_HOST;
637 dc->desc = "Host bridge";
638 dc->no_user = 1;
639 dc->vmsd = &vmstate_i440fx;
642 static const TypeInfo i440fx_info = {
643 .name = TYPE_I440FX_PCI_DEVICE,
644 .parent = TYPE_PCI_DEVICE,
645 .instance_size = sizeof(PCII440FXState),
646 .class_init = i440fx_class_init,
649 static const char *i440fx_pcihost_root_bus_path(PCIHostState *host_bridge,
650 PCIBus *rootbus)
652 /* For backwards compat with old device paths */
653 return "0000";
656 static void i440fx_pcihost_class_init(ObjectClass *klass, void *data)
658 DeviceClass *dc = DEVICE_CLASS(klass);
659 PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_CLASS(klass);
661 hc->root_bus_path = i440fx_pcihost_root_bus_path;
662 dc->realize = i440fx_pcihost_realize;
663 dc->fw_name = "pci";
664 dc->no_user = 1;
667 static const TypeInfo i440fx_pcihost_info = {
668 .name = TYPE_I440FX_PCI_HOST_BRIDGE,
669 .parent = TYPE_PCI_HOST_BRIDGE,
670 .instance_size = sizeof(I440FXState),
671 .instance_init = i440fx_pcihost_initfn,
672 .class_init = i440fx_pcihost_class_init,
675 static void i440fx_register_types(void)
677 type_register_static(&i440fx_info);
678 type_register_static(&piix3_info);
679 type_register_static(&piix3_xen_info);
680 type_register_static(&i440fx_pcihost_info);
683 type_init(i440fx_register_types)