2 * QEMU RTL8139 emulation
4 * Copyright (c) 2006 Igor Kovalenko
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25 * 2006-Jan-28 Mark Malakanov : TSAD and CSCR implementation (for Windows driver)
27 * 2006-Apr-28 Juergen Lock : EEPROM emulation changes for FreeBSD driver
28 * HW revision ID changes for FreeBSD driver
30 * 2006-Jul-01 Igor Kovalenko : Implemented loopback mode for FreeBSD driver
31 * Corrected packet transfer reassembly routine for 8139C+ mode
32 * Rearranged debugging print statements
33 * Implemented PCI timer interrupt (disabled by default)
34 * Implemented Tally Counters, increased VM load/save version
35 * Implemented IP/TCP/UDP checksum task offloading
37 * 2006-Jul-04 Igor Kovalenko : Implemented TCP segmentation offloading
38 * Fixed MTU=1500 for produced ethernet frames
40 * 2006-Jul-09 Igor Kovalenko : Fixed TCP header length calculation while processing
41 * segmentation offloading
42 * Removed slirp.h dependency
43 * Added rx/tx buffer reset when enabling rx/tx operation
45 * 2010-Feb-04 Frediano Ziglio: Rewrote timer support using QEMU timer only
46 * when strictly needed (required for for
52 #include "qemu-timer.h"
57 /* debug RTL8139 card */
58 //#define DEBUG_RTL8139 1
60 #define PCI_FREQUENCY 33000000L
62 /* debug RTL8139 card C+ mode only */
63 //#define DEBUG_RTL8139CP 1
65 /* Calculate CRCs properly on Rx packets */
66 #define RTL8139_CALCULATE_RXCRC 1
68 #if defined(RTL8139_CALCULATE_RXCRC)
73 #define SET_MASKED(input, mask, curr) \
74 ( ( (input) & ~(mask) ) | ( (curr) & (mask) ) )
76 /* arg % size for size which is a power of 2 */
77 #define MOD2(input, size) \
78 ( ( input ) & ( size - 1 ) )
80 #if defined (DEBUG_RTL8139)
81 # define DEBUG_PRINT(x) do { printf x ; } while (0)
83 # define DEBUG_PRINT(x)
86 /* Symbolic offsets to registers. */
87 enum RTL8139_registers
{
88 MAC0
= 0, /* Ethernet hardware address. */
89 MAR0
= 8, /* Multicast filter. */
90 TxStatus0
= 0x10,/* Transmit status (Four 32bit registers). C mode only */
91 /* Dump Tally Conter control register(64bit). C+ mode only */
92 TxAddr0
= 0x20, /* Tx descriptors (also four 32bit). */
101 Timer
= 0x48, /* A general-purpose counter. */
102 RxMissed
= 0x4C, /* 24 bits valid, write clears. */
109 Config4
= 0x5A, /* absent on RTL-8139A */
112 PCIRevisionID
= 0x5E,
113 TxSummary
= 0x60, /* TSAD register. Transmit Status of All Descriptors*/
114 BasicModeCtrl
= 0x62,
115 BasicModeStatus
= 0x64,
118 NWayExpansion
= 0x6A,
119 /* Undocumented registers, but required for proper operation. */
120 FIFOTMS
= 0x70, /* FIFO Control and test. */
121 CSCR
= 0x74, /* Chip Status and Configuration Register. */
123 PARA7c
= 0x7c, /* Magic transceiver parameter register. */
124 Config5
= 0xD8, /* absent on RTL-8139A */
126 TxPoll
= 0xD9, /* Tell chip to check Tx descriptors for work */
127 RxMaxSize
= 0xDA, /* Max size of an Rx packet (8169 only) */
128 CpCmd
= 0xE0, /* C+ Command register (C+ mode only) */
129 IntrMitigate
= 0xE2, /* rx/tx interrupt mitigation control */
130 RxRingAddrLO
= 0xE4, /* 64-bit start addr of Rx ring */
131 RxRingAddrHI
= 0xE8, /* 64-bit start addr of Rx ring */
132 TxThresh
= 0xEC, /* Early Tx threshold */
136 MultiIntrClear
= 0xF000,
138 Config1Clear
= (1<<7)|(1<<6)|(1<<3)|(1<<2)|(1<<1),
150 CPlusRxVLAN
= 0x0040, /* enable receive VLAN detagging */
151 CPlusRxChkSum
= 0x0020, /* enable receive checksum offloading */
156 /* Interrupt register bits, using my own meaningful names. */
157 enum IntrStatusBits
{
168 RxAckBits
= RxFIFOOver
| RxOverflow
| RxOK
,
175 TxOutOfWindow
= 0x20000000,
176 TxAborted
= 0x40000000,
177 TxCarrierLost
= 0x80000000,
180 RxMulticast
= 0x8000,
182 RxBroadcast
= 0x2000,
183 RxBadSymbol
= 0x0020,
191 /* Bits in RxConfig. */
195 AcceptBroadcast
= 0x08,
196 AcceptMulticast
= 0x04,
198 AcceptAllPhys
= 0x01,
201 /* Bits in TxConfig. */
202 enum tx_config_bits
{
204 /* Interframe Gap Time. Only TxIFG96 doesn't violate IEEE 802.3 */
206 TxIFG84
= (0 << TxIFGShift
), /* 8.4us / 840ns (10 / 100Mbps) */
207 TxIFG88
= (1 << TxIFGShift
), /* 8.8us / 880ns (10 / 100Mbps) */
208 TxIFG92
= (2 << TxIFGShift
), /* 9.2us / 920ns (10 / 100Mbps) */
209 TxIFG96
= (3 << TxIFGShift
), /* 9.6us / 960ns (10 / 100Mbps) */
211 TxLoopBack
= (1 << 18) | (1 << 17), /* enable loopback test mode */
212 TxCRC
= (1 << 16), /* DISABLE appending CRC to end of Tx packets */
213 TxClearAbt
= (1 << 0), /* Clear abort (WO) */
214 TxDMAShift
= 8, /* DMA burst value (0-7) is shifted this many bits */
215 TxRetryShift
= 4, /* TXRR value (0-15) is shifted this many bits */
217 TxVersionMask
= 0x7C800000, /* mask out version bits 30-26, 23 */
221 /* Transmit Status of All Descriptors (TSAD) Register */
223 TSAD_TOK3
= 1<<15, // TOK bit of Descriptor 3
224 TSAD_TOK2
= 1<<14, // TOK bit of Descriptor 2
225 TSAD_TOK1
= 1<<13, // TOK bit of Descriptor 1
226 TSAD_TOK0
= 1<<12, // TOK bit of Descriptor 0
227 TSAD_TUN3
= 1<<11, // TUN bit of Descriptor 3
228 TSAD_TUN2
= 1<<10, // TUN bit of Descriptor 2
229 TSAD_TUN1
= 1<<9, // TUN bit of Descriptor 1
230 TSAD_TUN0
= 1<<8, // TUN bit of Descriptor 0
231 TSAD_TABT3
= 1<<07, // TABT bit of Descriptor 3
232 TSAD_TABT2
= 1<<06, // TABT bit of Descriptor 2
233 TSAD_TABT1
= 1<<05, // TABT bit of Descriptor 1
234 TSAD_TABT0
= 1<<04, // TABT bit of Descriptor 0
235 TSAD_OWN3
= 1<<03, // OWN bit of Descriptor 3
236 TSAD_OWN2
= 1<<02, // OWN bit of Descriptor 2
237 TSAD_OWN1
= 1<<01, // OWN bit of Descriptor 1
238 TSAD_OWN0
= 1<<00, // OWN bit of Descriptor 0
242 /* Bits in Config1 */
244 Cfg1_PM_Enable
= 0x01,
245 Cfg1_VPD_Enable
= 0x02,
248 LWAKE
= 0x10, /* not on 8139, 8139A */
249 Cfg1_Driver_Load
= 0x20,
252 SLEEP
= (1 << 1), /* only on 8139, 8139A */
253 PWRDN
= (1 << 0), /* only on 8139, 8139A */
256 /* Bits in Config3 */
258 Cfg3_FBtBEn
= (1 << 0), /* 1 = Fast Back to Back */
259 Cfg3_FuncRegEn
= (1 << 1), /* 1 = enable CardBus Function registers */
260 Cfg3_CLKRUN_En
= (1 << 2), /* 1 = enable CLKRUN */
261 Cfg3_CardB_En
= (1 << 3), /* 1 = enable CardBus registers */
262 Cfg3_LinkUp
= (1 << 4), /* 1 = wake up on link up */
263 Cfg3_Magic
= (1 << 5), /* 1 = wake up on Magic Packet (tm) */
264 Cfg3_PARM_En
= (1 << 6), /* 0 = software can set twister parameters */
265 Cfg3_GNTSel
= (1 << 7), /* 1 = delay 1 clock from PCI GNT signal */
268 /* Bits in Config4 */
270 LWPTN
= (1 << 2), /* not on 8139, 8139A */
273 /* Bits in Config5 */
275 Cfg5_PME_STS
= (1 << 0), /* 1 = PCI reset resets PME_Status */
276 Cfg5_LANWake
= (1 << 1), /* 1 = enable LANWake signal */
277 Cfg5_LDPS
= (1 << 2), /* 0 = save power when link is down */
278 Cfg5_FIFOAddrPtr
= (1 << 3), /* Realtek internal SRAM testing */
279 Cfg5_UWF
= (1 << 4), /* 1 = accept unicast wakeup frame */
280 Cfg5_MWF
= (1 << 5), /* 1 = accept multicast wakeup frame */
281 Cfg5_BWF
= (1 << 6), /* 1 = accept broadcast wakeup frame */
285 /* rx fifo threshold */
287 RxCfgFIFONone
= (7 << RxCfgFIFOShift
),
291 RxCfgDMAUnlimited
= (7 << RxCfgDMAShift
),
293 /* rx ring buffer length */
295 RxCfgRcv16K
= (1 << 11),
296 RxCfgRcv32K
= (1 << 12),
297 RxCfgRcv64K
= (1 << 11) | (1 << 12),
299 /* Disable packet wrap at end of Rx buffer. (not possible with 64k) */
303 /* Twister tuning parameters from RealTek.
304 Completely undocumented, but required to tune bad links on some boards. */
307 CSCR_LinkOKBit = 0x0400,
308 CSCR_LinkChangeBit = 0x0800,
309 CSCR_LinkStatusBits = 0x0f000,
310 CSCR_LinkDownOffCmd = 0x003c0,
311 CSCR_LinkDownCmd = 0x0f3c0,
314 CSCR_Testfun
= 1<<15, /* 1 = Auto-neg speeds up internal timer, WO, def 0 */
315 CSCR_LD
= 1<<9, /* Active low TPI link disable signal. When low, TPI still transmits link pulses and TPI stays in good link state. def 1*/
316 CSCR_HEART_BIT
= 1<<8, /* 1 = HEART BEAT enable, 0 = HEART BEAT disable. HEART BEAT function is only valid in 10Mbps mode. def 1*/
317 CSCR_JBEN
= 1<<7, /* 1 = enable jabber function. 0 = disable jabber function, def 1*/
318 CSCR_F_LINK_100
= 1<<6, /* Used to login force good link in 100Mbps for diagnostic purposes. 1 = DISABLE, 0 = ENABLE. def 1*/
319 CSCR_F_Connect
= 1<<5, /* Assertion of this bit forces the disconnect function to be bypassed. def 0*/
320 CSCR_Con_status
= 1<<3, /* This bit indicates the status of the connection. 1 = valid connected link detected; 0 = disconnected link detected. RO def 0*/
321 CSCR_Con_status_En
= 1<<2, /* Assertion of this bit configures LED1 pin to indicate connection status. def 0*/
322 CSCR_PASS_SCR
= 1<<0, /* Bypass Scramble, def 0*/
327 Cfg9346_Unlock
= 0xC0,
344 HasHltClk
= (1 << 0),
348 #define HW_REVID(b30, b29, b28, b27, b26, b23, b22) \
349 (b30<<30 | b29<<29 | b28<<28 | b27<<27 | b26<<26 | b23<<23 | b22<<22)
350 #define HW_REVID_MASK HW_REVID(1, 1, 1, 1, 1, 1, 1)
352 #define RTL8139_PCI_REVID_8139 0x10
353 #define RTL8139_PCI_REVID_8139CPLUS 0x20
355 #define RTL8139_PCI_REVID RTL8139_PCI_REVID_8139CPLUS
357 /* Size is 64 * 16bit words */
358 #define EEPROM_9346_ADDR_BITS 6
359 #define EEPROM_9346_SIZE (1 << EEPROM_9346_ADDR_BITS)
360 #define EEPROM_9346_ADDR_MASK (EEPROM_9346_SIZE - 1)
362 enum Chip9346Operation
364 Chip9346_op_mask
= 0xc0, /* 10 zzzzzz */
365 Chip9346_op_read
= 0x80, /* 10 AAAAAA */
366 Chip9346_op_write
= 0x40, /* 01 AAAAAA D(15)..D(0) */
367 Chip9346_op_ext_mask
= 0xf0, /* 11 zzzzzz */
368 Chip9346_op_write_enable
= 0x30, /* 00 11zzzz */
369 Chip9346_op_write_all
= 0x10, /* 00 01zzzz */
370 Chip9346_op_write_disable
= 0x00, /* 00 00zzzz */
376 Chip9346_enter_command_mode
,
377 Chip9346_read_command
,
378 Chip9346_data_read
, /* from output register */
379 Chip9346_data_write
, /* to input register, then to contents at specified address */
380 Chip9346_data_write_all
, /* to input register, then filling contents */
383 typedef struct EEprom9346
385 uint16_t contents
[EEPROM_9346_SIZE
];
398 typedef struct RTL8139TallyCounters
414 } RTL8139TallyCounters
;
416 /* Clears all tally counters */
417 static void RTL8139TallyCounters_clear(RTL8139TallyCounters
* counters
);
419 /* Writes tally counters to specified physical memory address */
420 static void RTL8139TallyCounters_physical_memory_write(target_phys_addr_t tc_addr
, RTL8139TallyCounters
* counters
);
422 typedef struct RTL8139State
{
424 uint8_t phys
[8]; /* mac address */
425 uint8_t mult
[8]; /* multicast mask array */
427 uint32_t TxStatus
[4]; /* TxStatus0 in C mode*/ /* also DTCCR[0] and DTCCR[1] in C+ mode */
428 uint32_t TxAddr
[4]; /* TxAddr0 */
429 uint32_t RxBuf
; /* Receive buffer */
430 uint32_t RxBufferSize
;/* internal variable, receive ring buffer size in C mode */
450 uint8_t clock_enabled
;
451 uint8_t bChipCmdState
;
455 uint16_t BasicModeCtrl
;
456 uint16_t BasicModeStatus
;
459 uint16_t NWayExpansion
;
466 int rtl8139_mmio_io_addr
;
472 uint32_t cplus_enabled
;
474 uint32_t currCPlusRxDesc
;
475 uint32_t currCPlusTxDesc
;
477 uint32_t RxRingAddrLO
;
478 uint32_t RxRingAddrHI
;
487 RTL8139TallyCounters tally_counters
;
489 /* Non-persistent data */
490 uint8_t *cplus_txbuffer
;
491 int cplus_txbuffer_len
;
492 int cplus_txbuffer_offset
;
494 /* PCI interrupt timer */
498 /* Support migration to/from old versions */
499 int rtl8139_mmio_io_addr_dummy
;
502 static void rtl8139_set_next_tctr_time(RTL8139State
*s
, int64_t current_time
);
504 static void prom9346_decode_command(EEprom9346
*eeprom
, uint8_t command
)
506 DEBUG_PRINT(("RTL8139: eeprom command 0x%02x\n", command
));
508 switch (command
& Chip9346_op_mask
)
510 case Chip9346_op_read
:
512 eeprom
->address
= command
& EEPROM_9346_ADDR_MASK
;
513 eeprom
->output
= eeprom
->contents
[eeprom
->address
];
516 eeprom
->mode
= Chip9346_data_read
;
517 DEBUG_PRINT(("RTL8139: eeprom read from address 0x%02x data=0x%04x\n",
518 eeprom
->address
, eeprom
->output
));
522 case Chip9346_op_write
:
524 eeprom
->address
= command
& EEPROM_9346_ADDR_MASK
;
527 eeprom
->mode
= Chip9346_none
; /* Chip9346_data_write */
528 DEBUG_PRINT(("RTL8139: eeprom begin write to address 0x%02x\n",
533 eeprom
->mode
= Chip9346_none
;
534 switch (command
& Chip9346_op_ext_mask
)
536 case Chip9346_op_write_enable
:
537 DEBUG_PRINT(("RTL8139: eeprom write enabled\n"));
539 case Chip9346_op_write_all
:
540 DEBUG_PRINT(("RTL8139: eeprom begin write all\n"));
542 case Chip9346_op_write_disable
:
543 DEBUG_PRINT(("RTL8139: eeprom write disabled\n"));
550 static void prom9346_shift_clock(EEprom9346
*eeprom
)
552 int bit
= eeprom
->eedi
?1:0;
556 DEBUG_PRINT(("eeprom: tick %d eedi=%d eedo=%d\n", eeprom
->tick
, eeprom
->eedi
, eeprom
->eedo
));
558 switch (eeprom
->mode
)
560 case Chip9346_enter_command_mode
:
563 eeprom
->mode
= Chip9346_read_command
;
566 DEBUG_PRINT(("eeprom: +++ synchronized, begin command read\n"));
570 case Chip9346_read_command
:
571 eeprom
->input
= (eeprom
->input
<< 1) | (bit
& 1);
572 if (eeprom
->tick
== 8)
574 prom9346_decode_command(eeprom
, eeprom
->input
& 0xff);
578 case Chip9346_data_read
:
579 eeprom
->eedo
= (eeprom
->output
& 0x8000)?1:0;
580 eeprom
->output
<<= 1;
581 if (eeprom
->tick
== 16)
584 // the FreeBSD drivers (rl and re) don't explicitly toggle
585 // CS between reads (or does setting Cfg9346 to 0 count too?),
586 // so we need to enter wait-for-command state here
587 eeprom
->mode
= Chip9346_enter_command_mode
;
591 DEBUG_PRINT(("eeprom: +++ end of read, awaiting next command\n"));
593 // original behaviour
595 eeprom
->address
&= EEPROM_9346_ADDR_MASK
;
596 eeprom
->output
= eeprom
->contents
[eeprom
->address
];
599 DEBUG_PRINT(("eeprom: +++ read next address 0x%02x data=0x%04x\n",
600 eeprom
->address
, eeprom
->output
));
605 case Chip9346_data_write
:
606 eeprom
->input
= (eeprom
->input
<< 1) | (bit
& 1);
607 if (eeprom
->tick
== 16)
609 DEBUG_PRINT(("RTL8139: eeprom write to address 0x%02x data=0x%04x\n",
610 eeprom
->address
, eeprom
->input
));
612 eeprom
->contents
[eeprom
->address
] = eeprom
->input
;
613 eeprom
->mode
= Chip9346_none
; /* waiting for next command after CS cycle */
619 case Chip9346_data_write_all
:
620 eeprom
->input
= (eeprom
->input
<< 1) | (bit
& 1);
621 if (eeprom
->tick
== 16)
624 for (i
= 0; i
< EEPROM_9346_SIZE
; i
++)
626 eeprom
->contents
[i
] = eeprom
->input
;
628 DEBUG_PRINT(("RTL8139: eeprom filled with data=0x%04x\n",
631 eeprom
->mode
= Chip9346_enter_command_mode
;
642 static int prom9346_get_wire(RTL8139State
*s
)
644 EEprom9346
*eeprom
= &s
->eeprom
;
651 /* FIXME: This should be merged into/replaced by eeprom93xx.c. */
652 static void prom9346_set_wire(RTL8139State
*s
, int eecs
, int eesk
, int eedi
)
654 EEprom9346
*eeprom
= &s
->eeprom
;
655 uint8_t old_eecs
= eeprom
->eecs
;
656 uint8_t old_eesk
= eeprom
->eesk
;
662 DEBUG_PRINT(("eeprom: +++ wires CS=%d SK=%d DI=%d DO=%d\n",
663 eeprom
->eecs
, eeprom
->eesk
, eeprom
->eedi
, eeprom
->eedo
));
665 if (!old_eecs
&& eecs
)
667 /* Synchronize start */
671 eeprom
->mode
= Chip9346_enter_command_mode
;
673 DEBUG_PRINT(("=== eeprom: begin access, enter command mode\n"));
678 DEBUG_PRINT(("=== eeprom: end access\n"));
682 if (!old_eesk
&& eesk
)
685 prom9346_shift_clock(eeprom
);
689 static void rtl8139_update_irq(RTL8139State
*s
)
692 isr
= (s
->IntrStatus
& s
->IntrMask
) & 0xffff;
694 DEBUG_PRINT(("RTL8139: Set IRQ to %d (%04x %04x)\n",
695 isr
? 1 : 0, s
->IntrStatus
, s
->IntrMask
));
697 qemu_set_irq(s
->dev
.irq
[0], (isr
!= 0));
700 #define POLYNOMIAL 0x04c11db6
704 static int compute_mcast_idx(const uint8_t *ep
)
711 for (i
= 0; i
< 6; i
++) {
713 for (j
= 0; j
< 8; j
++) {
714 carry
= ((crc
& 0x80000000L
) ? 1 : 0) ^ (b
& 0x01);
718 crc
= ((crc
^ POLYNOMIAL
) | carry
);
724 static int rtl8139_RxWrap(RTL8139State
*s
)
726 /* wrapping enabled; assume 1.5k more buffer space if size < 65536 */
727 return (s
->RxConfig
& (1 << 7));
730 static int rtl8139_receiver_enabled(RTL8139State
*s
)
732 return s
->bChipCmdState
& CmdRxEnb
;
735 static int rtl8139_transmitter_enabled(RTL8139State
*s
)
737 return s
->bChipCmdState
& CmdTxEnb
;
740 static int rtl8139_cp_receiver_enabled(RTL8139State
*s
)
742 return s
->CpCmd
& CPlusRxEnb
;
745 static int rtl8139_cp_transmitter_enabled(RTL8139State
*s
)
747 return s
->CpCmd
& CPlusTxEnb
;
750 static void rtl8139_write_buffer(RTL8139State
*s
, const void *buf
, int size
)
752 if (s
->RxBufAddr
+ size
> s
->RxBufferSize
)
754 int wrapped
= MOD2(s
->RxBufAddr
+ size
, s
->RxBufferSize
);
756 /* write packet data */
757 if (wrapped
&& !(s
->RxBufferSize
< 65536 && rtl8139_RxWrap(s
)))
759 DEBUG_PRINT((">>> RTL8139: rx packet wrapped in buffer at %d\n", size
-wrapped
));
763 cpu_physical_memory_write( s
->RxBuf
+ s
->RxBufAddr
,
767 /* reset buffer pointer */
770 cpu_physical_memory_write( s
->RxBuf
+ s
->RxBufAddr
,
771 buf
+ (size
-wrapped
), wrapped
);
773 s
->RxBufAddr
= wrapped
;
779 /* non-wrapping path or overwrapping enabled */
780 cpu_physical_memory_write( s
->RxBuf
+ s
->RxBufAddr
, buf
, size
);
782 s
->RxBufAddr
+= size
;
785 #define MIN_BUF_SIZE 60
786 static inline target_phys_addr_t
rtl8139_addr64(uint32_t low
, uint32_t high
)
788 #if TARGET_PHYS_ADDR_BITS > 32
789 return low
| ((target_phys_addr_t
)high
<< 32);
795 static int rtl8139_can_receive(VLANClientState
*nc
)
797 RTL8139State
*s
= DO_UPCAST(NICState
, nc
, nc
)->opaque
;
800 /* Receive (drop) packets if card is disabled. */
801 if (!s
->clock_enabled
)
803 if (!rtl8139_receiver_enabled(s
))
806 if (rtl8139_cp_receiver_enabled(s
)) {
807 /* ??? Flow control not implemented in c+ mode.
808 This is a hack to work around slirp deficiencies anyway. */
811 avail
= MOD2(s
->RxBufferSize
+ s
->RxBufPtr
- s
->RxBufAddr
,
813 return (avail
== 0 || avail
>= 1514);
817 static ssize_t
rtl8139_do_receive(VLANClientState
*nc
, const uint8_t *buf
, size_t size_
, int do_interrupt
)
819 RTL8139State
*s
= DO_UPCAST(NICState
, nc
, nc
)->opaque
;
822 uint32_t packet_header
= 0;
825 static const uint8_t broadcast_macaddr
[6] =
826 { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
828 DEBUG_PRINT((">>> RTL8139: received len=%d\n", size
));
830 /* test if board clock is stopped */
831 if (!s
->clock_enabled
)
833 DEBUG_PRINT(("RTL8139: stopped ==========================\n"));
837 /* first check if receiver is enabled */
839 if (!rtl8139_receiver_enabled(s
))
841 DEBUG_PRINT(("RTL8139: receiver disabled ================\n"));
845 /* XXX: check this */
846 if (s
->RxConfig
& AcceptAllPhys
) {
847 /* promiscuous: receive all */
848 DEBUG_PRINT((">>> RTL8139: packet received in promiscuous mode\n"));
851 if (!memcmp(buf
, broadcast_macaddr
, 6)) {
852 /* broadcast address */
853 if (!(s
->RxConfig
& AcceptBroadcast
))
855 DEBUG_PRINT((">>> RTL8139: broadcast packet rejected\n"));
857 /* update tally counter */
858 ++s
->tally_counters
.RxERR
;
863 packet_header
|= RxBroadcast
;
865 DEBUG_PRINT((">>> RTL8139: broadcast packet received\n"));
867 /* update tally counter */
868 ++s
->tally_counters
.RxOkBrd
;
870 } else if (buf
[0] & 0x01) {
872 if (!(s
->RxConfig
& AcceptMulticast
))
874 DEBUG_PRINT((">>> RTL8139: multicast packet rejected\n"));
876 /* update tally counter */
877 ++s
->tally_counters
.RxERR
;
882 int mcast_idx
= compute_mcast_idx(buf
);
884 if (!(s
->mult
[mcast_idx
>> 3] & (1 << (mcast_idx
& 7))))
886 DEBUG_PRINT((">>> RTL8139: multicast address mismatch\n"));
888 /* update tally counter */
889 ++s
->tally_counters
.RxERR
;
894 packet_header
|= RxMulticast
;
896 DEBUG_PRINT((">>> RTL8139: multicast packet received\n"));
898 /* update tally counter */
899 ++s
->tally_counters
.RxOkMul
;
901 } else if (s
->phys
[0] == buf
[0] &&
902 s
->phys
[1] == buf
[1] &&
903 s
->phys
[2] == buf
[2] &&
904 s
->phys
[3] == buf
[3] &&
905 s
->phys
[4] == buf
[4] &&
906 s
->phys
[5] == buf
[5]) {
908 if (!(s
->RxConfig
& AcceptMyPhys
))
910 DEBUG_PRINT((">>> RTL8139: rejecting physical address matching packet\n"));
912 /* update tally counter */
913 ++s
->tally_counters
.RxERR
;
918 packet_header
|= RxPhysical
;
920 DEBUG_PRINT((">>> RTL8139: physical address matching packet received\n"));
922 /* update tally counter */
923 ++s
->tally_counters
.RxOkPhy
;
927 DEBUG_PRINT((">>> RTL8139: unknown packet\n"));
929 /* update tally counter */
930 ++s
->tally_counters
.RxERR
;
936 /* if too small buffer, then expand it */
937 if (size
< MIN_BUF_SIZE
) {
938 memcpy(buf1
, buf
, size
);
939 memset(buf1
+ size
, 0, MIN_BUF_SIZE
- size
);
944 if (rtl8139_cp_receiver_enabled(s
))
946 DEBUG_PRINT(("RTL8139: in C+ Rx mode ================\n"));
948 /* begin C+ receiver mode */
950 /* w0 ownership flag */
951 #define CP_RX_OWN (1<<31)
952 /* w0 end of ring flag */
953 #define CP_RX_EOR (1<<30)
954 /* w0 bits 0...12 : buffer size */
955 #define CP_RX_BUFFER_SIZE_MASK ((1<<13) - 1)
956 /* w1 tag available flag */
957 #define CP_RX_TAVA (1<<16)
958 /* w1 bits 0...15 : VLAN tag */
959 #define CP_RX_VLAN_TAG_MASK ((1<<16) - 1)
960 /* w2 low 32bit of Rx buffer ptr */
961 /* w3 high 32bit of Rx buffer ptr */
963 int descriptor
= s
->currCPlusRxDesc
;
964 target_phys_addr_t cplus_rx_ring_desc
;
966 cplus_rx_ring_desc
= rtl8139_addr64(s
->RxRingAddrLO
, s
->RxRingAddrHI
);
967 cplus_rx_ring_desc
+= 16 * descriptor
;
969 DEBUG_PRINT(("RTL8139: +++ C+ mode reading RX descriptor %d from host memory at %08x %08x = %016" PRIx64
"\n",
970 descriptor
, s
->RxRingAddrHI
, s
->RxRingAddrLO
, (uint64_t)cplus_rx_ring_desc
));
972 uint32_t val
, rxdw0
,rxdw1
,rxbufLO
,rxbufHI
;
974 cpu_physical_memory_read(cplus_rx_ring_desc
, (uint8_t *)&val
, 4);
975 rxdw0
= le32_to_cpu(val
);
976 cpu_physical_memory_read(cplus_rx_ring_desc
+4, (uint8_t *)&val
, 4);
977 rxdw1
= le32_to_cpu(val
);
978 cpu_physical_memory_read(cplus_rx_ring_desc
+8, (uint8_t *)&val
, 4);
979 rxbufLO
= le32_to_cpu(val
);
980 cpu_physical_memory_read(cplus_rx_ring_desc
+12, (uint8_t *)&val
, 4);
981 rxbufHI
= le32_to_cpu(val
);
983 DEBUG_PRINT(("RTL8139: +++ C+ mode RX descriptor %d %08x %08x %08x %08x\n",
985 rxdw0
, rxdw1
, rxbufLO
, rxbufHI
));
987 if (!(rxdw0
& CP_RX_OWN
))
989 DEBUG_PRINT(("RTL8139: C+ Rx mode : descriptor %d is owned by host\n", descriptor
));
991 s
->IntrStatus
|= RxOverflow
;
994 /* update tally counter */
995 ++s
->tally_counters
.RxERR
;
996 ++s
->tally_counters
.MissPkt
;
998 rtl8139_update_irq(s
);
1002 uint32_t rx_space
= rxdw0
& CP_RX_BUFFER_SIZE_MASK
;
1004 /* TODO: scatter the packet over available receive ring descriptors space */
1006 if (size
+4 > rx_space
)
1008 DEBUG_PRINT(("RTL8139: C+ Rx mode : descriptor %d size %d received %d + 4\n",
1009 descriptor
, rx_space
, size
));
1011 s
->IntrStatus
|= RxOverflow
;
1014 /* update tally counter */
1015 ++s
->tally_counters
.RxERR
;
1016 ++s
->tally_counters
.MissPkt
;
1018 rtl8139_update_irq(s
);
1022 target_phys_addr_t rx_addr
= rtl8139_addr64(rxbufLO
, rxbufHI
);
1024 /* receive/copy to target memory */
1025 cpu_physical_memory_write( rx_addr
, buf
, size
);
1027 if (s
->CpCmd
& CPlusRxChkSum
)
1029 /* do some packet checksumming */
1032 /* write checksum */
1033 #if defined (RTL8139_CALCULATE_RXCRC)
1034 val
= cpu_to_le32(crc32(0, buf
, size
));
1038 cpu_physical_memory_write( rx_addr
+size
, (uint8_t *)&val
, 4);
1040 /* first segment of received packet flag */
1041 #define CP_RX_STATUS_FS (1<<29)
1042 /* last segment of received packet flag */
1043 #define CP_RX_STATUS_LS (1<<28)
1044 /* multicast packet flag */
1045 #define CP_RX_STATUS_MAR (1<<26)
1046 /* physical-matching packet flag */
1047 #define CP_RX_STATUS_PAM (1<<25)
1048 /* broadcast packet flag */
1049 #define CP_RX_STATUS_BAR (1<<24)
1050 /* runt packet flag */
1051 #define CP_RX_STATUS_RUNT (1<<19)
1052 /* crc error flag */
1053 #define CP_RX_STATUS_CRC (1<<18)
1054 /* IP checksum error flag */
1055 #define CP_RX_STATUS_IPF (1<<15)
1056 /* UDP checksum error flag */
1057 #define CP_RX_STATUS_UDPF (1<<14)
1058 /* TCP checksum error flag */
1059 #define CP_RX_STATUS_TCPF (1<<13)
1061 /* transfer ownership to target */
1062 rxdw0
&= ~CP_RX_OWN
;
1064 /* set first segment bit */
1065 rxdw0
|= CP_RX_STATUS_FS
;
1067 /* set last segment bit */
1068 rxdw0
|= CP_RX_STATUS_LS
;
1070 /* set received packet type flags */
1071 if (packet_header
& RxBroadcast
)
1072 rxdw0
|= CP_RX_STATUS_BAR
;
1073 if (packet_header
& RxMulticast
)
1074 rxdw0
|= CP_RX_STATUS_MAR
;
1075 if (packet_header
& RxPhysical
)
1076 rxdw0
|= CP_RX_STATUS_PAM
;
1078 /* set received size */
1079 rxdw0
&= ~CP_RX_BUFFER_SIZE_MASK
;
1082 /* reset VLAN tag flag */
1083 rxdw1
&= ~CP_RX_TAVA
;
1085 /* update ring data */
1086 val
= cpu_to_le32(rxdw0
);
1087 cpu_physical_memory_write(cplus_rx_ring_desc
, (uint8_t *)&val
, 4);
1088 val
= cpu_to_le32(rxdw1
);
1089 cpu_physical_memory_write(cplus_rx_ring_desc
+4, (uint8_t *)&val
, 4);
1091 /* update tally counter */
1092 ++s
->tally_counters
.RxOk
;
1094 /* seek to next Rx descriptor */
1095 if (rxdw0
& CP_RX_EOR
)
1097 s
->currCPlusRxDesc
= 0;
1101 ++s
->currCPlusRxDesc
;
1104 DEBUG_PRINT(("RTL8139: done C+ Rx mode ----------------\n"));
1109 DEBUG_PRINT(("RTL8139: in ring Rx mode ================\n"));
1111 /* begin ring receiver mode */
1112 int avail
= MOD2(s
->RxBufferSize
+ s
->RxBufPtr
- s
->RxBufAddr
, s
->RxBufferSize
);
1114 /* if receiver buffer is empty then avail == 0 */
1116 if (avail
!= 0 && size
+ 8 >= avail
)
1118 DEBUG_PRINT(("rx overflow: rx buffer length %d head 0x%04x read 0x%04x === available 0x%04x need 0x%04x\n",
1119 s
->RxBufferSize
, s
->RxBufAddr
, s
->RxBufPtr
, avail
, size
+ 8));
1121 s
->IntrStatus
|= RxOverflow
;
1123 rtl8139_update_irq(s
);
1127 packet_header
|= RxStatusOK
;
1129 packet_header
|= (((size
+4) << 16) & 0xffff0000);
1132 uint32_t val
= cpu_to_le32(packet_header
);
1134 rtl8139_write_buffer(s
, (uint8_t *)&val
, 4);
1136 rtl8139_write_buffer(s
, buf
, size
);
1138 /* write checksum */
1139 #if defined (RTL8139_CALCULATE_RXCRC)
1140 val
= cpu_to_le32(crc32(0, buf
, size
));
1145 rtl8139_write_buffer(s
, (uint8_t *)&val
, 4);
1147 /* correct buffer write pointer */
1148 s
->RxBufAddr
= MOD2((s
->RxBufAddr
+ 3) & ~0x3, s
->RxBufferSize
);
1150 /* now we can signal we have received something */
1152 DEBUG_PRINT((" received: rx buffer length %d head 0x%04x read 0x%04x\n",
1153 s
->RxBufferSize
, s
->RxBufAddr
, s
->RxBufPtr
));
1156 s
->IntrStatus
|= RxOK
;
1160 rtl8139_update_irq(s
);
1166 static ssize_t
rtl8139_receive(VLANClientState
*nc
, const uint8_t *buf
, size_t size
)
1168 return rtl8139_do_receive(nc
, buf
, size
, 1);
1171 static void rtl8139_reset_rxring(RTL8139State
*s
, uint32_t bufferSize
)
1173 s
->RxBufferSize
= bufferSize
;
1178 static void rtl8139_reset(DeviceState
*d
)
1180 RTL8139State
*s
= container_of(d
, RTL8139State
, dev
.qdev
);
1183 /* restore MAC address */
1184 memcpy(s
->phys
, s
->conf
.macaddr
.a
, 6);
1186 /* reset interrupt mask */
1190 rtl8139_update_irq(s
);
1192 /* prepare eeprom */
1193 s
->eeprom
.contents
[0] = 0x8129;
1195 // PCI vendor and device ID should be mirrored here
1196 s
->eeprom
.contents
[1] = PCI_VENDOR_ID_REALTEK
;
1197 s
->eeprom
.contents
[2] = PCI_DEVICE_ID_REALTEK_8139
;
1200 s
->eeprom
.contents
[7] = s
->conf
.macaddr
.a
[0] | s
->conf
.macaddr
.a
[1] << 8;
1201 s
->eeprom
.contents
[8] = s
->conf
.macaddr
.a
[2] | s
->conf
.macaddr
.a
[3] << 8;
1202 s
->eeprom
.contents
[9] = s
->conf
.macaddr
.a
[4] | s
->conf
.macaddr
.a
[5] << 8;
1204 /* mark all status registers as owned by host */
1205 for (i
= 0; i
< 4; ++i
)
1207 s
->TxStatus
[i
] = TxHostOwns
;
1211 s
->currCPlusRxDesc
= 0;
1212 s
->currCPlusTxDesc
= 0;
1214 s
->RxRingAddrLO
= 0;
1215 s
->RxRingAddrHI
= 0;
1219 rtl8139_reset_rxring(s
, 8192);
1225 // s->TxConfig |= HW_REVID(1, 0, 0, 0, 0, 0, 0); // RTL-8139 HasHltClk
1226 s
->clock_enabled
= 0;
1228 s
->TxConfig
|= HW_REVID(1, 1, 1, 0, 1, 1, 0); // RTL-8139C+ HasLWake
1229 s
->clock_enabled
= 1;
1232 s
->bChipCmdState
= CmdReset
; /* RxBufEmpty bit is calculated on read from ChipCmd */;
1234 /* set initial state data */
1235 s
->Config0
= 0x0; /* No boot ROM */
1236 s
->Config1
= 0xC; /* IO mapped and MEM mapped registers available */
1237 s
->Config3
= 0x1; /* fast back-to-back compatible */
1240 s
->CSCR
= CSCR_F_LINK_100
| CSCR_HEART_BIT
| CSCR_LD
;
1242 s
->CpCmd
= 0x0; /* reset C+ mode */
1243 s
->cplus_enabled
= 0;
1246 // s->BasicModeCtrl = 0x3100; // 100Mbps, full duplex, autonegotiation
1247 // s->BasicModeCtrl = 0x2100; // 100Mbps, full duplex
1248 s
->BasicModeCtrl
= 0x1000; // autonegotiation
1250 s
->BasicModeStatus
= 0x7809;
1251 //s->BasicModeStatus |= 0x0040; /* UTP medium */
1252 s
->BasicModeStatus
|= 0x0020; /* autonegotiation completed */
1253 s
->BasicModeStatus
|= 0x0004; /* link is up */
1255 s
->NWayAdvert
= 0x05e1; /* all modes, full duplex */
1256 s
->NWayLPAR
= 0x05e1; /* all modes, full duplex */
1257 s
->NWayExpansion
= 0x0001; /* autonegotiation supported */
1259 /* also reset timer and disable timer interrupt */
1264 /* reset tally counters */
1265 RTL8139TallyCounters_clear(&s
->tally_counters
);
1268 static void RTL8139TallyCounters_clear(RTL8139TallyCounters
* counters
)
1272 counters
->TxERR
= 0;
1273 counters
->RxERR
= 0;
1274 counters
->MissPkt
= 0;
1276 counters
->Tx1Col
= 0;
1277 counters
->TxMCol
= 0;
1278 counters
->RxOkPhy
= 0;
1279 counters
->RxOkBrd
= 0;
1280 counters
->RxOkMul
= 0;
1281 counters
->TxAbt
= 0;
1282 counters
->TxUndrn
= 0;
1285 static void RTL8139TallyCounters_physical_memory_write(target_phys_addr_t tc_addr
, RTL8139TallyCounters
* tally_counters
)
1291 val64
= cpu_to_le64(tally_counters
->TxOk
);
1292 cpu_physical_memory_write(tc_addr
+ 0, (uint8_t *)&val64
, 8);
1294 val64
= cpu_to_le64(tally_counters
->RxOk
);
1295 cpu_physical_memory_write(tc_addr
+ 8, (uint8_t *)&val64
, 8);
1297 val64
= cpu_to_le64(tally_counters
->TxERR
);
1298 cpu_physical_memory_write(tc_addr
+ 16, (uint8_t *)&val64
, 8);
1300 val32
= cpu_to_le32(tally_counters
->RxERR
);
1301 cpu_physical_memory_write(tc_addr
+ 24, (uint8_t *)&val32
, 4);
1303 val16
= cpu_to_le16(tally_counters
->MissPkt
);
1304 cpu_physical_memory_write(tc_addr
+ 28, (uint8_t *)&val16
, 2);
1306 val16
= cpu_to_le16(tally_counters
->FAE
);
1307 cpu_physical_memory_write(tc_addr
+ 30, (uint8_t *)&val16
, 2);
1309 val32
= cpu_to_le32(tally_counters
->Tx1Col
);
1310 cpu_physical_memory_write(tc_addr
+ 32, (uint8_t *)&val32
, 4);
1312 val32
= cpu_to_le32(tally_counters
->TxMCol
);
1313 cpu_physical_memory_write(tc_addr
+ 36, (uint8_t *)&val32
, 4);
1315 val64
= cpu_to_le64(tally_counters
->RxOkPhy
);
1316 cpu_physical_memory_write(tc_addr
+ 40, (uint8_t *)&val64
, 8);
1318 val64
= cpu_to_le64(tally_counters
->RxOkBrd
);
1319 cpu_physical_memory_write(tc_addr
+ 48, (uint8_t *)&val64
, 8);
1321 val32
= cpu_to_le32(tally_counters
->RxOkMul
);
1322 cpu_physical_memory_write(tc_addr
+ 56, (uint8_t *)&val32
, 4);
1324 val16
= cpu_to_le16(tally_counters
->TxAbt
);
1325 cpu_physical_memory_write(tc_addr
+ 60, (uint8_t *)&val16
, 2);
1327 val16
= cpu_to_le16(tally_counters
->TxUndrn
);
1328 cpu_physical_memory_write(tc_addr
+ 62, (uint8_t *)&val16
, 2);
1331 /* Loads values of tally counters from VM state file */
1333 static const VMStateDescription vmstate_tally_counters
= {
1334 .name
= "tally_counters",
1336 .minimum_version_id
= 1,
1337 .minimum_version_id_old
= 1,
1338 .fields
= (VMStateField
[]) {
1339 VMSTATE_UINT64(TxOk
, RTL8139TallyCounters
),
1340 VMSTATE_UINT64(RxOk
, RTL8139TallyCounters
),
1341 VMSTATE_UINT64(TxERR
, RTL8139TallyCounters
),
1342 VMSTATE_UINT32(RxERR
, RTL8139TallyCounters
),
1343 VMSTATE_UINT16(MissPkt
, RTL8139TallyCounters
),
1344 VMSTATE_UINT16(FAE
, RTL8139TallyCounters
),
1345 VMSTATE_UINT32(Tx1Col
, RTL8139TallyCounters
),
1346 VMSTATE_UINT32(TxMCol
, RTL8139TallyCounters
),
1347 VMSTATE_UINT64(RxOkPhy
, RTL8139TallyCounters
),
1348 VMSTATE_UINT64(RxOkBrd
, RTL8139TallyCounters
),
1349 VMSTATE_UINT16(TxAbt
, RTL8139TallyCounters
),
1350 VMSTATE_UINT16(TxUndrn
, RTL8139TallyCounters
),
1351 VMSTATE_END_OF_LIST()
1355 static void rtl8139_ChipCmd_write(RTL8139State
*s
, uint32_t val
)
1359 DEBUG_PRINT(("RTL8139: ChipCmd write val=0x%08x\n", val
));
1363 DEBUG_PRINT(("RTL8139: ChipCmd reset\n"));
1364 rtl8139_reset(&s
->dev
.qdev
);
1368 DEBUG_PRINT(("RTL8139: ChipCmd enable receiver\n"));
1370 s
->currCPlusRxDesc
= 0;
1374 DEBUG_PRINT(("RTL8139: ChipCmd enable transmitter\n"));
1376 s
->currCPlusTxDesc
= 0;
1379 /* mask unwriteable bits */
1380 val
= SET_MASKED(val
, 0xe3, s
->bChipCmdState
);
1382 /* Deassert reset pin before next read */
1385 s
->bChipCmdState
= val
;
1388 static int rtl8139_RxBufferEmpty(RTL8139State
*s
)
1390 int unread
= MOD2(s
->RxBufferSize
+ s
->RxBufAddr
- s
->RxBufPtr
, s
->RxBufferSize
);
1394 DEBUG_PRINT(("RTL8139: receiver buffer data available 0x%04x\n", unread
));
1398 DEBUG_PRINT(("RTL8139: receiver buffer is empty\n"));
1403 static uint32_t rtl8139_ChipCmd_read(RTL8139State
*s
)
1405 uint32_t ret
= s
->bChipCmdState
;
1407 if (rtl8139_RxBufferEmpty(s
))
1410 DEBUG_PRINT(("RTL8139: ChipCmd read val=0x%04x\n", ret
));
1415 static void rtl8139_CpCmd_write(RTL8139State
*s
, uint32_t val
)
1419 DEBUG_PRINT(("RTL8139C+ command register write(w) val=0x%04x\n", val
));
1421 s
->cplus_enabled
= 1;
1423 /* mask unwriteable bits */
1424 val
= SET_MASKED(val
, 0xff84, s
->CpCmd
);
1429 static uint32_t rtl8139_CpCmd_read(RTL8139State
*s
)
1431 uint32_t ret
= s
->CpCmd
;
1433 DEBUG_PRINT(("RTL8139C+ command register read(w) val=0x%04x\n", ret
));
1438 static void rtl8139_IntrMitigate_write(RTL8139State
*s
, uint32_t val
)
1440 DEBUG_PRINT(("RTL8139C+ IntrMitigate register write(w) val=0x%04x\n", val
));
1443 static uint32_t rtl8139_IntrMitigate_read(RTL8139State
*s
)
1447 DEBUG_PRINT(("RTL8139C+ IntrMitigate register read(w) val=0x%04x\n", ret
));
1452 static int rtl8139_config_writeable(RTL8139State
*s
)
1454 if (s
->Cfg9346
& Cfg9346_Unlock
)
1459 DEBUG_PRINT(("RTL8139: Configuration registers are write-protected\n"));
1464 static void rtl8139_BasicModeCtrl_write(RTL8139State
*s
, uint32_t val
)
1468 DEBUG_PRINT(("RTL8139: BasicModeCtrl register write(w) val=0x%04x\n", val
));
1470 /* mask unwriteable bits */
1471 uint32_t mask
= 0x4cff;
1473 if (1 || !rtl8139_config_writeable(s
))
1475 /* Speed setting and autonegotiation enable bits are read-only */
1477 /* Duplex mode setting is read-only */
1481 val
= SET_MASKED(val
, mask
, s
->BasicModeCtrl
);
1483 s
->BasicModeCtrl
= val
;
1486 static uint32_t rtl8139_BasicModeCtrl_read(RTL8139State
*s
)
1488 uint32_t ret
= s
->BasicModeCtrl
;
1490 DEBUG_PRINT(("RTL8139: BasicModeCtrl register read(w) val=0x%04x\n", ret
));
1495 static void rtl8139_BasicModeStatus_write(RTL8139State
*s
, uint32_t val
)
1499 DEBUG_PRINT(("RTL8139: BasicModeStatus register write(w) val=0x%04x\n", val
));
1501 /* mask unwriteable bits */
1502 val
= SET_MASKED(val
, 0xff3f, s
->BasicModeStatus
);
1504 s
->BasicModeStatus
= val
;
1507 static uint32_t rtl8139_BasicModeStatus_read(RTL8139State
*s
)
1509 uint32_t ret
= s
->BasicModeStatus
;
1511 DEBUG_PRINT(("RTL8139: BasicModeStatus register read(w) val=0x%04x\n", ret
));
1516 static void rtl8139_Cfg9346_write(RTL8139State
*s
, uint32_t val
)
1520 DEBUG_PRINT(("RTL8139: Cfg9346 write val=0x%02x\n", val
));
1522 /* mask unwriteable bits */
1523 val
= SET_MASKED(val
, 0x31, s
->Cfg9346
);
1525 uint32_t opmode
= val
& 0xc0;
1526 uint32_t eeprom_val
= val
& 0xf;
1528 if (opmode
== 0x80) {
1530 int eecs
= (eeprom_val
& 0x08)?1:0;
1531 int eesk
= (eeprom_val
& 0x04)?1:0;
1532 int eedi
= (eeprom_val
& 0x02)?1:0;
1533 prom9346_set_wire(s
, eecs
, eesk
, eedi
);
1534 } else if (opmode
== 0x40) {
1537 rtl8139_reset(&s
->dev
.qdev
);
1543 static uint32_t rtl8139_Cfg9346_read(RTL8139State
*s
)
1545 uint32_t ret
= s
->Cfg9346
;
1547 uint32_t opmode
= ret
& 0xc0;
1552 int eedo
= prom9346_get_wire(s
);
1563 DEBUG_PRINT(("RTL8139: Cfg9346 read val=0x%02x\n", ret
));
1568 static void rtl8139_Config0_write(RTL8139State
*s
, uint32_t val
)
1572 DEBUG_PRINT(("RTL8139: Config0 write val=0x%02x\n", val
));
1574 if (!rtl8139_config_writeable(s
))
1577 /* mask unwriteable bits */
1578 val
= SET_MASKED(val
, 0xf8, s
->Config0
);
1583 static uint32_t rtl8139_Config0_read(RTL8139State
*s
)
1585 uint32_t ret
= s
->Config0
;
1587 DEBUG_PRINT(("RTL8139: Config0 read val=0x%02x\n", ret
));
1592 static void rtl8139_Config1_write(RTL8139State
*s
, uint32_t val
)
1596 DEBUG_PRINT(("RTL8139: Config1 write val=0x%02x\n", val
));
1598 if (!rtl8139_config_writeable(s
))
1601 /* mask unwriteable bits */
1602 val
= SET_MASKED(val
, 0xC, s
->Config1
);
1607 static uint32_t rtl8139_Config1_read(RTL8139State
*s
)
1609 uint32_t ret
= s
->Config1
;
1611 DEBUG_PRINT(("RTL8139: Config1 read val=0x%02x\n", ret
));
1616 static void rtl8139_Config3_write(RTL8139State
*s
, uint32_t val
)
1620 DEBUG_PRINT(("RTL8139: Config3 write val=0x%02x\n", val
));
1622 if (!rtl8139_config_writeable(s
))
1625 /* mask unwriteable bits */
1626 val
= SET_MASKED(val
, 0x8F, s
->Config3
);
1631 static uint32_t rtl8139_Config3_read(RTL8139State
*s
)
1633 uint32_t ret
= s
->Config3
;
1635 DEBUG_PRINT(("RTL8139: Config3 read val=0x%02x\n", ret
));
1640 static void rtl8139_Config4_write(RTL8139State
*s
, uint32_t val
)
1644 DEBUG_PRINT(("RTL8139: Config4 write val=0x%02x\n", val
));
1646 if (!rtl8139_config_writeable(s
))
1649 /* mask unwriteable bits */
1650 val
= SET_MASKED(val
, 0x0a, s
->Config4
);
1655 static uint32_t rtl8139_Config4_read(RTL8139State
*s
)
1657 uint32_t ret
= s
->Config4
;
1659 DEBUG_PRINT(("RTL8139: Config4 read val=0x%02x\n", ret
));
1664 static void rtl8139_Config5_write(RTL8139State
*s
, uint32_t val
)
1668 DEBUG_PRINT(("RTL8139: Config5 write val=0x%02x\n", val
));
1670 /* mask unwriteable bits */
1671 val
= SET_MASKED(val
, 0x80, s
->Config5
);
1676 static uint32_t rtl8139_Config5_read(RTL8139State
*s
)
1678 uint32_t ret
= s
->Config5
;
1680 DEBUG_PRINT(("RTL8139: Config5 read val=0x%02x\n", ret
));
1685 static void rtl8139_TxConfig_write(RTL8139State
*s
, uint32_t val
)
1687 if (!rtl8139_transmitter_enabled(s
))
1689 DEBUG_PRINT(("RTL8139: transmitter disabled; no TxConfig write val=0x%08x\n", val
));
1693 DEBUG_PRINT(("RTL8139: TxConfig write val=0x%08x\n", val
));
1695 val
= SET_MASKED(val
, TxVersionMask
| 0x8070f80f, s
->TxConfig
);
1700 static void rtl8139_TxConfig_writeb(RTL8139State
*s
, uint32_t val
)
1702 DEBUG_PRINT(("RTL8139C TxConfig via write(b) val=0x%02x\n", val
));
1704 uint32_t tc
= s
->TxConfig
;
1706 tc
|= (val
& 0x000000FF);
1707 rtl8139_TxConfig_write(s
, tc
);
1710 static uint32_t rtl8139_TxConfig_read(RTL8139State
*s
)
1712 uint32_t ret
= s
->TxConfig
;
1714 DEBUG_PRINT(("RTL8139: TxConfig read val=0x%04x\n", ret
));
1719 static void rtl8139_RxConfig_write(RTL8139State
*s
, uint32_t val
)
1721 DEBUG_PRINT(("RTL8139: RxConfig write val=0x%08x\n", val
));
1723 /* mask unwriteable bits */
1724 val
= SET_MASKED(val
, 0xf0fc0040, s
->RxConfig
);
1728 /* reset buffer size and read/write pointers */
1729 rtl8139_reset_rxring(s
, 8192 << ((s
->RxConfig
>> 11) & 0x3));
1731 DEBUG_PRINT(("RTL8139: RxConfig write reset buffer size to %d\n", s
->RxBufferSize
));
1734 static uint32_t rtl8139_RxConfig_read(RTL8139State
*s
)
1736 uint32_t ret
= s
->RxConfig
;
1738 DEBUG_PRINT(("RTL8139: RxConfig read val=0x%08x\n", ret
));
1743 static void rtl8139_transfer_frame(RTL8139State
*s
, const uint8_t *buf
, int size
, int do_interrupt
)
1747 DEBUG_PRINT(("RTL8139: +++ empty ethernet frame\n"));
1751 if (TxLoopBack
== (s
->TxConfig
& TxLoopBack
))
1753 DEBUG_PRINT(("RTL8139: +++ transmit loopback mode\n"));
1754 rtl8139_do_receive(&s
->nic
->nc
, buf
, size
, do_interrupt
);
1758 qemu_send_packet(&s
->nic
->nc
, buf
, size
);
1762 static int rtl8139_transmit_one(RTL8139State
*s
, int descriptor
)
1764 if (!rtl8139_transmitter_enabled(s
))
1766 DEBUG_PRINT(("RTL8139: +++ cannot transmit from descriptor %d: transmitter disabled\n",
1771 if (s
->TxStatus
[descriptor
] & TxHostOwns
)
1773 DEBUG_PRINT(("RTL8139: +++ cannot transmit from descriptor %d: owned by host (%08x)\n",
1774 descriptor
, s
->TxStatus
[descriptor
]));
1778 DEBUG_PRINT(("RTL8139: +++ transmitting from descriptor %d\n", descriptor
));
1780 int txsize
= s
->TxStatus
[descriptor
] & 0x1fff;
1781 uint8_t txbuffer
[0x2000];
1783 DEBUG_PRINT(("RTL8139: +++ transmit reading %d bytes from host memory at 0x%08x\n",
1784 txsize
, s
->TxAddr
[descriptor
]));
1786 cpu_physical_memory_read(s
->TxAddr
[descriptor
], txbuffer
, txsize
);
1788 /* Mark descriptor as transferred */
1789 s
->TxStatus
[descriptor
] |= TxHostOwns
;
1790 s
->TxStatus
[descriptor
] |= TxStatOK
;
1792 rtl8139_transfer_frame(s
, txbuffer
, txsize
, 0);
1794 DEBUG_PRINT(("RTL8139: +++ transmitted %d bytes from descriptor %d\n", txsize
, descriptor
));
1796 /* update interrupt */
1797 s
->IntrStatus
|= TxOK
;
1798 rtl8139_update_irq(s
);
1803 /* structures and macros for task offloading */
1804 typedef struct ip_header
1806 uint8_t ip_ver_len
; /* version and header length */
1807 uint8_t ip_tos
; /* type of service */
1808 uint16_t ip_len
; /* total length */
1809 uint16_t ip_id
; /* identification */
1810 uint16_t ip_off
; /* fragment offset field */
1811 uint8_t ip_ttl
; /* time to live */
1812 uint8_t ip_p
; /* protocol */
1813 uint16_t ip_sum
; /* checksum */
1814 uint32_t ip_src
,ip_dst
; /* source and dest address */
1817 #define IP_HEADER_VERSION_4 4
1818 #define IP_HEADER_VERSION(ip) ((ip->ip_ver_len >> 4)&0xf)
1819 #define IP_HEADER_LENGTH(ip) (((ip->ip_ver_len)&0xf) << 2)
1821 typedef struct tcp_header
1823 uint16_t th_sport
; /* source port */
1824 uint16_t th_dport
; /* destination port */
1825 uint32_t th_seq
; /* sequence number */
1826 uint32_t th_ack
; /* acknowledgement number */
1827 uint16_t th_offset_flags
; /* data offset, reserved 6 bits, TCP protocol flags */
1828 uint16_t th_win
; /* window */
1829 uint16_t th_sum
; /* checksum */
1830 uint16_t th_urp
; /* urgent pointer */
1833 typedef struct udp_header
1835 uint16_t uh_sport
; /* source port */
1836 uint16_t uh_dport
; /* destination port */
1837 uint16_t uh_ulen
; /* udp length */
1838 uint16_t uh_sum
; /* udp checksum */
1841 typedef struct ip_pseudo_header
1847 uint16_t ip_payload
;
1850 #define IP_PROTO_TCP 6
1851 #define IP_PROTO_UDP 17
1853 #define TCP_HEADER_DATA_OFFSET(tcp) (((be16_to_cpu(tcp->th_offset_flags) >> 12)&0xf) << 2)
1854 #define TCP_FLAGS_ONLY(flags) ((flags)&0x3f)
1855 #define TCP_HEADER_FLAGS(tcp) TCP_FLAGS_ONLY(be16_to_cpu(tcp->th_offset_flags))
1857 #define TCP_HEADER_CLEAR_FLAGS(tcp, off) ((tcp)->th_offset_flags &= cpu_to_be16(~TCP_FLAGS_ONLY(off)))
1859 #define TCP_FLAG_FIN 0x01
1860 #define TCP_FLAG_PUSH 0x08
1862 /* produces ones' complement sum of data */
1863 static uint16_t ones_complement_sum(uint8_t *data
, size_t len
)
1865 uint32_t result
= 0;
1867 for (; len
> 1; data
+=2, len
-=2)
1869 result
+= *(uint16_t*)data
;
1872 /* add the remainder byte */
1875 uint8_t odd
[2] = {*data
, 0};
1876 result
+= *(uint16_t*)odd
;
1880 result
= (result
& 0xffff) + (result
>> 16);
1885 static uint16_t ip_checksum(void *data
, size_t len
)
1887 return ~ones_complement_sum((uint8_t*)data
, len
);
1890 static int rtl8139_cplus_transmit_one(RTL8139State
*s
)
1892 if (!rtl8139_transmitter_enabled(s
))
1894 DEBUG_PRINT(("RTL8139: +++ C+ mode: transmitter disabled\n"));
1898 if (!rtl8139_cp_transmitter_enabled(s
))
1900 DEBUG_PRINT(("RTL8139: +++ C+ mode: C+ transmitter disabled\n"));
1904 int descriptor
= s
->currCPlusTxDesc
;
1906 target_phys_addr_t cplus_tx_ring_desc
=
1907 rtl8139_addr64(s
->TxAddr
[0], s
->TxAddr
[1]);
1909 /* Normal priority ring */
1910 cplus_tx_ring_desc
+= 16 * descriptor
;
1912 DEBUG_PRINT(("RTL8139: +++ C+ mode reading TX descriptor %d from host memory at %08x0x%08x = 0x%8lx\n",
1913 descriptor
, s
->TxAddr
[1], s
->TxAddr
[0], cplus_tx_ring_desc
));
1915 uint32_t val
, txdw0
,txdw1
,txbufLO
,txbufHI
;
1917 cpu_physical_memory_read(cplus_tx_ring_desc
, (uint8_t *)&val
, 4);
1918 txdw0
= le32_to_cpu(val
);
1919 /* TODO: implement VLAN tagging support, VLAN tag data is read to txdw1 */
1920 cpu_physical_memory_read(cplus_tx_ring_desc
+4, (uint8_t *)&val
, 4);
1921 txdw1
= le32_to_cpu(val
);
1922 cpu_physical_memory_read(cplus_tx_ring_desc
+8, (uint8_t *)&val
, 4);
1923 txbufLO
= le32_to_cpu(val
);
1924 cpu_physical_memory_read(cplus_tx_ring_desc
+12, (uint8_t *)&val
, 4);
1925 txbufHI
= le32_to_cpu(val
);
1927 DEBUG_PRINT(("RTL8139: +++ C+ mode TX descriptor %d %08x %08x %08x %08x\n",
1929 txdw0
, txdw1
, txbufLO
, txbufHI
));
1931 /* TODO: the following discard cast should clean clang analyzer output */
1934 /* w0 ownership flag */
1935 #define CP_TX_OWN (1<<31)
1936 /* w0 end of ring flag */
1937 #define CP_TX_EOR (1<<30)
1938 /* first segment of received packet flag */
1939 #define CP_TX_FS (1<<29)
1940 /* last segment of received packet flag */
1941 #define CP_TX_LS (1<<28)
1942 /* large send packet flag */
1943 #define CP_TX_LGSEN (1<<27)
1944 /* large send MSS mask, bits 16...25 */
1945 #define CP_TC_LGSEN_MSS_MASK ((1 << 12) - 1)
1947 /* IP checksum offload flag */
1948 #define CP_TX_IPCS (1<<18)
1949 /* UDP checksum offload flag */
1950 #define CP_TX_UDPCS (1<<17)
1951 /* TCP checksum offload flag */
1952 #define CP_TX_TCPCS (1<<16)
1954 /* w0 bits 0...15 : buffer size */
1955 #define CP_TX_BUFFER_SIZE (1<<16)
1956 #define CP_TX_BUFFER_SIZE_MASK (CP_TX_BUFFER_SIZE - 1)
1957 /* w1 tag available flag */
1958 #define CP_RX_TAGC (1<<17)
1959 /* w1 bits 0...15 : VLAN tag */
1960 #define CP_TX_VLAN_TAG_MASK ((1<<16) - 1)
1961 /* w2 low 32bit of Rx buffer ptr */
1962 /* w3 high 32bit of Rx buffer ptr */
1964 /* set after transmission */
1965 /* FIFO underrun flag */
1966 #define CP_TX_STATUS_UNF (1<<25)
1967 /* transmit error summary flag, valid if set any of three below */
1968 #define CP_TX_STATUS_TES (1<<23)
1969 /* out-of-window collision flag */
1970 #define CP_TX_STATUS_OWC (1<<22)
1971 /* link failure flag */
1972 #define CP_TX_STATUS_LNKF (1<<21)
1973 /* excessive collisions flag */
1974 #define CP_TX_STATUS_EXC (1<<20)
1976 if (!(txdw0
& CP_TX_OWN
))
1978 DEBUG_PRINT(("RTL8139: C+ Tx mode : descriptor %d is owned by host\n", descriptor
));
1982 DEBUG_PRINT(("RTL8139: +++ C+ Tx mode : transmitting from descriptor %d\n", descriptor
));
1984 if (txdw0
& CP_TX_FS
)
1986 DEBUG_PRINT(("RTL8139: +++ C+ Tx mode : descriptor %d is first segment descriptor\n", descriptor
));
1988 /* reset internal buffer offset */
1989 s
->cplus_txbuffer_offset
= 0;
1992 int txsize
= txdw0
& CP_TX_BUFFER_SIZE_MASK
;
1993 target_phys_addr_t tx_addr
= rtl8139_addr64(txbufLO
, txbufHI
);
1995 /* make sure we have enough space to assemble the packet */
1996 if (!s
->cplus_txbuffer
)
1998 s
->cplus_txbuffer_len
= CP_TX_BUFFER_SIZE
;
1999 s
->cplus_txbuffer
= qemu_malloc(s
->cplus_txbuffer_len
);
2000 s
->cplus_txbuffer_offset
= 0;
2002 DEBUG_PRINT(("RTL8139: +++ C+ mode transmission buffer allocated space %d\n", s
->cplus_txbuffer_len
));
2005 while (s
->cplus_txbuffer
&& s
->cplus_txbuffer_offset
+ txsize
>= s
->cplus_txbuffer_len
)
2007 s
->cplus_txbuffer_len
+= CP_TX_BUFFER_SIZE
;
2008 s
->cplus_txbuffer
= qemu_realloc(s
->cplus_txbuffer
, s
->cplus_txbuffer_len
);
2010 DEBUG_PRINT(("RTL8139: +++ C+ mode transmission buffer space changed to %d\n", s
->cplus_txbuffer_len
));
2013 if (!s
->cplus_txbuffer
)
2017 DEBUG_PRINT(("RTL8139: +++ C+ mode transmiter failed to reallocate %d bytes\n", s
->cplus_txbuffer_len
));
2019 /* update tally counter */
2020 ++s
->tally_counters
.TxERR
;
2021 ++s
->tally_counters
.TxAbt
;
2026 /* append more data to the packet */
2028 DEBUG_PRINT(("RTL8139: +++ C+ mode transmit reading %d bytes from host memory at %016" PRIx64
" to offset %d\n",
2029 txsize
, (uint64_t)tx_addr
, s
->cplus_txbuffer_offset
));
2031 cpu_physical_memory_read(tx_addr
, s
->cplus_txbuffer
+ s
->cplus_txbuffer_offset
, txsize
);
2032 s
->cplus_txbuffer_offset
+= txsize
;
2034 /* seek to next Rx descriptor */
2035 if (txdw0
& CP_TX_EOR
)
2037 s
->currCPlusTxDesc
= 0;
2041 ++s
->currCPlusTxDesc
;
2042 if (s
->currCPlusTxDesc
>= 64)
2043 s
->currCPlusTxDesc
= 0;
2046 /* transfer ownership to target */
2047 txdw0
&= ~CP_RX_OWN
;
2049 /* reset error indicator bits */
2050 txdw0
&= ~CP_TX_STATUS_UNF
;
2051 txdw0
&= ~CP_TX_STATUS_TES
;
2052 txdw0
&= ~CP_TX_STATUS_OWC
;
2053 txdw0
&= ~CP_TX_STATUS_LNKF
;
2054 txdw0
&= ~CP_TX_STATUS_EXC
;
2056 /* update ring data */
2057 val
= cpu_to_le32(txdw0
);
2058 cpu_physical_memory_write(cplus_tx_ring_desc
, (uint8_t *)&val
, 4);
2059 /* TODO: implement VLAN tagging support, VLAN tag data is read to txdw1 */
2060 // val = cpu_to_le32(txdw1);
2061 // cpu_physical_memory_write(cplus_tx_ring_desc+4, &val, 4);
2063 /* Now decide if descriptor being processed is holding the last segment of packet */
2064 if (txdw0
& CP_TX_LS
)
2066 DEBUG_PRINT(("RTL8139: +++ C+ Tx mode : descriptor %d is last segment descriptor\n", descriptor
));
2068 /* can transfer fully assembled packet */
2070 uint8_t *saved_buffer
= s
->cplus_txbuffer
;
2071 int saved_size
= s
->cplus_txbuffer_offset
;
2072 int saved_buffer_len
= s
->cplus_txbuffer_len
;
2074 /* reset the card space to protect from recursive call */
2075 s
->cplus_txbuffer
= NULL
;
2076 s
->cplus_txbuffer_offset
= 0;
2077 s
->cplus_txbuffer_len
= 0;
2079 if (txdw0
& (CP_TX_IPCS
| CP_TX_UDPCS
| CP_TX_TCPCS
| CP_TX_LGSEN
))
2081 DEBUG_PRINT(("RTL8139: +++ C+ mode offloaded task checksum\n"));
2083 #define ETH_P_IP 0x0800 /* Internet Protocol packet */
2085 #define ETH_MTU 1500
2087 /* ip packet header */
2088 ip_header
*ip
= NULL
;
2090 uint8_t ip_protocol
= 0;
2091 uint16_t ip_data_len
= 0;
2093 uint8_t *eth_payload_data
= NULL
;
2094 size_t eth_payload_len
= 0;
2096 int proto
= be16_to_cpu(*(uint16_t *)(saved_buffer
+ 12));
2097 if (proto
== ETH_P_IP
)
2099 DEBUG_PRINT(("RTL8139: +++ C+ mode has IP packet\n"));
2102 eth_payload_data
= saved_buffer
+ ETH_HLEN
;
2103 eth_payload_len
= saved_size
- ETH_HLEN
;
2105 ip
= (ip_header
*)eth_payload_data
;
2107 if (IP_HEADER_VERSION(ip
) != IP_HEADER_VERSION_4
) {
2108 DEBUG_PRINT(("RTL8139: +++ C+ mode packet has bad IP version %d expected %d\n", IP_HEADER_VERSION(ip
), IP_HEADER_VERSION_4
));
2111 hlen
= IP_HEADER_LENGTH(ip
);
2112 ip_protocol
= ip
->ip_p
;
2113 ip_data_len
= be16_to_cpu(ip
->ip_len
) - hlen
;
2119 if (txdw0
& CP_TX_IPCS
)
2121 DEBUG_PRINT(("RTL8139: +++ C+ mode need IP checksum\n"));
2123 if (hlen
<sizeof(ip_header
) || hlen
>eth_payload_len
) {/* min header length */
2124 /* bad packet header len */
2125 /* or packet too short */
2130 ip
->ip_sum
= ip_checksum(ip
, hlen
);
2131 DEBUG_PRINT(("RTL8139: +++ C+ mode IP header len=%d checksum=%04x\n", hlen
, ip
->ip_sum
));
2135 if ((txdw0
& CP_TX_LGSEN
) && ip_protocol
== IP_PROTO_TCP
)
2137 #if defined (DEBUG_RTL8139)
2138 int large_send_mss
= (txdw0
>> 16) & CP_TC_LGSEN_MSS_MASK
;
2140 DEBUG_PRINT(("RTL8139: +++ C+ mode offloaded task TSO MTU=%d IP data %d frame data %d specified MSS=%d\n",
2141 ETH_MTU
, ip_data_len
, saved_size
- ETH_HLEN
, large_send_mss
));
2143 int tcp_send_offset
= 0;
2146 /* maximum IP header length is 60 bytes */
2147 uint8_t saved_ip_header
[60];
2149 /* save IP header template; data area is used in tcp checksum calculation */
2150 memcpy(saved_ip_header
, eth_payload_data
, hlen
);
2152 /* a placeholder for checksum calculation routine in tcp case */
2153 uint8_t *data_to_checksum
= eth_payload_data
+ hlen
- 12;
2154 // size_t data_to_checksum_len = eth_payload_len - hlen + 12;
2156 /* pointer to TCP header */
2157 tcp_header
*p_tcp_hdr
= (tcp_header
*)(eth_payload_data
+ hlen
);
2159 int tcp_hlen
= TCP_HEADER_DATA_OFFSET(p_tcp_hdr
);
2161 /* ETH_MTU = ip header len + tcp header len + payload */
2162 int tcp_data_len
= ip_data_len
- tcp_hlen
;
2163 int tcp_chunk_size
= ETH_MTU
- hlen
- tcp_hlen
;
2165 DEBUG_PRINT(("RTL8139: +++ C+ mode TSO IP data len %d TCP hlen %d TCP data len %d TCP chunk size %d\n",
2166 ip_data_len
, tcp_hlen
, tcp_data_len
, tcp_chunk_size
));
2168 /* note the cycle below overwrites IP header data,
2169 but restores it from saved_ip_header before sending packet */
2171 int is_last_frame
= 0;
2173 for (tcp_send_offset
= 0; tcp_send_offset
< tcp_data_len
; tcp_send_offset
+= tcp_chunk_size
)
2175 uint16_t chunk_size
= tcp_chunk_size
;
2177 /* check if this is the last frame */
2178 if (tcp_send_offset
+ tcp_chunk_size
>= tcp_data_len
)
2181 chunk_size
= tcp_data_len
- tcp_send_offset
;
2184 DEBUG_PRINT(("RTL8139: +++ C+ mode TSO TCP seqno %08x\n", be32_to_cpu(p_tcp_hdr
->th_seq
)));
2186 /* add 4 TCP pseudoheader fields */
2187 /* copy IP source and destination fields */
2188 memcpy(data_to_checksum
, saved_ip_header
+ 12, 8);
2190 DEBUG_PRINT(("RTL8139: +++ C+ mode TSO calculating TCP checksum for packet with %d bytes data\n", tcp_hlen
+ chunk_size
));
2192 if (tcp_send_offset
)
2194 memcpy((uint8_t*)p_tcp_hdr
+ tcp_hlen
, (uint8_t*)p_tcp_hdr
+ tcp_hlen
+ tcp_send_offset
, chunk_size
);
2197 /* keep PUSH and FIN flags only for the last frame */
2200 TCP_HEADER_CLEAR_FLAGS(p_tcp_hdr
, TCP_FLAG_PUSH
|TCP_FLAG_FIN
);
2203 /* recalculate TCP checksum */
2204 ip_pseudo_header
*p_tcpip_hdr
= (ip_pseudo_header
*)data_to_checksum
;
2205 p_tcpip_hdr
->zeros
= 0;
2206 p_tcpip_hdr
->ip_proto
= IP_PROTO_TCP
;
2207 p_tcpip_hdr
->ip_payload
= cpu_to_be16(tcp_hlen
+ chunk_size
);
2209 p_tcp_hdr
->th_sum
= 0;
2211 int tcp_checksum
= ip_checksum(data_to_checksum
, tcp_hlen
+ chunk_size
+ 12);
2212 DEBUG_PRINT(("RTL8139: +++ C+ mode TSO TCP checksum %04x\n", tcp_checksum
));
2214 p_tcp_hdr
->th_sum
= tcp_checksum
;
2216 /* restore IP header */
2217 memcpy(eth_payload_data
, saved_ip_header
, hlen
);
2219 /* set IP data length and recalculate IP checksum */
2220 ip
->ip_len
= cpu_to_be16(hlen
+ tcp_hlen
+ chunk_size
);
2222 /* increment IP id for subsequent frames */
2223 ip
->ip_id
= cpu_to_be16(tcp_send_offset
/tcp_chunk_size
+ be16_to_cpu(ip
->ip_id
));
2226 ip
->ip_sum
= ip_checksum(eth_payload_data
, hlen
);
2227 DEBUG_PRINT(("RTL8139: +++ C+ mode TSO IP header len=%d checksum=%04x\n", hlen
, ip
->ip_sum
));
2229 int tso_send_size
= ETH_HLEN
+ hlen
+ tcp_hlen
+ chunk_size
;
2230 DEBUG_PRINT(("RTL8139: +++ C+ mode TSO transferring packet size %d\n", tso_send_size
));
2231 rtl8139_transfer_frame(s
, saved_buffer
, tso_send_size
, 0);
2233 /* add transferred count to TCP sequence number */
2234 p_tcp_hdr
->th_seq
= cpu_to_be32(chunk_size
+ be32_to_cpu(p_tcp_hdr
->th_seq
));
2238 /* Stop sending this frame */
2241 else if (txdw0
& (CP_TX_TCPCS
|CP_TX_UDPCS
))
2243 DEBUG_PRINT(("RTL8139: +++ C+ mode need TCP or UDP checksum\n"));
2245 /* maximum IP header length is 60 bytes */
2246 uint8_t saved_ip_header
[60];
2247 memcpy(saved_ip_header
, eth_payload_data
, hlen
);
2249 uint8_t *data_to_checksum
= eth_payload_data
+ hlen
- 12;
2250 // size_t data_to_checksum_len = eth_payload_len - hlen + 12;
2252 /* add 4 TCP pseudoheader fields */
2253 /* copy IP source and destination fields */
2254 memcpy(data_to_checksum
, saved_ip_header
+ 12, 8);
2256 if ((txdw0
& CP_TX_TCPCS
) && ip_protocol
== IP_PROTO_TCP
)
2258 DEBUG_PRINT(("RTL8139: +++ C+ mode calculating TCP checksum for packet with %d bytes data\n", ip_data_len
));
2260 ip_pseudo_header
*p_tcpip_hdr
= (ip_pseudo_header
*)data_to_checksum
;
2261 p_tcpip_hdr
->zeros
= 0;
2262 p_tcpip_hdr
->ip_proto
= IP_PROTO_TCP
;
2263 p_tcpip_hdr
->ip_payload
= cpu_to_be16(ip_data_len
);
2265 tcp_header
* p_tcp_hdr
= (tcp_header
*) (data_to_checksum
+12);
2267 p_tcp_hdr
->th_sum
= 0;
2269 int tcp_checksum
= ip_checksum(data_to_checksum
, ip_data_len
+ 12);
2270 DEBUG_PRINT(("RTL8139: +++ C+ mode TCP checksum %04x\n", tcp_checksum
));
2272 p_tcp_hdr
->th_sum
= tcp_checksum
;
2274 else if ((txdw0
& CP_TX_UDPCS
) && ip_protocol
== IP_PROTO_UDP
)
2276 DEBUG_PRINT(("RTL8139: +++ C+ mode calculating UDP checksum for packet with %d bytes data\n", ip_data_len
));
2278 ip_pseudo_header
*p_udpip_hdr
= (ip_pseudo_header
*)data_to_checksum
;
2279 p_udpip_hdr
->zeros
= 0;
2280 p_udpip_hdr
->ip_proto
= IP_PROTO_UDP
;
2281 p_udpip_hdr
->ip_payload
= cpu_to_be16(ip_data_len
);
2283 udp_header
*p_udp_hdr
= (udp_header
*) (data_to_checksum
+12);
2285 p_udp_hdr
->uh_sum
= 0;
2287 int udp_checksum
= ip_checksum(data_to_checksum
, ip_data_len
+ 12);
2288 DEBUG_PRINT(("RTL8139: +++ C+ mode UDP checksum %04x\n", udp_checksum
));
2290 p_udp_hdr
->uh_sum
= udp_checksum
;
2293 /* restore IP header */
2294 memcpy(eth_payload_data
, saved_ip_header
, hlen
);
2299 /* update tally counter */
2300 ++s
->tally_counters
.TxOk
;
2302 DEBUG_PRINT(("RTL8139: +++ C+ mode transmitting %d bytes packet\n", saved_size
));
2304 rtl8139_transfer_frame(s
, saved_buffer
, saved_size
, 1);
2306 /* restore card space if there was no recursion and reset offset */
2307 if (!s
->cplus_txbuffer
)
2309 s
->cplus_txbuffer
= saved_buffer
;
2310 s
->cplus_txbuffer_len
= saved_buffer_len
;
2311 s
->cplus_txbuffer_offset
= 0;
2315 qemu_free(saved_buffer
);
2320 DEBUG_PRINT(("RTL8139: +++ C+ mode transmission continue to next descriptor\n"));
2326 static void rtl8139_cplus_transmit(RTL8139State
*s
)
2330 while (rtl8139_cplus_transmit_one(s
))
2335 /* Mark transfer completed */
2338 DEBUG_PRINT(("RTL8139: C+ mode : transmitter queue stalled, current TxDesc = %d\n",
2339 s
->currCPlusTxDesc
));
2343 /* update interrupt status */
2344 s
->IntrStatus
|= TxOK
;
2345 rtl8139_update_irq(s
);
2349 static void rtl8139_transmit(RTL8139State
*s
)
2351 int descriptor
= s
->currTxDesc
, txcount
= 0;
2354 if (rtl8139_transmit_one(s
, descriptor
))
2361 /* Mark transfer completed */
2364 DEBUG_PRINT(("RTL8139: transmitter queue stalled, current TxDesc = %d\n", s
->currTxDesc
));
2368 static void rtl8139_TxStatus_write(RTL8139State
*s
, uint32_t txRegOffset
, uint32_t val
)
2371 int descriptor
= txRegOffset
/4;
2373 /* handle C+ transmit mode register configuration */
2375 if (s
->cplus_enabled
)
2377 DEBUG_PRINT(("RTL8139C+ DTCCR write offset=0x%x val=0x%08x descriptor=%d\n", txRegOffset
, val
, descriptor
));
2379 /* handle Dump Tally Counters command */
2380 s
->TxStatus
[descriptor
] = val
;
2382 if (descriptor
== 0 && (val
& 0x8))
2384 target_phys_addr_t tc_addr
= rtl8139_addr64(s
->TxStatus
[0] & ~0x3f, s
->TxStatus
[1]);
2386 /* dump tally counters to specified memory location */
2387 RTL8139TallyCounters_physical_memory_write( tc_addr
, &s
->tally_counters
);
2389 /* mark dump completed */
2390 s
->TxStatus
[0] &= ~0x8;
2396 DEBUG_PRINT(("RTL8139: TxStatus write offset=0x%x val=0x%08x descriptor=%d\n", txRegOffset
, val
, descriptor
));
2398 /* mask only reserved bits */
2399 val
&= ~0xff00c000; /* these bits are reset on write */
2400 val
= SET_MASKED(val
, 0x00c00000, s
->TxStatus
[descriptor
]);
2402 s
->TxStatus
[descriptor
] = val
;
2404 /* attempt to start transmission */
2405 rtl8139_transmit(s
);
2408 static uint32_t rtl8139_TxStatus_read(RTL8139State
*s
, uint32_t txRegOffset
)
2410 uint32_t ret
= s
->TxStatus
[txRegOffset
/4];
2412 DEBUG_PRINT(("RTL8139: TxStatus read offset=0x%x val=0x%08x\n", txRegOffset
, ret
));
2417 static uint16_t rtl8139_TSAD_read(RTL8139State
*s
)
2421 /* Simulate TSAD, it is read only anyway */
2423 ret
= ((s
->TxStatus
[3] & TxStatOK
)?TSAD_TOK3
:0)
2424 |((s
->TxStatus
[2] & TxStatOK
)?TSAD_TOK2
:0)
2425 |((s
->TxStatus
[1] & TxStatOK
)?TSAD_TOK1
:0)
2426 |((s
->TxStatus
[0] & TxStatOK
)?TSAD_TOK0
:0)
2428 |((s
->TxStatus
[3] & TxUnderrun
)?TSAD_TUN3
:0)
2429 |((s
->TxStatus
[2] & TxUnderrun
)?TSAD_TUN2
:0)
2430 |((s
->TxStatus
[1] & TxUnderrun
)?TSAD_TUN1
:0)
2431 |((s
->TxStatus
[0] & TxUnderrun
)?TSAD_TUN0
:0)
2433 |((s
->TxStatus
[3] & TxAborted
)?TSAD_TABT3
:0)
2434 |((s
->TxStatus
[2] & TxAborted
)?TSAD_TABT2
:0)
2435 |((s
->TxStatus
[1] & TxAborted
)?TSAD_TABT1
:0)
2436 |((s
->TxStatus
[0] & TxAborted
)?TSAD_TABT0
:0)
2438 |((s
->TxStatus
[3] & TxHostOwns
)?TSAD_OWN3
:0)
2439 |((s
->TxStatus
[2] & TxHostOwns
)?TSAD_OWN2
:0)
2440 |((s
->TxStatus
[1] & TxHostOwns
)?TSAD_OWN1
:0)
2441 |((s
->TxStatus
[0] & TxHostOwns
)?TSAD_OWN0
:0) ;
2444 DEBUG_PRINT(("RTL8139: TSAD read val=0x%04x\n", ret
));
2449 static uint16_t rtl8139_CSCR_read(RTL8139State
*s
)
2451 uint16_t ret
= s
->CSCR
;
2453 DEBUG_PRINT(("RTL8139: CSCR read val=0x%04x\n", ret
));
2458 static void rtl8139_TxAddr_write(RTL8139State
*s
, uint32_t txAddrOffset
, uint32_t val
)
2460 DEBUG_PRINT(("RTL8139: TxAddr write offset=0x%x val=0x%08x\n", txAddrOffset
, val
));
2462 s
->TxAddr
[txAddrOffset
/4] = val
;
2465 static uint32_t rtl8139_TxAddr_read(RTL8139State
*s
, uint32_t txAddrOffset
)
2467 uint32_t ret
= s
->TxAddr
[txAddrOffset
/4];
2469 DEBUG_PRINT(("RTL8139: TxAddr read offset=0x%x val=0x%08x\n", txAddrOffset
, ret
));
2474 static void rtl8139_RxBufPtr_write(RTL8139State
*s
, uint32_t val
)
2476 DEBUG_PRINT(("RTL8139: RxBufPtr write val=0x%04x\n", val
));
2478 /* this value is off by 16 */
2479 s
->RxBufPtr
= MOD2(val
+ 0x10, s
->RxBufferSize
);
2481 DEBUG_PRINT((" CAPR write: rx buffer length %d head 0x%04x read 0x%04x\n",
2482 s
->RxBufferSize
, s
->RxBufAddr
, s
->RxBufPtr
));
2485 static uint32_t rtl8139_RxBufPtr_read(RTL8139State
*s
)
2487 /* this value is off by 16 */
2488 uint32_t ret
= s
->RxBufPtr
- 0x10;
2490 DEBUG_PRINT(("RTL8139: RxBufPtr read val=0x%04x\n", ret
));
2495 static uint32_t rtl8139_RxBufAddr_read(RTL8139State
*s
)
2497 /* this value is NOT off by 16 */
2498 uint32_t ret
= s
->RxBufAddr
;
2500 DEBUG_PRINT(("RTL8139: RxBufAddr read val=0x%04x\n", ret
));
2505 static void rtl8139_RxBuf_write(RTL8139State
*s
, uint32_t val
)
2507 DEBUG_PRINT(("RTL8139: RxBuf write val=0x%08x\n", val
));
2511 /* may need to reset rxring here */
2514 static uint32_t rtl8139_RxBuf_read(RTL8139State
*s
)
2516 uint32_t ret
= s
->RxBuf
;
2518 DEBUG_PRINT(("RTL8139: RxBuf read val=0x%08x\n", ret
));
2523 static void rtl8139_IntrMask_write(RTL8139State
*s
, uint32_t val
)
2525 DEBUG_PRINT(("RTL8139: IntrMask write(w) val=0x%04x\n", val
));
2527 /* mask unwriteable bits */
2528 val
= SET_MASKED(val
, 0x1e00, s
->IntrMask
);
2532 rtl8139_set_next_tctr_time(s
, qemu_get_clock(vm_clock
));
2533 rtl8139_update_irq(s
);
2537 static uint32_t rtl8139_IntrMask_read(RTL8139State
*s
)
2539 uint32_t ret
= s
->IntrMask
;
2541 DEBUG_PRINT(("RTL8139: IntrMask read(w) val=0x%04x\n", ret
));
2546 static void rtl8139_IntrStatus_write(RTL8139State
*s
, uint32_t val
)
2548 DEBUG_PRINT(("RTL8139: IntrStatus write(w) val=0x%04x\n", val
));
2552 /* writing to ISR has no effect */
2557 uint16_t newStatus
= s
->IntrStatus
& ~val
;
2559 /* mask unwriteable bits */
2560 newStatus
= SET_MASKED(newStatus
, 0x1e00, s
->IntrStatus
);
2562 /* writing 1 to interrupt status register bit clears it */
2564 rtl8139_update_irq(s
);
2566 s
->IntrStatus
= newStatus
;
2568 * Computing if we miss an interrupt here is not that correct but
2569 * considered that we should have had already an interrupt
2570 * and probably emulated is slower is better to assume this resetting was
2571 * done before testing on previous rtl8139_update_irq lead to IRQ loosing
2573 rtl8139_set_next_tctr_time(s
, qemu_get_clock(vm_clock
));
2574 rtl8139_update_irq(s
);
2579 static uint32_t rtl8139_IntrStatus_read(RTL8139State
*s
)
2581 rtl8139_set_next_tctr_time(s
, qemu_get_clock(vm_clock
));
2583 uint32_t ret
= s
->IntrStatus
;
2585 DEBUG_PRINT(("RTL8139: IntrStatus read(w) val=0x%04x\n", ret
));
2589 /* reading ISR clears all interrupts */
2592 rtl8139_update_irq(s
);
2599 static void rtl8139_MultiIntr_write(RTL8139State
*s
, uint32_t val
)
2601 DEBUG_PRINT(("RTL8139: MultiIntr write(w) val=0x%04x\n", val
));
2603 /* mask unwriteable bits */
2604 val
= SET_MASKED(val
, 0xf000, s
->MultiIntr
);
2609 static uint32_t rtl8139_MultiIntr_read(RTL8139State
*s
)
2611 uint32_t ret
= s
->MultiIntr
;
2613 DEBUG_PRINT(("RTL8139: MultiIntr read(w) val=0x%04x\n", ret
));
2618 static void rtl8139_io_writeb(void *opaque
, uint8_t addr
, uint32_t val
)
2620 RTL8139State
*s
= opaque
;
2626 case MAC0
... MAC0
+5:
2627 s
->phys
[addr
- MAC0
] = val
;
2629 case MAC0
+6 ... MAC0
+7:
2632 case MAR0
... MAR0
+7:
2633 s
->mult
[addr
- MAR0
] = val
;
2636 rtl8139_ChipCmd_write(s
, val
);
2639 rtl8139_Cfg9346_write(s
, val
);
2641 case TxConfig
: /* windows driver sometimes writes using byte-lenth call */
2642 rtl8139_TxConfig_writeb(s
, val
);
2645 rtl8139_Config0_write(s
, val
);
2648 rtl8139_Config1_write(s
, val
);
2651 rtl8139_Config3_write(s
, val
);
2654 rtl8139_Config4_write(s
, val
);
2657 rtl8139_Config5_write(s
, val
);
2661 DEBUG_PRINT(("RTL8139: not implemented write(b) to MediaStatus val=0x%02x\n", val
));
2665 DEBUG_PRINT(("RTL8139: HltClk write val=0x%08x\n", val
));
2668 s
->clock_enabled
= 1;
2670 else if (val
== 'H')
2672 s
->clock_enabled
= 0;
2677 DEBUG_PRINT(("RTL8139C+ TxThresh write(b) val=0x%02x\n", val
));
2682 DEBUG_PRINT(("RTL8139C+ TxPoll write(b) val=0x%02x\n", val
));
2685 DEBUG_PRINT(("RTL8139C+ TxPoll high priority transmission (not implemented)\n"));
2686 //rtl8139_cplus_transmit(s);
2690 DEBUG_PRINT(("RTL8139C+ TxPoll normal priority transmission\n"));
2691 rtl8139_cplus_transmit(s
);
2697 DEBUG_PRINT(("RTL8139: not implemented write(b) addr=0x%x val=0x%02x\n", addr
, val
));
2702 static void rtl8139_io_writew(void *opaque
, uint8_t addr
, uint32_t val
)
2704 RTL8139State
*s
= opaque
;
2711 rtl8139_IntrMask_write(s
, val
);
2715 rtl8139_IntrStatus_write(s
, val
);
2719 rtl8139_MultiIntr_write(s
, val
);
2723 rtl8139_RxBufPtr_write(s
, val
);
2727 rtl8139_BasicModeCtrl_write(s
, val
);
2729 case BasicModeStatus
:
2730 rtl8139_BasicModeStatus_write(s
, val
);
2733 DEBUG_PRINT(("RTL8139: NWayAdvert write(w) val=0x%04x\n", val
));
2734 s
->NWayAdvert
= val
;
2737 DEBUG_PRINT(("RTL8139: forbidden NWayLPAR write(w) val=0x%04x\n", val
));
2740 DEBUG_PRINT(("RTL8139: NWayExpansion write(w) val=0x%04x\n", val
));
2741 s
->NWayExpansion
= val
;
2745 rtl8139_CpCmd_write(s
, val
);
2749 rtl8139_IntrMitigate_write(s
, val
);
2753 DEBUG_PRINT(("RTL8139: ioport write(w) addr=0x%x val=0x%04x via write(b)\n", addr
, val
));
2755 rtl8139_io_writeb(opaque
, addr
, val
& 0xff);
2756 rtl8139_io_writeb(opaque
, addr
+ 1, (val
>> 8) & 0xff);
2761 static void rtl8139_set_next_tctr_time(RTL8139State
*s
, int64_t current_time
)
2763 int64_t pci_time
, next_time
;
2766 DEBUG_PRINT(("RTL8139: entered rtl8139_set_next_tctr_time\n"));
2768 if (s
->TimerExpire
&& current_time
>= s
->TimerExpire
) {
2769 s
->IntrStatus
|= PCSTimeout
;
2770 rtl8139_update_irq(s
);
2773 /* Set QEMU timer only if needed that is
2774 * - TimerInt <> 0 (we have a timer)
2775 * - mask = 1 (we want an interrupt timer)
2776 * - irq = 0 (irq is not already active)
2777 * If any of above change we need to compute timer again
2778 * Also we must check if timer is passed without QEMU timer
2785 pci_time
= muldiv64(current_time
- s
->TCTR_base
, PCI_FREQUENCY
,
2786 get_ticks_per_sec());
2787 low_pci
= pci_time
& 0xffffffff;
2788 pci_time
= pci_time
- low_pci
+ s
->TimerInt
;
2789 if (low_pci
>= s
->TimerInt
) {
2790 pci_time
+= 0x100000000LL
;
2792 next_time
= s
->TCTR_base
+ muldiv64(pci_time
, get_ticks_per_sec(),
2794 s
->TimerExpire
= next_time
;
2796 if ((s
->IntrMask
& PCSTimeout
) != 0 && (s
->IntrStatus
& PCSTimeout
) == 0) {
2797 qemu_mod_timer(s
->timer
, next_time
);
2801 static void rtl8139_io_writel(void *opaque
, uint8_t addr
, uint32_t val
)
2803 RTL8139State
*s
= opaque
;
2810 DEBUG_PRINT(("RTL8139: RxMissed clearing on write\n"));
2815 rtl8139_TxConfig_write(s
, val
);
2819 rtl8139_RxConfig_write(s
, val
);
2822 case TxStatus0
... TxStatus0
+4*4-1:
2823 rtl8139_TxStatus_write(s
, addr
-TxStatus0
, val
);
2826 case TxAddr0
... TxAddr0
+4*4-1:
2827 rtl8139_TxAddr_write(s
, addr
-TxAddr0
, val
);
2831 rtl8139_RxBuf_write(s
, val
);
2835 DEBUG_PRINT(("RTL8139: C+ RxRing low bits write val=0x%08x\n", val
));
2836 s
->RxRingAddrLO
= val
;
2840 DEBUG_PRINT(("RTL8139: C+ RxRing high bits write val=0x%08x\n", val
));
2841 s
->RxRingAddrHI
= val
;
2845 DEBUG_PRINT(("RTL8139: TCTR Timer reset on write\n"));
2846 s
->TCTR_base
= qemu_get_clock(vm_clock
);
2847 rtl8139_set_next_tctr_time(s
, s
->TCTR_base
);
2851 DEBUG_PRINT(("RTL8139: FlashReg TimerInt write val=0x%08x\n", val
));
2852 if (s
->TimerInt
!= val
) {
2854 rtl8139_set_next_tctr_time(s
, qemu_get_clock(vm_clock
));
2859 DEBUG_PRINT(("RTL8139: ioport write(l) addr=0x%x val=0x%08x via write(b)\n", addr
, val
));
2860 rtl8139_io_writeb(opaque
, addr
, val
& 0xff);
2861 rtl8139_io_writeb(opaque
, addr
+ 1, (val
>> 8) & 0xff);
2862 rtl8139_io_writeb(opaque
, addr
+ 2, (val
>> 16) & 0xff);
2863 rtl8139_io_writeb(opaque
, addr
+ 3, (val
>> 24) & 0xff);
2868 static uint32_t rtl8139_io_readb(void *opaque
, uint8_t addr
)
2870 RTL8139State
*s
= opaque
;
2877 case MAC0
... MAC0
+5:
2878 ret
= s
->phys
[addr
- MAC0
];
2880 case MAC0
+6 ... MAC0
+7:
2883 case MAR0
... MAR0
+7:
2884 ret
= s
->mult
[addr
- MAR0
];
2887 ret
= rtl8139_ChipCmd_read(s
);
2890 ret
= rtl8139_Cfg9346_read(s
);
2893 ret
= rtl8139_Config0_read(s
);
2896 ret
= rtl8139_Config1_read(s
);
2899 ret
= rtl8139_Config3_read(s
);
2902 ret
= rtl8139_Config4_read(s
);
2905 ret
= rtl8139_Config5_read(s
);
2910 DEBUG_PRINT(("RTL8139: MediaStatus read 0x%x\n", ret
));
2914 ret
= s
->clock_enabled
;
2915 DEBUG_PRINT(("RTL8139: HltClk read 0x%x\n", ret
));
2919 ret
= RTL8139_PCI_REVID
;
2920 DEBUG_PRINT(("RTL8139: PCI Revision ID read 0x%x\n", ret
));
2925 DEBUG_PRINT(("RTL8139C+ TxThresh read(b) val=0x%02x\n", ret
));
2928 case 0x43: /* Part of TxConfig register. Windows driver tries to read it */
2929 ret
= s
->TxConfig
>> 24;
2930 DEBUG_PRINT(("RTL8139C TxConfig at 0x43 read(b) val=0x%02x\n", ret
));
2934 DEBUG_PRINT(("RTL8139: not implemented read(b) addr=0x%x\n", addr
));
2942 static uint32_t rtl8139_io_readw(void *opaque
, uint8_t addr
)
2944 RTL8139State
*s
= opaque
;
2947 addr
&= 0xfe; /* mask lower bit */
2952 ret
= rtl8139_IntrMask_read(s
);
2956 ret
= rtl8139_IntrStatus_read(s
);
2960 ret
= rtl8139_MultiIntr_read(s
);
2964 ret
= rtl8139_RxBufPtr_read(s
);
2968 ret
= rtl8139_RxBufAddr_read(s
);
2972 ret
= rtl8139_BasicModeCtrl_read(s
);
2974 case BasicModeStatus
:
2975 ret
= rtl8139_BasicModeStatus_read(s
);
2978 ret
= s
->NWayAdvert
;
2979 DEBUG_PRINT(("RTL8139: NWayAdvert read(w) val=0x%04x\n", ret
));
2983 DEBUG_PRINT(("RTL8139: NWayLPAR read(w) val=0x%04x\n", ret
));
2986 ret
= s
->NWayExpansion
;
2987 DEBUG_PRINT(("RTL8139: NWayExpansion read(w) val=0x%04x\n", ret
));
2991 ret
= rtl8139_CpCmd_read(s
);
2995 ret
= rtl8139_IntrMitigate_read(s
);
2999 ret
= rtl8139_TSAD_read(s
);
3003 ret
= rtl8139_CSCR_read(s
);
3007 DEBUG_PRINT(("RTL8139: ioport read(w) addr=0x%x via read(b)\n", addr
));
3009 ret
= rtl8139_io_readb(opaque
, addr
);
3010 ret
|= rtl8139_io_readb(opaque
, addr
+ 1) << 8;
3012 DEBUG_PRINT(("RTL8139: ioport read(w) addr=0x%x val=0x%04x\n", addr
, ret
));
3019 static uint32_t rtl8139_io_readl(void *opaque
, uint8_t addr
)
3021 RTL8139State
*s
= opaque
;
3024 addr
&= 0xfc; /* also mask low 2 bits */
3031 DEBUG_PRINT(("RTL8139: RxMissed read val=0x%08x\n", ret
));
3035 ret
= rtl8139_TxConfig_read(s
);
3039 ret
= rtl8139_RxConfig_read(s
);
3042 case TxStatus0
... TxStatus0
+4*4-1:
3043 ret
= rtl8139_TxStatus_read(s
, addr
-TxStatus0
);
3046 case TxAddr0
... TxAddr0
+4*4-1:
3047 ret
= rtl8139_TxAddr_read(s
, addr
-TxAddr0
);
3051 ret
= rtl8139_RxBuf_read(s
);
3055 ret
= s
->RxRingAddrLO
;
3056 DEBUG_PRINT(("RTL8139: C+ RxRing low bits read val=0x%08x\n", ret
));
3060 ret
= s
->RxRingAddrHI
;
3061 DEBUG_PRINT(("RTL8139: C+ RxRing high bits read val=0x%08x\n", ret
));
3065 ret
= muldiv64(qemu_get_clock(vm_clock
) - s
->TCTR_base
,
3066 PCI_FREQUENCY
, get_ticks_per_sec());
3067 DEBUG_PRINT(("RTL8139: TCTR Timer read val=0x%08x\n", ret
));
3072 DEBUG_PRINT(("RTL8139: FlashReg TimerInt read val=0x%08x\n", ret
));
3076 DEBUG_PRINT(("RTL8139: ioport read(l) addr=0x%x via read(b)\n", addr
));
3078 ret
= rtl8139_io_readb(opaque
, addr
);
3079 ret
|= rtl8139_io_readb(opaque
, addr
+ 1) << 8;
3080 ret
|= rtl8139_io_readb(opaque
, addr
+ 2) << 16;
3081 ret
|= rtl8139_io_readb(opaque
, addr
+ 3) << 24;
3083 DEBUG_PRINT(("RTL8139: read(l) addr=0x%x val=%08x\n", addr
, ret
));
3092 static void rtl8139_ioport_writeb(void *opaque
, uint32_t addr
, uint32_t val
)
3094 rtl8139_io_writeb(opaque
, addr
& 0xFF, val
);
3097 static void rtl8139_ioport_writew(void *opaque
, uint32_t addr
, uint32_t val
)
3099 rtl8139_io_writew(opaque
, addr
& 0xFF, val
);
3102 static void rtl8139_ioport_writel(void *opaque
, uint32_t addr
, uint32_t val
)
3104 rtl8139_io_writel(opaque
, addr
& 0xFF, val
);
3107 static uint32_t rtl8139_ioport_readb(void *opaque
, uint32_t addr
)
3109 return rtl8139_io_readb(opaque
, addr
& 0xFF);
3112 static uint32_t rtl8139_ioport_readw(void *opaque
, uint32_t addr
)
3114 return rtl8139_io_readw(opaque
, addr
& 0xFF);
3117 static uint32_t rtl8139_ioport_readl(void *opaque
, uint32_t addr
)
3119 return rtl8139_io_readl(opaque
, addr
& 0xFF);
3124 static void rtl8139_mmio_writeb(void *opaque
, target_phys_addr_t addr
, uint32_t val
)
3126 rtl8139_io_writeb(opaque
, addr
& 0xFF, val
);
3129 static void rtl8139_mmio_writew(void *opaque
, target_phys_addr_t addr
, uint32_t val
)
3131 rtl8139_io_writew(opaque
, addr
& 0xFF, val
);
3134 static void rtl8139_mmio_writel(void *opaque
, target_phys_addr_t addr
, uint32_t val
)
3136 rtl8139_io_writel(opaque
, addr
& 0xFF, val
);
3139 static uint32_t rtl8139_mmio_readb(void *opaque
, target_phys_addr_t addr
)
3141 return rtl8139_io_readb(opaque
, addr
& 0xFF);
3144 static uint32_t rtl8139_mmio_readw(void *opaque
, target_phys_addr_t addr
)
3146 uint32_t val
= rtl8139_io_readw(opaque
, addr
& 0xFF);
3150 static uint32_t rtl8139_mmio_readl(void *opaque
, target_phys_addr_t addr
)
3152 uint32_t val
= rtl8139_io_readl(opaque
, addr
& 0xFF);
3156 static int rtl8139_post_load(void *opaque
, int version_id
)
3158 RTL8139State
* s
= opaque
;
3159 rtl8139_set_next_tctr_time(s
, qemu_get_clock(vm_clock
));
3160 if (version_id
< 4) {
3161 s
->cplus_enabled
= s
->CpCmd
!= 0;
3167 static bool rtl8139_hotplug_ready_needed(void *opaque
)
3169 return qdev_machine_modified();
3172 static const VMStateDescription vmstate_rtl8139_hotplug_ready
={
3173 .name
= "rtl8139/hotplug_ready",
3175 .minimum_version_id
= 1,
3176 .minimum_version_id_old
= 1,
3177 .fields
= (VMStateField
[]) {
3178 VMSTATE_END_OF_LIST()
3182 static void rtl8139_pre_save(void *opaque
)
3184 RTL8139State
* s
= opaque
;
3185 int64_t current_time
= qemu_get_clock(vm_clock
);
3187 /* set IntrStatus correctly */
3188 rtl8139_set_next_tctr_time(s
, current_time
);
3189 s
->TCTR
= muldiv64(current_time
- s
->TCTR_base
, PCI_FREQUENCY
,
3190 get_ticks_per_sec());
3191 s
->rtl8139_mmio_io_addr_dummy
= s
->rtl8139_mmio_io_addr
;
3194 static const VMStateDescription vmstate_rtl8139
= {
3197 .minimum_version_id
= 3,
3198 .minimum_version_id_old
= 3,
3199 .post_load
= rtl8139_post_load
,
3200 .pre_save
= rtl8139_pre_save
,
3201 .fields
= (VMStateField
[]) {
3202 VMSTATE_PCI_DEVICE(dev
, RTL8139State
),
3203 VMSTATE_PARTIAL_BUFFER(phys
, RTL8139State
, 6),
3204 VMSTATE_BUFFER(mult
, RTL8139State
),
3205 VMSTATE_UINT32_ARRAY(TxStatus
, RTL8139State
, 4),
3206 VMSTATE_UINT32_ARRAY(TxAddr
, RTL8139State
, 4),
3208 VMSTATE_UINT32(RxBuf
, RTL8139State
),
3209 VMSTATE_UINT32(RxBufferSize
, RTL8139State
),
3210 VMSTATE_UINT32(RxBufPtr
, RTL8139State
),
3211 VMSTATE_UINT32(RxBufAddr
, RTL8139State
),
3213 VMSTATE_UINT16(IntrStatus
, RTL8139State
),
3214 VMSTATE_UINT16(IntrMask
, RTL8139State
),
3216 VMSTATE_UINT32(TxConfig
, RTL8139State
),
3217 VMSTATE_UINT32(RxConfig
, RTL8139State
),
3218 VMSTATE_UINT32(RxMissed
, RTL8139State
),
3219 VMSTATE_UINT16(CSCR
, RTL8139State
),
3221 VMSTATE_UINT8(Cfg9346
, RTL8139State
),
3222 VMSTATE_UINT8(Config0
, RTL8139State
),
3223 VMSTATE_UINT8(Config1
, RTL8139State
),
3224 VMSTATE_UINT8(Config3
, RTL8139State
),
3225 VMSTATE_UINT8(Config4
, RTL8139State
),
3226 VMSTATE_UINT8(Config5
, RTL8139State
),
3228 VMSTATE_UINT8(clock_enabled
, RTL8139State
),
3229 VMSTATE_UINT8(bChipCmdState
, RTL8139State
),
3231 VMSTATE_UINT16(MultiIntr
, RTL8139State
),
3233 VMSTATE_UINT16(BasicModeCtrl
, RTL8139State
),
3234 VMSTATE_UINT16(BasicModeStatus
, RTL8139State
),
3235 VMSTATE_UINT16(NWayAdvert
, RTL8139State
),
3236 VMSTATE_UINT16(NWayLPAR
, RTL8139State
),
3237 VMSTATE_UINT16(NWayExpansion
, RTL8139State
),
3239 VMSTATE_UINT16(CpCmd
, RTL8139State
),
3240 VMSTATE_UINT8(TxThresh
, RTL8139State
),
3243 VMSTATE_MACADDR(conf
.macaddr
, RTL8139State
),
3244 VMSTATE_INT32(rtl8139_mmio_io_addr_dummy
, RTL8139State
),
3246 VMSTATE_UINT32(currTxDesc
, RTL8139State
),
3247 VMSTATE_UINT32(currCPlusRxDesc
, RTL8139State
),
3248 VMSTATE_UINT32(currCPlusTxDesc
, RTL8139State
),
3249 VMSTATE_UINT32(RxRingAddrLO
, RTL8139State
),
3250 VMSTATE_UINT32(RxRingAddrHI
, RTL8139State
),
3252 VMSTATE_UINT16_ARRAY(eeprom
.contents
, RTL8139State
, EEPROM_9346_SIZE
),
3253 VMSTATE_INT32(eeprom
.mode
, RTL8139State
),
3254 VMSTATE_UINT32(eeprom
.tick
, RTL8139State
),
3255 VMSTATE_UINT8(eeprom
.address
, RTL8139State
),
3256 VMSTATE_UINT16(eeprom
.input
, RTL8139State
),
3257 VMSTATE_UINT16(eeprom
.output
, RTL8139State
),
3259 VMSTATE_UINT8(eeprom
.eecs
, RTL8139State
),
3260 VMSTATE_UINT8(eeprom
.eesk
, RTL8139State
),
3261 VMSTATE_UINT8(eeprom
.eedi
, RTL8139State
),
3262 VMSTATE_UINT8(eeprom
.eedo
, RTL8139State
),
3264 VMSTATE_UINT32(TCTR
, RTL8139State
),
3265 VMSTATE_UINT32(TimerInt
, RTL8139State
),
3266 VMSTATE_INT64(TCTR_base
, RTL8139State
),
3268 VMSTATE_STRUCT(tally_counters
, RTL8139State
, 0,
3269 vmstate_tally_counters
, RTL8139TallyCounters
),
3271 VMSTATE_UINT32_V(cplus_enabled
, RTL8139State
, 4),
3272 VMSTATE_END_OF_LIST()
3274 .subsections
= (VMStateSubsection
[]) {
3276 .vmsd
= &vmstate_rtl8139_hotplug_ready
,
3277 .needed
= rtl8139_hotplug_ready_needed
,
3284 /***********************************************************/
3285 /* PCI RTL8139 definitions */
3287 static void rtl8139_mmio_map(PCIDevice
*pci_dev
, int region_num
,
3288 pcibus_t addr
, pcibus_t size
, int type
)
3290 RTL8139State
*s
= DO_UPCAST(RTL8139State
, dev
, pci_dev
);
3292 cpu_register_physical_memory(addr
+ 0, 0x100, s
->rtl8139_mmio_io_addr
);
3295 static void rtl8139_ioport_map(PCIDevice
*pci_dev
, int region_num
,
3296 pcibus_t addr
, pcibus_t size
, int type
)
3298 RTL8139State
*s
= DO_UPCAST(RTL8139State
, dev
, pci_dev
);
3300 register_ioport_write(addr
, 0x100, 1, rtl8139_ioport_writeb
, s
);
3301 register_ioport_read( addr
, 0x100, 1, rtl8139_ioport_readb
, s
);
3303 register_ioport_write(addr
, 0x100, 2, rtl8139_ioport_writew
, s
);
3304 register_ioport_read( addr
, 0x100, 2, rtl8139_ioport_readw
, s
);
3306 register_ioport_write(addr
, 0x100, 4, rtl8139_ioport_writel
, s
);
3307 register_ioport_read( addr
, 0x100, 4, rtl8139_ioport_readl
, s
);
3310 static CPUReadMemoryFunc
* const rtl8139_mmio_read
[3] = {
3316 static CPUWriteMemoryFunc
* const rtl8139_mmio_write
[3] = {
3317 rtl8139_mmio_writeb
,
3318 rtl8139_mmio_writew
,
3319 rtl8139_mmio_writel
,
3322 static void rtl8139_timer(void *opaque
)
3324 RTL8139State
*s
= opaque
;
3326 if (!s
->clock_enabled
)
3328 DEBUG_PRINT(("RTL8139: >>> timer: clock is not running\n"));
3332 s
->IntrStatus
|= PCSTimeout
;
3333 rtl8139_update_irq(s
);
3334 rtl8139_set_next_tctr_time(s
, qemu_get_clock(vm_clock
));
3337 static void rtl8139_cleanup(VLANClientState
*nc
)
3339 RTL8139State
*s
= DO_UPCAST(NICState
, nc
, nc
)->opaque
;
3344 static int pci_rtl8139_uninit(PCIDevice
*dev
)
3346 RTL8139State
*s
= DO_UPCAST(RTL8139State
, dev
, dev
);
3348 cpu_unregister_io_memory(s
->rtl8139_mmio_io_addr
);
3349 if (s
->cplus_txbuffer
) {
3350 qemu_free(s
->cplus_txbuffer
);
3351 s
->cplus_txbuffer
= NULL
;
3353 qemu_del_timer(s
->timer
);
3354 qemu_free_timer(s
->timer
);
3355 qemu_del_vlan_client(&s
->nic
->nc
);
3359 static NetClientInfo net_rtl8139_info
= {
3360 .type
= NET_CLIENT_TYPE_NIC
,
3361 .size
= sizeof(NICState
),
3362 .can_receive
= rtl8139_can_receive
,
3363 .receive
= rtl8139_receive
,
3364 .cleanup
= rtl8139_cleanup
,
3367 static int pci_rtl8139_init(PCIDevice
*dev
)
3369 RTL8139State
* s
= DO_UPCAST(RTL8139State
, dev
, dev
);
3372 pci_conf
= s
->dev
.config
;
3373 pci_config_set_vendor_id(pci_conf
, PCI_VENDOR_ID_REALTEK
);
3374 pci_config_set_device_id(pci_conf
, PCI_DEVICE_ID_REALTEK_8139
);
3375 pci_conf
[PCI_REVISION_ID
] = RTL8139_PCI_REVID
; /* >=0x20 is for 8139C+ */
3376 pci_config_set_class(pci_conf
, PCI_CLASS_NETWORK_ETHERNET
);
3377 pci_conf
[PCI_INTERRUPT_PIN
] = 1; /* interrupt pin 0 */
3378 /* TODO: start of capability list, but no capability
3379 * list bit in status register, and offset 0xdc seems unused. */
3380 pci_conf
[PCI_CAPABILITY_LIST
] = 0xdc;
3382 /* I/O handler for memory-mapped I/O */
3383 s
->rtl8139_mmio_io_addr
=
3384 cpu_register_io_memory(rtl8139_mmio_read
, rtl8139_mmio_write
, s
,
3385 DEVICE_LITTLE_ENDIAN
);
3387 pci_register_bar(&s
->dev
, 0, 0x100,
3388 PCI_BASE_ADDRESS_SPACE_IO
, rtl8139_ioport_map
);
3390 pci_register_bar(&s
->dev
, 1, 0x100,
3391 PCI_BASE_ADDRESS_SPACE_MEMORY
, rtl8139_mmio_map
);
3393 qemu_macaddr_default_if_unset(&s
->conf
.macaddr
);
3395 s
->nic
= qemu_new_nic(&net_rtl8139_info
, &s
->conf
,
3396 dev
->qdev
.info
->name
, dev
->qdev
.id
, s
);
3397 qemu_format_nic_info_str(&s
->nic
->nc
, s
->conf
.macaddr
.a
);
3399 s
->cplus_txbuffer
= NULL
;
3400 s
->cplus_txbuffer_len
= 0;
3401 s
->cplus_txbuffer_offset
= 0;
3404 s
->timer
= qemu_new_timer(vm_clock
, rtl8139_timer
, s
);
3405 rtl8139_set_next_tctr_time(s
, qemu_get_clock(vm_clock
));
3407 add_boot_device_path(s
->conf
.bootindex
, &dev
->qdev
, "/ethernet-phy@0");
3412 static PCIDeviceInfo rtl8139_info
= {
3413 .qdev
.name
= "rtl8139",
3414 .qdev
.size
= sizeof(RTL8139State
),
3415 .qdev
.reset
= rtl8139_reset
,
3416 .qdev
.vmsd
= &vmstate_rtl8139
,
3417 .init
= pci_rtl8139_init
,
3418 .exit
= pci_rtl8139_uninit
,
3419 .romfile
= "pxe-rtl8139.bin",
3420 .qdev
.props
= (Property
[]) {
3421 DEFINE_NIC_PROPERTIES(RTL8139State
, conf
),
3422 DEFINE_PROP_END_OF_LIST(),
3426 static void rtl8139_register_devices(void)
3428 pci_qdev_register(&rtl8139_info
);
3431 device_init(rtl8139_register_devices
)