2 * USB UHCI controller emulation
4 * Copyright (c) 2005 Fabrice Bellard
6 * Copyright (c) 2008 Max Krasnyansky
7 * Magor rewrite of the UHCI data structures parser and frame processor
8 * Support for fully async operation and multiple outstanding transactions
10 * Permission is hereby granted, free of charge, to any person obtaining a copy
11 * of this software and associated documentation files (the "Software"), to deal
12 * in the Software without restriction, including without limitation the rights
13 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
14 * copies of the Software, and to permit persons to whom the Software is
15 * furnished to do so, subject to the following conditions:
17 * The above copyright notice and this permission notice shall be included in
18 * all copies or substantial portions of the Software.
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
21 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
22 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
23 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
24 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
25 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
31 #include "qemu-timer.h"
35 //#define DEBUG_DUMP_DATA
37 #define UHCI_CMD_FGR (1 << 4)
38 #define UHCI_CMD_EGSM (1 << 3)
39 #define UHCI_CMD_GRESET (1 << 2)
40 #define UHCI_CMD_HCRESET (1 << 1)
41 #define UHCI_CMD_RS (1 << 0)
43 #define UHCI_STS_HCHALTED (1 << 5)
44 #define UHCI_STS_HCPERR (1 << 4)
45 #define UHCI_STS_HSERR (1 << 3)
46 #define UHCI_STS_RD (1 << 2)
47 #define UHCI_STS_USBERR (1 << 1)
48 #define UHCI_STS_USBINT (1 << 0)
50 #define TD_CTRL_SPD (1 << 29)
51 #define TD_CTRL_ERROR_SHIFT 27
52 #define TD_CTRL_IOS (1 << 25)
53 #define TD_CTRL_IOC (1 << 24)
54 #define TD_CTRL_ACTIVE (1 << 23)
55 #define TD_CTRL_STALL (1 << 22)
56 #define TD_CTRL_BABBLE (1 << 20)
57 #define TD_CTRL_NAK (1 << 19)
58 #define TD_CTRL_TIMEOUT (1 << 18)
60 #define UHCI_PORT_RESET (1 << 9)
61 #define UHCI_PORT_LSDA (1 << 8)
62 #define UHCI_PORT_ENC (1 << 3)
63 #define UHCI_PORT_EN (1 << 2)
64 #define UHCI_PORT_CSC (1 << 1)
65 #define UHCI_PORT_CCS (1 << 0)
67 #define FRAME_TIMER_FREQ 1000
69 #define FRAME_MAX_LOOPS 100
74 #define DPRINTF printf
76 static const char *pid2str(int pid
)
79 case USB_TOKEN_SETUP
: return "SETUP";
80 case USB_TOKEN_IN
: return "IN";
81 case USB_TOKEN_OUT
: return "OUT";
90 #ifdef DEBUG_DUMP_DATA
91 static void dump_data(const uint8_t *data
, int len
)
95 printf("uhci: data: ");
96 for(i
= 0; i
< len
; i
++)
97 printf(" %02x", data
[i
]);
101 static void dump_data(const uint8_t *data
, int len
) {}
105 * Pending async transaction.
106 * 'packet' must be the first field because completion
107 * handler does "(UHCIAsync *) pkt" cast.
109 typedef struct UHCIAsync
{
111 struct UHCIAsync
*next
;
117 uint8_t buffer
[2048];
120 typedef struct UHCIPort
{
125 typedef struct UHCIState
{
128 uint16_t cmd
; /* cmd register */
130 uint16_t intr
; /* interrupt enable register */
131 uint16_t frnum
; /* frame number */
132 uint32_t fl_base_addr
; /* frame list base address */
134 uint8_t status2
; /* bit 0 and 1 are used to generate UHCI_STS_USBINT */
136 QEMUTimer
*frame_timer
;
137 UHCIPort ports
[NB_PORTS
];
139 /* Interrupts that should be raised at the end of the current frame. */
140 uint32_t pending_int_mask
;
143 UHCIAsync
*async_pending
;
144 UHCIAsync
*async_pool
;
145 uint8_t num_ports_vmstate
;
148 typedef struct UHCI_TD
{
150 uint32_t ctrl
; /* see TD_CTRL_xxx */
155 typedef struct UHCI_QH
{
160 static UHCIAsync
*uhci_async_alloc(UHCIState
*s
)
162 UHCIAsync
*async
= qemu_malloc(sizeof(UHCIAsync
));
164 memset(&async
->packet
, 0, sizeof(async
->packet
));
175 static void uhci_async_free(UHCIState
*s
, UHCIAsync
*async
)
180 static void uhci_async_link(UHCIState
*s
, UHCIAsync
*async
)
182 async
->next
= s
->async_pending
;
183 s
->async_pending
= async
;
186 static void uhci_async_unlink(UHCIState
*s
, UHCIAsync
*async
)
188 UHCIAsync
*curr
= s
->async_pending
;
189 UHCIAsync
**prev
= &s
->async_pending
;
202 static void uhci_async_cancel(UHCIState
*s
, UHCIAsync
*async
)
204 DPRINTF("uhci: cancel td 0x%x token 0x%x done %u\n",
205 async
->td
, async
->token
, async
->done
);
208 usb_cancel_packet(&async
->packet
);
209 uhci_async_free(s
, async
);
213 * Mark all outstanding async packets as invalid.
214 * This is used for canceling them when TDs are removed by the HCD.
216 static UHCIAsync
*uhci_async_validate_begin(UHCIState
*s
)
218 UHCIAsync
*async
= s
->async_pending
;
228 * Cancel async packets that are no longer valid
230 static void uhci_async_validate_end(UHCIState
*s
)
232 UHCIAsync
*curr
= s
->async_pending
;
233 UHCIAsync
**prev
= &s
->async_pending
;
237 if (curr
->valid
> 0) {
248 uhci_async_cancel(s
, curr
);
254 static void uhci_async_cancel_all(UHCIState
*s
)
256 UHCIAsync
*curr
= s
->async_pending
;
262 uhci_async_cancel(s
, curr
);
267 s
->async_pending
= NULL
;
270 static UHCIAsync
*uhci_async_find_td(UHCIState
*s
, uint32_t addr
, uint32_t token
)
272 UHCIAsync
*async
= s
->async_pending
;
273 UHCIAsync
*match
= NULL
;
277 * We're looking for the best match here. ie both td addr and token.
278 * Otherwise we return last good match. ie just token.
279 * It's ok to match just token because it identifies the transaction
280 * rather well, token includes: device addr, endpoint, size, etc.
282 * Also since we queue async transactions in reverse order by returning
283 * last good match we restores the order.
285 * It's expected that we wont have a ton of outstanding transactions.
286 * If we ever do we'd want to optimize this algorithm.
290 if (async
->token
== token
) {
294 if (async
->td
== addr
) {
305 fprintf(stderr
, "uhci: warning lots of async transactions\n");
310 static void uhci_attach(USBPort
*port1
, USBDevice
*dev
);
312 static void uhci_update_irq(UHCIState
*s
)
315 if (((s
->status2
& 1) && (s
->intr
& (1 << 2))) ||
316 ((s
->status2
& 2) && (s
->intr
& (1 << 3))) ||
317 ((s
->status
& UHCI_STS_USBERR
) && (s
->intr
& (1 << 0))) ||
318 ((s
->status
& UHCI_STS_RD
) && (s
->intr
& (1 << 1))) ||
319 (s
->status
& UHCI_STS_HSERR
) ||
320 (s
->status
& UHCI_STS_HCPERR
)) {
325 qemu_set_irq(s
->dev
.irq
[3], level
);
328 static void uhci_reset(void *opaque
)
330 UHCIState
*s
= opaque
;
335 DPRINTF("uhci: full reset\n");
337 pci_conf
= s
->dev
.config
;
339 pci_conf
[0x6a] = 0x01; /* usb clock */
340 pci_conf
[0x6b] = 0x00;
348 for(i
= 0; i
< NB_PORTS
; i
++) {
352 uhci_attach(&port
->port
, port
->port
.dev
);
355 uhci_async_cancel_all(s
);
358 static void uhci_pre_save(void *opaque
)
360 UHCIState
*s
= opaque
;
362 uhci_async_cancel_all(s
);
365 static const VMStateDescription vmstate_uhci_port
= {
368 .minimum_version_id
= 1,
369 .minimum_version_id_old
= 1,
370 .fields
= (VMStateField
[]) {
371 VMSTATE_UINT16(ctrl
, UHCIPort
),
372 VMSTATE_END_OF_LIST()
376 static const VMStateDescription vmstate_uhci
= {
379 .minimum_version_id
= 1,
380 .minimum_version_id_old
= 1,
381 .pre_save
= uhci_pre_save
,
382 .fields
= (VMStateField
[]) {
383 VMSTATE_PCI_DEVICE(dev
, UHCIState
),
384 VMSTATE_UINT8_EQUAL(num_ports_vmstate
, UHCIState
),
385 VMSTATE_STRUCT_ARRAY(ports
, UHCIState
, NB_PORTS
, 1,
386 vmstate_uhci_port
, UHCIPort
),
387 VMSTATE_UINT16(cmd
, UHCIState
),
388 VMSTATE_UINT16(status
, UHCIState
),
389 VMSTATE_UINT16(intr
, UHCIState
),
390 VMSTATE_UINT16(frnum
, UHCIState
),
391 VMSTATE_UINT32(fl_base_addr
, UHCIState
),
392 VMSTATE_UINT8(sof_timing
, UHCIState
),
393 VMSTATE_UINT8(status2
, UHCIState
),
394 VMSTATE_TIMER(frame_timer
, UHCIState
),
395 VMSTATE_END_OF_LIST()
399 static void uhci_ioport_writeb(void *opaque
, uint32_t addr
, uint32_t val
)
401 UHCIState
*s
= opaque
;
411 static uint32_t uhci_ioport_readb(void *opaque
, uint32_t addr
)
413 UHCIState
*s
= opaque
;
428 static void uhci_ioport_writew(void *opaque
, uint32_t addr
, uint32_t val
)
430 UHCIState
*s
= opaque
;
433 DPRINTF("uhci: writew port=0x%04x val=0x%04x\n", addr
, val
);
437 if ((val
& UHCI_CMD_RS
) && !(s
->cmd
& UHCI_CMD_RS
)) {
438 /* start frame processing */
439 qemu_mod_timer(s
->frame_timer
, qemu_get_clock(vm_clock
));
440 s
->status
&= ~UHCI_STS_HCHALTED
;
441 } else if (!(val
& UHCI_CMD_RS
)) {
442 s
->status
|= UHCI_STS_HCHALTED
;
444 if (val
& UHCI_CMD_GRESET
) {
449 /* send reset on the USB bus */
450 for(i
= 0; i
< NB_PORTS
; i
++) {
452 dev
= port
->port
.dev
;
454 usb_send_msg(dev
, USB_MSG_RESET
);
460 if (val
& UHCI_CMD_HCRESET
) {
468 /* XXX: the chip spec is not coherent, so we add a hidden
469 register to distinguish between IOC and SPD */
470 if (val
& UHCI_STS_USBINT
)
479 if (s
->status
& UHCI_STS_HCHALTED
)
480 s
->frnum
= val
& 0x7ff;
492 dev
= port
->port
.dev
;
495 if ( (val
& UHCI_PORT_RESET
) &&
496 !(port
->ctrl
& UHCI_PORT_RESET
) ) {
497 usb_send_msg(dev
, USB_MSG_RESET
);
500 port
->ctrl
= (port
->ctrl
& 0x01fb) | (val
& ~0x01fb);
501 /* some bits are reset when a '1' is written to them */
502 port
->ctrl
&= ~(val
& 0x000a);
508 static uint32_t uhci_ioport_readw(void *opaque
, uint32_t addr
)
510 UHCIState
*s
= opaque
;
540 val
= 0xff7f; /* disabled port */
544 DPRINTF("uhci: readw port=0x%04x val=0x%04x\n", addr
, val
);
549 static void uhci_ioport_writel(void *opaque
, uint32_t addr
, uint32_t val
)
551 UHCIState
*s
= opaque
;
554 DPRINTF("uhci: writel port=0x%04x val=0x%08x\n", addr
, val
);
558 s
->fl_base_addr
= val
& ~0xfff;
563 static uint32_t uhci_ioport_readl(void *opaque
, uint32_t addr
)
565 UHCIState
*s
= opaque
;
571 val
= s
->fl_base_addr
;
580 /* signal resume if controller suspended */
581 static void uhci_resume (void *opaque
)
583 UHCIState
*s
= (UHCIState
*)opaque
;
588 if (s
->cmd
& UHCI_CMD_EGSM
) {
589 s
->cmd
|= UHCI_CMD_FGR
;
590 s
->status
|= UHCI_STS_RD
;
595 static void uhci_attach(USBPort
*port1
, USBDevice
*dev
)
597 UHCIState
*s
= port1
->opaque
;
598 UHCIPort
*port
= &s
->ports
[port1
->index
];
601 if (port
->port
.dev
) {
602 usb_attach(port1
, NULL
);
604 /* set connect status */
605 port
->ctrl
|= UHCI_PORT_CCS
| UHCI_PORT_CSC
;
608 if (dev
->speed
== USB_SPEED_LOW
)
609 port
->ctrl
|= UHCI_PORT_LSDA
;
611 port
->ctrl
&= ~UHCI_PORT_LSDA
;
615 port
->port
.dev
= dev
;
616 /* send the attach message */
617 usb_send_msg(dev
, USB_MSG_ATTACH
);
619 /* set connect status */
620 if (port
->ctrl
& UHCI_PORT_CCS
) {
621 port
->ctrl
&= ~UHCI_PORT_CCS
;
622 port
->ctrl
|= UHCI_PORT_CSC
;
625 if (port
->ctrl
& UHCI_PORT_EN
) {
626 port
->ctrl
&= ~UHCI_PORT_EN
;
627 port
->ctrl
|= UHCI_PORT_ENC
;
632 dev
= port
->port
.dev
;
634 /* send the detach message */
635 usb_send_msg(dev
, USB_MSG_DETACH
);
637 port
->port
.dev
= NULL
;
641 static int uhci_broadcast_packet(UHCIState
*s
, USBPacket
*p
)
645 DPRINTF("uhci: packet enter. pid %s addr 0x%02x ep %d len %d\n",
646 pid2str(p
->pid
), p
->devaddr
, p
->devep
, p
->len
);
647 if (p
->pid
== USB_TOKEN_OUT
|| p
->pid
== USB_TOKEN_SETUP
)
648 dump_data(p
->data
, p
->len
);
651 for (i
= 0; i
< NB_PORTS
&& ret
== USB_RET_NODEV
; i
++) {
652 UHCIPort
*port
= &s
->ports
[i
];
653 USBDevice
*dev
= port
->port
.dev
;
655 if (dev
&& (port
->ctrl
& UHCI_PORT_EN
))
656 ret
= dev
->info
->handle_packet(dev
, p
);
659 DPRINTF("uhci: packet exit. ret %d len %d\n", ret
, p
->len
);
660 if (p
->pid
== USB_TOKEN_IN
&& ret
> 0)
661 dump_data(p
->data
, ret
);
666 static void uhci_async_complete(USBPacket
* packet
, void *opaque
);
667 static void uhci_process_frame(UHCIState
*s
);
669 /* return -1 if fatal error (frame must be stopped)
671 1 if TD unsuccessful or inactive
673 static int uhci_complete_td(UHCIState
*s
, UHCI_TD
*td
, UHCIAsync
*async
, uint32_t *int_mask
)
675 int len
= 0, max_len
, err
, ret
;
678 max_len
= ((td
->token
>> 21) + 1) & 0x7ff;
679 pid
= td
->token
& 0xff;
681 ret
= async
->packet
.len
;
683 if (td
->ctrl
& TD_CTRL_IOS
)
684 td
->ctrl
&= ~TD_CTRL_ACTIVE
;
689 len
= async
->packet
.len
;
690 td
->ctrl
= (td
->ctrl
& ~0x7ff) | ((len
- 1) & 0x7ff);
692 /* The NAK bit may have been set by a previous frame, so clear it
693 here. The docs are somewhat unclear, but win2k relies on this
695 td
->ctrl
&= ~(TD_CTRL_ACTIVE
| TD_CTRL_NAK
);
696 if (td
->ctrl
& TD_CTRL_IOC
)
699 if (pid
== USB_TOKEN_IN
) {
701 ret
= USB_RET_BABBLE
;
706 /* write the data back */
707 cpu_physical_memory_write(td
->buffer
, async
->buffer
, len
);
710 if ((td
->ctrl
& TD_CTRL_SPD
) && len
< max_len
) {
712 /* short packet: do not update QH */
713 DPRINTF("uhci: short packet. td 0x%x token 0x%x\n", async
->td
, async
->token
);
724 td
->ctrl
|= TD_CTRL_STALL
;
725 td
->ctrl
&= ~TD_CTRL_ACTIVE
;
729 td
->ctrl
|= TD_CTRL_BABBLE
| TD_CTRL_STALL
;
730 td
->ctrl
&= ~TD_CTRL_ACTIVE
;
731 /* frame interrupted */
735 td
->ctrl
|= TD_CTRL_NAK
;
736 if (pid
== USB_TOKEN_SETUP
)
745 /* Retry the TD if error count is not zero */
747 td
->ctrl
|= TD_CTRL_TIMEOUT
;
748 err
= (td
->ctrl
>> TD_CTRL_ERROR_SHIFT
) & 3;
752 td
->ctrl
&= ~TD_CTRL_ACTIVE
;
753 s
->status
|= UHCI_STS_USBERR
;
754 if (td
->ctrl
& TD_CTRL_IOC
)
759 td
->ctrl
= (td
->ctrl
& ~(3 << TD_CTRL_ERROR_SHIFT
)) |
760 (err
<< TD_CTRL_ERROR_SHIFT
);
764 static int uhci_handle_td(UHCIState
*s
, uint32_t addr
, UHCI_TD
*td
, uint32_t *int_mask
)
767 int len
= 0, max_len
;
772 if (!(td
->ctrl
& TD_CTRL_ACTIVE
))
775 /* token field is not unique for isochronous requests,
776 * so use the destination buffer
778 if (td
->ctrl
& TD_CTRL_IOS
) {
786 async
= uhci_async_find_td(s
, addr
, token
);
788 /* Already submitted */
794 uhci_async_unlink(s
, async
);
798 /* Allocate new packet */
799 async
= uhci_async_alloc(s
);
803 /* valid needs to be large enough to handle 10 frame delay
804 * for initial isochronous requests
808 async
->token
= token
;
811 max_len
= ((td
->token
>> 21) + 1) & 0x7ff;
812 pid
= td
->token
& 0xff;
814 async
->packet
.pid
= pid
;
815 async
->packet
.devaddr
= (td
->token
>> 8) & 0x7f;
816 async
->packet
.devep
= (td
->token
>> 15) & 0xf;
817 async
->packet
.data
= async
->buffer
;
818 async
->packet
.len
= max_len
;
819 async
->packet
.complete_cb
= uhci_async_complete
;
820 async
->packet
.complete_opaque
= s
;
824 case USB_TOKEN_SETUP
:
825 cpu_physical_memory_read(td
->buffer
, async
->buffer
, max_len
);
826 len
= uhci_broadcast_packet(s
, &async
->packet
);
832 len
= uhci_broadcast_packet(s
, &async
->packet
);
836 /* invalid pid : frame interrupted */
837 uhci_async_free(s
, async
);
838 s
->status
|= UHCI_STS_HCPERR
;
843 if (len
== USB_RET_ASYNC
) {
844 uhci_async_link(s
, async
);
848 async
->packet
.len
= len
;
851 len
= uhci_complete_td(s
, td
, async
, int_mask
);
852 uhci_async_free(s
, async
);
856 static void uhci_async_complete(USBPacket
*packet
, void *opaque
)
858 UHCIState
*s
= opaque
;
859 UHCIAsync
*async
= (UHCIAsync
*) packet
;
861 DPRINTF("uhci: async complete. td 0x%x token 0x%x\n", async
->td
, async
->token
);
865 uint32_t link
= async
->td
;
866 uint32_t int_mask
= 0, val
;
868 cpu_physical_memory_read(link
& ~0xf, (uint8_t *) &td
, sizeof(td
));
869 le32_to_cpus(&td
.link
);
870 le32_to_cpus(&td
.ctrl
);
871 le32_to_cpus(&td
.token
);
872 le32_to_cpus(&td
.buffer
);
874 uhci_async_unlink(s
, async
);
875 uhci_complete_td(s
, &td
, async
, &int_mask
);
876 s
->pending_int_mask
|= int_mask
;
878 /* update the status bits of the TD */
879 val
= cpu_to_le32(td
.ctrl
);
880 cpu_physical_memory_write((link
& ~0xf) + 4,
881 (const uint8_t *)&val
, sizeof(val
));
882 uhci_async_free(s
, async
);
885 uhci_process_frame(s
);
889 static int is_valid(uint32_t link
)
891 return (link
& 1) == 0;
894 static int is_qh(uint32_t link
)
896 return (link
& 2) != 0;
899 static int depth_first(uint32_t link
)
901 return (link
& 4) != 0;
904 /* QH DB used for detecting QH loops */
905 #define UHCI_MAX_QUEUES 128
907 uint32_t addr
[UHCI_MAX_QUEUES
];
911 static void qhdb_reset(QhDb
*db
)
916 /* Add QH to DB. Returns 1 if already present or DB is full. */
917 static int qhdb_insert(QhDb
*db
, uint32_t addr
)
920 for (i
= 0; i
< db
->count
; i
++)
921 if (db
->addr
[i
] == addr
)
924 if (db
->count
>= UHCI_MAX_QUEUES
)
927 db
->addr
[db
->count
++] = addr
;
931 static void uhci_process_frame(UHCIState
*s
)
933 uint32_t frame_addr
, link
, old_td_ctrl
, val
, int_mask
;
940 frame_addr
= s
->fl_base_addr
+ ((s
->frnum
& 0x3ff) << 2);
942 DPRINTF("uhci: processing frame %d addr 0x%x\n" , s
->frnum
, frame_addr
);
944 cpu_physical_memory_read(frame_addr
, (uint8_t *)&link
, 4);
952 for (cnt
= FRAME_MAX_LOOPS
; is_valid(link
) && cnt
; cnt
--) {
956 if (qhdb_insert(&qhdb
, link
)) {
958 * We're going in circles. Which is not a bug because
959 * HCD is allowed to do that as part of the BW management.
960 * In our case though it makes no sense to spin here. Sync transations
961 * are already done, and async completion handler will re-process
962 * the frame when something is ready.
964 DPRINTF("uhci: detected loop. qh 0x%x\n", link
);
968 cpu_physical_memory_read(link
& ~0xf, (uint8_t *) &qh
, sizeof(qh
));
969 le32_to_cpus(&qh
.link
);
970 le32_to_cpus(&qh
.el_link
);
972 DPRINTF("uhci: QH 0x%x load. link 0x%x elink 0x%x\n",
973 link
, qh
.link
, qh
.el_link
);
975 if (!is_valid(qh
.el_link
)) {
976 /* QH w/o elements */
980 /* QH with elements */
988 cpu_physical_memory_read(link
& ~0xf, (uint8_t *) &td
, sizeof(td
));
989 le32_to_cpus(&td
.link
);
990 le32_to_cpus(&td
.ctrl
);
991 le32_to_cpus(&td
.token
);
992 le32_to_cpus(&td
.buffer
);
994 DPRINTF("uhci: TD 0x%x load. link 0x%x ctrl 0x%x token 0x%x qh 0x%x\n",
995 link
, td
.link
, td
.ctrl
, td
.token
, curr_qh
);
997 old_td_ctrl
= td
.ctrl
;
998 ret
= uhci_handle_td(s
, link
, &td
, &int_mask
);
999 if (old_td_ctrl
!= td
.ctrl
) {
1000 /* update the status bits of the TD */
1001 val
= cpu_to_le32(td
.ctrl
);
1002 cpu_physical_memory_write((link
& ~0xf) + 4,
1003 (const uint8_t *)&val
, sizeof(val
));
1007 /* interrupted frame */
1011 if (ret
== 2 || ret
== 1) {
1012 DPRINTF("uhci: TD 0x%x %s. link 0x%x ctrl 0x%x token 0x%x qh 0x%x\n",
1013 link
, ret
== 2 ? "pend" : "skip",
1014 td
.link
, td
.ctrl
, td
.token
, curr_qh
);
1016 link
= curr_qh
? qh
.link
: td
.link
;
1022 DPRINTF("uhci: TD 0x%x done. link 0x%x ctrl 0x%x token 0x%x qh 0x%x\n",
1023 link
, td
.link
, td
.ctrl
, td
.token
, curr_qh
);
1028 /* update QH element link */
1030 val
= cpu_to_le32(qh
.el_link
);
1031 cpu_physical_memory_write((curr_qh
& ~0xf) + 4,
1032 (const uint8_t *)&val
, sizeof(val
));
1034 if (!depth_first(link
)) {
1035 /* done with this QH */
1037 DPRINTF("uhci: QH 0x%x done. link 0x%x elink 0x%x\n",
1038 curr_qh
, qh
.link
, qh
.el_link
);
1045 /* go to the next entry */
1048 s
->pending_int_mask
|= int_mask
;
1051 static void uhci_frame_timer(void *opaque
)
1053 UHCIState
*s
= opaque
;
1055 /* prepare the timer for the next frame */
1056 s
->expire_time
+= (get_ticks_per_sec() / FRAME_TIMER_FREQ
);
1058 if (!(s
->cmd
& UHCI_CMD_RS
)) {
1060 qemu_del_timer(s
->frame_timer
);
1061 /* set hchalted bit in status - UHCI11D 2.1.2 */
1062 s
->status
|= UHCI_STS_HCHALTED
;
1064 DPRINTF("uhci: halted\n");
1068 /* Complete the previous frame */
1069 if (s
->pending_int_mask
) {
1070 s
->status2
|= s
->pending_int_mask
;
1071 s
->status
|= UHCI_STS_USBINT
;
1074 s
->pending_int_mask
= 0;
1076 /* Start new frame */
1077 s
->frnum
= (s
->frnum
+ 1) & 0x7ff;
1079 DPRINTF("uhci: new frame #%u\n" , s
->frnum
);
1081 uhci_async_validate_begin(s
);
1083 uhci_process_frame(s
);
1085 uhci_async_validate_end(s
);
1087 qemu_mod_timer(s
->frame_timer
, s
->expire_time
);
1090 static void uhci_map(PCIDevice
*pci_dev
, int region_num
,
1091 pcibus_t addr
, pcibus_t size
, int type
)
1093 UHCIState
*s
= (UHCIState
*)pci_dev
;
1095 register_ioport_write(addr
, 32, 2, uhci_ioport_writew
, s
);
1096 register_ioport_read(addr
, 32, 2, uhci_ioport_readw
, s
);
1097 register_ioport_write(addr
, 32, 4, uhci_ioport_writel
, s
);
1098 register_ioport_read(addr
, 32, 4, uhci_ioport_readl
, s
);
1099 register_ioport_write(addr
, 32, 1, uhci_ioport_writeb
, s
);
1100 register_ioport_read(addr
, 32, 1, uhci_ioport_readb
, s
);
1103 static int usb_uhci_common_initfn(UHCIState
*s
)
1105 uint8_t *pci_conf
= s
->dev
.config
;
1108 pci_conf
[PCI_REVISION_ID
] = 0x01; // revision number
1109 pci_conf
[PCI_CLASS_PROG
] = 0x00;
1110 pci_config_set_class(pci_conf
, PCI_CLASS_SERIAL_USB
);
1111 pci_conf
[PCI_HEADER_TYPE
] = PCI_HEADER_TYPE_NORMAL
; // header_type
1112 /* TODO: reset value should be 0. */
1113 pci_conf
[PCI_INTERRUPT_PIN
] = 4; // interrupt pin 3
1114 pci_conf
[0x60] = 0x10; // release number
1116 usb_bus_new(&s
->bus
, &s
->dev
.qdev
);
1117 for(i
= 0; i
< NB_PORTS
; i
++) {
1118 usb_register_port(&s
->bus
, &s
->ports
[i
].port
, s
, i
, uhci_attach
);
1120 s
->frame_timer
= qemu_new_timer(vm_clock
, uhci_frame_timer
, s
);
1121 s
->expire_time
= qemu_get_clock(vm_clock
) +
1122 (get_ticks_per_sec() / FRAME_TIMER_FREQ
);
1123 s
->num_ports_vmstate
= NB_PORTS
;
1125 qemu_register_reset(uhci_reset
, s
);
1127 /* Use region 4 for consistency with real hardware. BSD guests seem
1129 pci_register_bar(&s
->dev
, 4, 0x20,
1130 PCI_BASE_ADDRESS_SPACE_IO
, uhci_map
);
1135 static int usb_uhci_piix3_initfn(PCIDevice
*dev
)
1137 UHCIState
*s
= DO_UPCAST(UHCIState
, dev
, dev
);
1138 uint8_t *pci_conf
= s
->dev
.config
;
1140 pci_config_set_vendor_id(pci_conf
, PCI_VENDOR_ID_INTEL
);
1141 pci_config_set_device_id(pci_conf
, PCI_DEVICE_ID_INTEL_82371SB_2
);
1142 return usb_uhci_common_initfn(s
);
1145 static int usb_uhci_piix4_initfn(PCIDevice
*dev
)
1147 UHCIState
*s
= DO_UPCAST(UHCIState
, dev
, dev
);
1148 uint8_t *pci_conf
= s
->dev
.config
;
1150 pci_config_set_vendor_id(pci_conf
, PCI_VENDOR_ID_INTEL
);
1151 pci_config_set_device_id(pci_conf
, PCI_DEVICE_ID_INTEL_82371AB_2
);
1152 return usb_uhci_common_initfn(s
);
1155 static PCIDeviceInfo uhci_info
[] = {
1157 .qdev
.name
= "piix3-usb-uhci",
1158 .qdev
.size
= sizeof(UHCIState
),
1159 .qdev
.vmsd
= &vmstate_uhci
,
1160 .init
= usb_uhci_piix3_initfn
,
1162 .qdev
.name
= "piix4-usb-uhci",
1163 .qdev
.size
= sizeof(UHCIState
),
1164 .qdev
.vmsd
= &vmstate_uhci
,
1165 .init
= usb_uhci_piix4_initfn
,
1171 static void uhci_register(void)
1173 pci_qdev_register_many(uhci_info
);
1175 device_init(uhci_register
);
1177 void usb_uhci_piix3_init(PCIBus
*bus
, int devfn
)
1179 pci_create_simple(bus
, devfn
, "piix3-usb-uhci");
1182 void usb_uhci_piix4_init(PCIBus
*bus
, int devfn
)
1184 pci_create_simple(bus
, devfn
, "piix4-usb-uhci");