qemu-kvm: use upstream kvm_flush_coalesced_mmio_buffer
[qemu-kvm/amd-iommu.git] / cpu-defs.h
blob5b2c2ec2b63978a24edccb98385249f04ddaab42
1 /*
2 * common defines for all CPUs
4 * Copyright (c) 2003 Fabrice Bellard
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19 #ifndef CPU_DEFS_H
20 #define CPU_DEFS_H
22 #ifndef NEED_CPU_H
23 #error cpu.h included from common code
24 #endif
26 #include "config.h"
27 #include <setjmp.h>
28 #include <inttypes.h>
29 #include <signal.h>
30 #include <pthread.h>
31 #include "osdep.h"
32 #include "qemu-queue.h"
33 #include "targphys.h"
35 #ifndef TARGET_LONG_BITS
36 #error TARGET_LONG_BITS must be defined before including this header
37 #endif
39 #define TARGET_LONG_SIZE (TARGET_LONG_BITS / 8)
41 /* target_ulong is the type of a virtual address */
42 #if TARGET_LONG_SIZE == 4
43 typedef int32_t target_long;
44 typedef uint32_t target_ulong;
45 #define TARGET_FMT_lx "%08x"
46 #define TARGET_FMT_ld "%d"
47 #define TARGET_FMT_lu "%u"
48 #elif TARGET_LONG_SIZE == 8
49 typedef int64_t target_long;
50 typedef uint64_t target_ulong;
51 #define TARGET_FMT_lx "%016" PRIx64
52 #define TARGET_FMT_ld "%" PRId64
53 #define TARGET_FMT_lu "%" PRIu64
54 #else
55 #error TARGET_LONG_SIZE undefined
56 #endif
58 #define HOST_LONG_SIZE (HOST_LONG_BITS / 8)
60 #define EXCP_INTERRUPT 0x10000 /* async interruption */
61 #define EXCP_HLT 0x10001 /* hlt instruction reached */
62 #define EXCP_DEBUG 0x10002 /* cpu stopped after a breakpoint or singlestep */
63 #define EXCP_HALTED 0x10003 /* cpu is halted (waiting for external event) */
65 #define TB_JMP_CACHE_BITS 12
66 #define TB_JMP_CACHE_SIZE (1 << TB_JMP_CACHE_BITS)
68 /* Only the bottom TB_JMP_PAGE_BITS of the jump cache hash bits vary for
69 addresses on the same page. The top bits are the same. This allows
70 TLB invalidation to quickly clear a subset of the hash table. */
71 #define TB_JMP_PAGE_BITS (TB_JMP_CACHE_BITS / 2)
72 #define TB_JMP_PAGE_SIZE (1 << TB_JMP_PAGE_BITS)
73 #define TB_JMP_ADDR_MASK (TB_JMP_PAGE_SIZE - 1)
74 #define TB_JMP_PAGE_MASK (TB_JMP_CACHE_SIZE - TB_JMP_PAGE_SIZE)
76 #if !defined(CONFIG_USER_ONLY)
77 #define CPU_TLB_BITS 8
78 #define CPU_TLB_SIZE (1 << CPU_TLB_BITS)
80 #if TARGET_PHYS_ADDR_BITS == 32 && TARGET_LONG_BITS == 32
81 #define CPU_TLB_ENTRY_BITS 4
82 #else
83 #define CPU_TLB_ENTRY_BITS 5
84 #endif
86 typedef struct CPUTLBEntry {
87 /* bit TARGET_LONG_BITS to TARGET_PAGE_BITS : virtual address
88 bit TARGET_PAGE_BITS-1..4 : Nonzero for accesses that should not
89 go directly to ram.
90 bit 3 : indicates that the entry is invalid
91 bit 2..0 : zero
93 target_ulong addr_read;
94 target_ulong addr_write;
95 target_ulong addr_code;
96 /* Addend to virtual address to get physical address. IO accesses
97 use the corresponding iotlb value. */
98 #if TARGET_PHYS_ADDR_BITS == 64
99 /* on i386 Linux make sure it is aligned */
100 target_phys_addr_t addend __attribute__((aligned(8)));
101 #else
102 target_phys_addr_t addend;
103 #endif
104 /* padding to get a power of two size */
105 uint8_t dummy[(1 << CPU_TLB_ENTRY_BITS) -
106 (sizeof(target_ulong) * 3 +
107 ((-sizeof(target_ulong) * 3) & (sizeof(target_phys_addr_t) - 1)) +
108 sizeof(target_phys_addr_t))];
109 } CPUTLBEntry;
111 #define CPU_COMMON_TLB \
112 /* The meaning of the MMU modes is defined in the target code. */ \
113 CPUTLBEntry tlb_table[NB_MMU_MODES][CPU_TLB_SIZE]; \
114 target_phys_addr_t iotlb[NB_MMU_MODES][CPU_TLB_SIZE]; \
116 #else
118 #define CPU_COMMON_TLB
120 #endif
123 #ifdef HOST_WORDS_BIGENDIAN
124 typedef struct icount_decr_u16 {
125 uint16_t high;
126 uint16_t low;
127 } icount_decr_u16;
128 #else
129 typedef struct icount_decr_u16 {
130 uint16_t low;
131 uint16_t high;
132 } icount_decr_u16;
133 #endif
135 struct kvm_run;
136 struct KVMState;
138 typedef struct CPUBreakpoint {
139 target_ulong pc;
140 int flags; /* BP_* */
141 QTAILQ_ENTRY(CPUBreakpoint) entry;
142 } CPUBreakpoint;
144 typedef struct CPUWatchpoint {
145 target_ulong vaddr;
146 target_ulong len_mask;
147 int flags; /* BP_* */
148 QTAILQ_ENTRY(CPUWatchpoint) entry;
149 } CPUWatchpoint;
151 /* forward decleration */
152 struct qemu_work_item;
154 struct KVMCPUState {
155 pthread_t thread;
156 int signalled;
157 struct qemu_work_item *queued_work_first, *queued_work_last;
160 #define CPU_TEMP_BUF_NLONGS 128
161 #define CPU_COMMON \
162 struct TranslationBlock *current_tb; /* currently executing TB */ \
163 /* soft mmu support */ \
164 /* in order to avoid passing too many arguments to the MMIO \
165 helpers, we store some rarely used information in the CPU \
166 context) */ \
167 unsigned long mem_io_pc; /* host pc at which the memory was \
168 accessed */ \
169 target_ulong mem_io_vaddr; /* target virtual addr at which the \
170 memory was accessed */ \
171 uint32_t halted; /* Nonzero if the CPU is in suspend state */ \
172 uint32_t interrupt_request; \
173 volatile sig_atomic_t exit_request; \
174 CPU_COMMON_TLB \
175 struct TranslationBlock *tb_jmp_cache[TB_JMP_CACHE_SIZE]; \
176 /* buffer for temporaries in the code generator */ \
177 long temp_buf[CPU_TEMP_BUF_NLONGS]; \
179 int64_t icount_extra; /* Instructions until next timer event. */ \
180 /* Number of cycles left, with interrupt flag in high bit. \
181 This allows a single read-compare-cbranch-write sequence to test \
182 for both decrementer underflow and exceptions. */ \
183 union { \
184 uint32_t u32; \
185 icount_decr_u16 u16; \
186 } icount_decr; \
187 uint32_t can_do_io; /* nonzero if memory mapped IO is safe. */ \
189 /* from this point: preserved by CPU reset */ \
190 /* ice debug support */ \
191 QTAILQ_HEAD(breakpoints_head, CPUBreakpoint) breakpoints; \
192 int singlestep_enabled; \
194 QTAILQ_HEAD(watchpoints_head, CPUWatchpoint) watchpoints; \
195 CPUWatchpoint *watchpoint_hit; \
197 struct GDBRegisterState *gdb_regs; \
199 /* Core interrupt code */ \
200 jmp_buf jmp_env; \
201 int exception_index; \
203 CPUState *next_cpu; /* next CPU sharing TB cache */ \
204 int cpu_index; /* CPU index (informative) */ \
205 uint32_t host_tid; /* host thread ID */ \
206 int numa_node; /* NUMA node this cpu is belonging to */ \
207 int nr_cores; /* number of cores within this CPU package */ \
208 int nr_threads;/* number of threads within this CPU */ \
209 int running; /* Nonzero if cpu is currently running(usermode). */ \
210 int thread_id; \
211 /* user data */ \
212 void *opaque; \
214 uint32_t created; \
215 struct QemuThread *thread; \
216 struct QemuCond *halt_cond; \
217 const char *cpu_model_str; \
218 struct KVMState *kvm_state; \
219 struct kvm_run *kvm_run; \
220 int kvm_fd; \
221 int kvm_vcpu_dirty; \
222 uint32_t stop; /* Stop request */ \
223 uint32_t stopped; /* Artificially stopped */ \
224 struct KVMCPUState kvm_cpu_state;
226 #endif