4 * Copyright (c) 2004 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
26 #include "pci_bridge.h"
27 #include "pci_internals.h"
33 #include "qmp-commands.h"
39 # define PCI_DPRINTF(format, ...) printf(format, ## __VA_ARGS__)
41 # define PCI_DPRINTF(format, ...) do { } while (0)
44 static void pcibus_dev_print(Monitor
*mon
, DeviceState
*dev
, int indent
);
45 static char *pcibus_get_dev_path(DeviceState
*dev
);
46 static char *pcibus_get_fw_dev_path(DeviceState
*dev
);
47 static int pcibus_reset(BusState
*qbus
);
49 static Property pci_props
[] = {
50 DEFINE_PROP_PCI_DEVFN("addr", PCIDevice
, devfn
, -1),
51 DEFINE_PROP_STRING("romfile", PCIDevice
, romfile
),
52 DEFINE_PROP_UINT32("rombar", PCIDevice
, rom_bar
, 1),
53 DEFINE_PROP_BIT("multifunction", PCIDevice
, cap_present
,
54 QEMU_PCI_CAP_MULTIFUNCTION_BITNR
, false),
55 DEFINE_PROP_BIT("command_serr_enable", PCIDevice
, cap_present
,
56 QEMU_PCI_CAP_SERR_BITNR
, true),
57 DEFINE_PROP_END_OF_LIST()
60 static void pci_bus_class_init(ObjectClass
*klass
, void *data
)
62 BusClass
*k
= BUS_CLASS(klass
);
64 k
->print_dev
= pcibus_dev_print
;
65 k
->get_dev_path
= pcibus_get_dev_path
;
66 k
->get_fw_dev_path
= pcibus_get_fw_dev_path
;
67 k
->reset
= pcibus_reset
;
70 static const TypeInfo pci_bus_info
= {
73 .instance_size
= sizeof(PCIBus
),
74 .class_init
= pci_bus_class_init
,
77 static PCIBus
*pci_find_bus_nr(PCIBus
*bus
, int bus_num
);
78 static void pci_update_mappings(PCIDevice
*d
);
79 static void pci_set_irq(void *opaque
, int irq_num
, int level
);
80 static int pci_add_option_rom(PCIDevice
*pdev
, bool is_default_rom
);
81 static void pci_del_option_rom(PCIDevice
*pdev
);
83 static uint16_t pci_default_sub_vendor_id
= PCI_SUBVENDOR_ID_REDHAT_QUMRANET
;
84 static uint16_t pci_default_sub_device_id
= PCI_SUBDEVICE_ID_QEMU
;
89 QLIST_ENTRY(PCIHostBus
) next
;
91 static QLIST_HEAD(, PCIHostBus
) host_buses
;
93 static const VMStateDescription vmstate_pcibus
= {
96 .minimum_version_id
= 1,
97 .minimum_version_id_old
= 1,
98 .fields
= (VMStateField
[]) {
99 VMSTATE_INT32_EQUAL(nirq
, PCIBus
),
100 VMSTATE_VARRAY_INT32(irq_count
, PCIBus
, nirq
, 0, vmstate_info_int32
, int32_t),
101 VMSTATE_END_OF_LIST()
104 static int pci_bar(PCIDevice
*d
, int reg
)
108 if (reg
!= PCI_ROM_SLOT
)
109 return PCI_BASE_ADDRESS_0
+ reg
* 4;
111 type
= d
->config
[PCI_HEADER_TYPE
] & ~PCI_HEADER_TYPE_MULTI_FUNCTION
;
112 return type
== PCI_HEADER_TYPE_BRIDGE
? PCI_ROM_ADDRESS1
: PCI_ROM_ADDRESS
;
115 static inline int pci_irq_state(PCIDevice
*d
, int irq_num
)
117 return (d
->irq_state
>> irq_num
) & 0x1;
120 static inline void pci_set_irq_state(PCIDevice
*d
, int irq_num
, int level
)
122 d
->irq_state
&= ~(0x1 << irq_num
);
123 d
->irq_state
|= level
<< irq_num
;
126 static void pci_change_irq_level(PCIDevice
*pci_dev
, int irq_num
, int change
)
131 irq_num
= bus
->map_irq(pci_dev
, irq_num
);
134 pci_dev
= bus
->parent_dev
;
136 bus
->irq_count
[irq_num
] += change
;
137 bus
->set_irq(bus
->irq_opaque
, irq_num
, bus
->irq_count
[irq_num
] != 0);
140 int pci_bus_get_irq_level(PCIBus
*bus
, int irq_num
)
142 assert(irq_num
>= 0);
143 assert(irq_num
< bus
->nirq
);
144 return !!bus
->irq_count
[irq_num
];
147 /* Update interrupt status bit in config space on interrupt
149 static void pci_update_irq_status(PCIDevice
*dev
)
151 if (dev
->irq_state
) {
152 dev
->config
[PCI_STATUS
] |= PCI_STATUS_INTERRUPT
;
154 dev
->config
[PCI_STATUS
] &= ~PCI_STATUS_INTERRUPT
;
158 void pci_device_deassert_intx(PCIDevice
*dev
)
161 for (i
= 0; i
< PCI_NUM_PINS
; ++i
) {
162 qemu_set_irq(dev
->irq
[i
], 0);
167 * This function is called on #RST and FLR.
168 * FLR if PCI_EXP_DEVCTL_BCR_FLR is set
170 void pci_device_reset(PCIDevice
*dev
)
174 qdev_reset_all(&dev
->qdev
);
177 pci_update_irq_status(dev
);
178 pci_device_deassert_intx(dev
);
179 /* Clear all writable bits */
180 pci_word_test_and_clear_mask(dev
->config
+ PCI_COMMAND
,
181 pci_get_word(dev
->wmask
+ PCI_COMMAND
) |
182 pci_get_word(dev
->w1cmask
+ PCI_COMMAND
));
183 pci_word_test_and_clear_mask(dev
->config
+ PCI_STATUS
,
184 pci_get_word(dev
->wmask
+ PCI_STATUS
) |
185 pci_get_word(dev
->w1cmask
+ PCI_STATUS
));
186 dev
->config
[PCI_CACHE_LINE_SIZE
] = 0x0;
187 dev
->config
[PCI_INTERRUPT_LINE
] = 0x0;
188 for (r
= 0; r
< PCI_NUM_REGIONS
; ++r
) {
189 PCIIORegion
*region
= &dev
->io_regions
[r
];
194 if (!(region
->type
& PCI_BASE_ADDRESS_SPACE_IO
) &&
195 region
->type
& PCI_BASE_ADDRESS_MEM_TYPE_64
) {
196 pci_set_quad(dev
->config
+ pci_bar(dev
, r
), region
->type
);
198 pci_set_long(dev
->config
+ pci_bar(dev
, r
), region
->type
);
201 pci_update_mappings(dev
);
208 * Trigger pci bus reset under a given bus.
209 * To be called on RST# assert.
211 void pci_bus_reset(PCIBus
*bus
)
215 for (i
= 0; i
< bus
->nirq
; i
++) {
216 bus
->irq_count
[i
] = 0;
218 for (i
= 0; i
< ARRAY_SIZE(bus
->devices
); ++i
) {
219 if (bus
->devices
[i
]) {
220 pci_device_reset(bus
->devices
[i
]);
225 static int pcibus_reset(BusState
*qbus
)
227 pci_bus_reset(DO_UPCAST(PCIBus
, qbus
, qbus
));
229 /* topology traverse is done by pci_bus_reset().
230 Tell qbus/qdev walker not to traverse the tree */
234 static void pci_host_bus_register(int domain
, PCIBus
*bus
)
236 struct PCIHostBus
*host
;
237 host
= g_malloc0(sizeof(*host
));
238 host
->domain
= domain
;
240 QLIST_INSERT_HEAD(&host_buses
, host
, next
);
243 PCIBus
*pci_find_root_bus(int domain
)
245 struct PCIHostBus
*host
;
247 QLIST_FOREACH(host
, &host_buses
, next
) {
248 if (host
->domain
== domain
) {
256 int pci_find_domain(const PCIBus
*bus
)
259 struct PCIHostBus
*host
;
261 /* obtain root bus */
262 while ((d
= bus
->parent_dev
) != NULL
) {
266 QLIST_FOREACH(host
, &host_buses
, next
) {
267 if (host
->bus
== bus
) {
272 abort(); /* should not be reached */
276 void pci_bus_new_inplace(PCIBus
*bus
, DeviceState
*parent
,
278 MemoryRegion
*address_space_mem
,
279 MemoryRegion
*address_space_io
,
282 qbus_create_inplace(&bus
->qbus
, TYPE_PCI_BUS
, parent
, name
);
283 assert(PCI_FUNC(devfn_min
) == 0);
284 bus
->devfn_min
= devfn_min
;
285 bus
->address_space_mem
= address_space_mem
;
286 bus
->address_space_io
= address_space_io
;
289 QLIST_INIT(&bus
->child
);
290 pci_host_bus_register(0, bus
); /* for now only pci domain 0 is supported */
292 vmstate_register(NULL
, -1, &vmstate_pcibus
, bus
);
295 PCIBus
*pci_bus_new(DeviceState
*parent
, const char *name
,
296 MemoryRegion
*address_space_mem
,
297 MemoryRegion
*address_space_io
,
302 bus
= g_malloc0(sizeof(*bus
));
303 bus
->qbus
.glib_allocated
= true;
304 pci_bus_new_inplace(bus
, parent
, name
, address_space_mem
,
305 address_space_io
, devfn_min
);
309 void pci_bus_irqs(PCIBus
*bus
, pci_set_irq_fn set_irq
, pci_map_irq_fn map_irq
,
310 void *irq_opaque
, int nirq
)
312 bus
->set_irq
= set_irq
;
313 bus
->map_irq
= map_irq
;
314 bus
->irq_opaque
= irq_opaque
;
316 bus
->irq_count
= g_malloc0(nirq
* sizeof(bus
->irq_count
[0]));
319 void pci_bus_hotplug(PCIBus
*bus
, pci_hotplug_fn hotplug
, DeviceState
*qdev
)
321 bus
->qbus
.allow_hotplug
= 1;
322 bus
->hotplug
= hotplug
;
323 bus
->hotplug_qdev
= qdev
;
326 PCIBus
*pci_register_bus(DeviceState
*parent
, const char *name
,
327 pci_set_irq_fn set_irq
, pci_map_irq_fn map_irq
,
329 MemoryRegion
*address_space_mem
,
330 MemoryRegion
*address_space_io
,
331 uint8_t devfn_min
, int nirq
)
335 bus
= pci_bus_new(parent
, name
, address_space_mem
,
336 address_space_io
, devfn_min
);
337 pci_bus_irqs(bus
, set_irq
, map_irq
, irq_opaque
, nirq
);
341 int pci_bus_num(PCIBus
*s
)
344 return 0; /* pci host bridge */
345 return s
->parent_dev
->config
[PCI_SECONDARY_BUS
];
348 static int get_pci_config_device(QEMUFile
*f
, void *pv
, size_t size
)
350 PCIDevice
*s
= container_of(pv
, PCIDevice
, config
);
354 assert(size
== pci_config_size(s
));
355 config
= g_malloc(size
);
357 qemu_get_buffer(f
, config
, size
);
358 for (i
= 0; i
< size
; ++i
) {
359 if ((config
[i
] ^ s
->config
[i
]) &
360 s
->cmask
[i
] & ~s
->wmask
[i
] & ~s
->w1cmask
[i
]) {
365 memcpy(s
->config
, config
, size
);
367 pci_update_mappings(s
);
373 /* just put buffer */
374 static void put_pci_config_device(QEMUFile
*f
, void *pv
, size_t size
)
376 const uint8_t **v
= pv
;
377 assert(size
== pci_config_size(container_of(pv
, PCIDevice
, config
)));
378 qemu_put_buffer(f
, *v
, size
);
381 static VMStateInfo vmstate_info_pci_config
= {
382 .name
= "pci config",
383 .get
= get_pci_config_device
,
384 .put
= put_pci_config_device
,
387 static int get_pci_irq_state(QEMUFile
*f
, void *pv
, size_t size
)
389 PCIDevice
*s
= container_of(pv
, PCIDevice
, irq_state
);
390 uint32_t irq_state
[PCI_NUM_PINS
];
392 for (i
= 0; i
< PCI_NUM_PINS
; ++i
) {
393 irq_state
[i
] = qemu_get_be32(f
);
394 if (irq_state
[i
] != 0x1 && irq_state
[i
] != 0) {
395 fprintf(stderr
, "irq state %d: must be 0 or 1.\n",
401 for (i
= 0; i
< PCI_NUM_PINS
; ++i
) {
402 pci_set_irq_state(s
, i
, irq_state
[i
]);
408 static void put_pci_irq_state(QEMUFile
*f
, void *pv
, size_t size
)
411 PCIDevice
*s
= container_of(pv
, PCIDevice
, irq_state
);
413 for (i
= 0; i
< PCI_NUM_PINS
; ++i
) {
414 qemu_put_be32(f
, pci_irq_state(s
, i
));
418 static VMStateInfo vmstate_info_pci_irq_state
= {
419 .name
= "pci irq state",
420 .get
= get_pci_irq_state
,
421 .put
= put_pci_irq_state
,
424 const VMStateDescription vmstate_pci_device
= {
427 .minimum_version_id
= 1,
428 .minimum_version_id_old
= 1,
429 .fields
= (VMStateField
[]) {
430 VMSTATE_INT32_LE(version_id
, PCIDevice
),
431 VMSTATE_BUFFER_UNSAFE_INFO(config
, PCIDevice
, 0,
432 vmstate_info_pci_config
,
433 PCI_CONFIG_SPACE_SIZE
),
434 VMSTATE_BUFFER_UNSAFE_INFO(irq_state
, PCIDevice
, 2,
435 vmstate_info_pci_irq_state
,
436 PCI_NUM_PINS
* sizeof(int32_t)),
437 VMSTATE_END_OF_LIST()
441 const VMStateDescription vmstate_pcie_device
= {
444 .minimum_version_id
= 1,
445 .minimum_version_id_old
= 1,
446 .fields
= (VMStateField
[]) {
447 VMSTATE_INT32_LE(version_id
, PCIDevice
),
448 VMSTATE_BUFFER_UNSAFE_INFO(config
, PCIDevice
, 0,
449 vmstate_info_pci_config
,
450 PCIE_CONFIG_SPACE_SIZE
),
451 VMSTATE_BUFFER_UNSAFE_INFO(irq_state
, PCIDevice
, 2,
452 vmstate_info_pci_irq_state
,
453 PCI_NUM_PINS
* sizeof(int32_t)),
454 VMSTATE_END_OF_LIST()
458 static inline const VMStateDescription
*pci_get_vmstate(PCIDevice
*s
)
460 return pci_is_express(s
) ? &vmstate_pcie_device
: &vmstate_pci_device
;
463 void pci_device_save(PCIDevice
*s
, QEMUFile
*f
)
465 /* Clear interrupt status bit: it is implicit
466 * in irq_state which we are saving.
467 * This makes us compatible with old devices
468 * which never set or clear this bit. */
469 s
->config
[PCI_STATUS
] &= ~PCI_STATUS_INTERRUPT
;
470 vmstate_save_state(f
, pci_get_vmstate(s
), s
);
471 /* Restore the interrupt status bit. */
472 pci_update_irq_status(s
);
475 int pci_device_load(PCIDevice
*s
, QEMUFile
*f
)
478 ret
= vmstate_load_state(f
, pci_get_vmstate(s
), s
, s
->version_id
);
479 /* Restore the interrupt status bit. */
480 pci_update_irq_status(s
);
484 static void pci_set_default_subsystem_id(PCIDevice
*pci_dev
)
486 pci_set_word(pci_dev
->config
+ PCI_SUBSYSTEM_VENDOR_ID
,
487 pci_default_sub_vendor_id
);
488 pci_set_word(pci_dev
->config
+ PCI_SUBSYSTEM_ID
,
489 pci_default_sub_device_id
);
493 * Parse [[<domain>:]<bus>:]<slot>, return -1 on error if funcp == NULL
494 * [[<domain>:]<bus>:]<slot>.<func>, return -1 on error
496 static int pci_parse_devaddr(const char *addr
, int *domp
, int *busp
,
497 unsigned int *slotp
, unsigned int *funcp
)
502 unsigned long dom
= 0, bus
= 0;
503 unsigned int slot
= 0;
504 unsigned int func
= 0;
507 val
= strtoul(p
, &e
, 16);
513 val
= strtoul(p
, &e
, 16);
520 val
= strtoul(p
, &e
, 16);
533 val
= strtoul(p
, &e
, 16);
540 /* if funcp == NULL func is 0 */
541 if (dom
> 0xffff || bus
> 0xff || slot
> 0x1f || func
> 7)
555 int pci_read_devaddr(Monitor
*mon
, const char *addr
, int *domp
, int *busp
,
558 /* strip legacy tag */
559 if (!strncmp(addr
, "pci_addr=", 9)) {
562 if (pci_parse_devaddr(addr
, domp
, busp
, slotp
, NULL
)) {
563 monitor_printf(mon
, "Invalid pci address\n");
569 PCIBus
*pci_get_bus_devfn(int *devfnp
, const char *devaddr
)
576 return pci_find_bus_nr(pci_find_root_bus(0), 0);
579 if (pci_parse_devaddr(devaddr
, &dom
, &bus
, &slot
, NULL
) < 0) {
583 *devfnp
= PCI_DEVFN(slot
, 0);
584 return pci_find_bus_nr(pci_find_root_bus(dom
), bus
);
587 static void pci_init_cmask(PCIDevice
*dev
)
589 pci_set_word(dev
->cmask
+ PCI_VENDOR_ID
, 0xffff);
590 pci_set_word(dev
->cmask
+ PCI_DEVICE_ID
, 0xffff);
591 dev
->cmask
[PCI_STATUS
] = PCI_STATUS_CAP_LIST
;
592 dev
->cmask
[PCI_REVISION_ID
] = 0xff;
593 dev
->cmask
[PCI_CLASS_PROG
] = 0xff;
594 pci_set_word(dev
->cmask
+ PCI_CLASS_DEVICE
, 0xffff);
595 dev
->cmask
[PCI_HEADER_TYPE
] = 0xff;
596 dev
->cmask
[PCI_CAPABILITY_LIST
] = 0xff;
599 static void pci_init_wmask(PCIDevice
*dev
)
601 int config_size
= pci_config_size(dev
);
603 dev
->wmask
[PCI_CACHE_LINE_SIZE
] = 0xff;
604 dev
->wmask
[PCI_INTERRUPT_LINE
] = 0xff;
605 pci_set_word(dev
->wmask
+ PCI_COMMAND
,
606 PCI_COMMAND_IO
| PCI_COMMAND_MEMORY
| PCI_COMMAND_MASTER
|
607 PCI_COMMAND_INTX_DISABLE
);
608 if (dev
->cap_present
& QEMU_PCI_CAP_SERR
) {
609 pci_word_test_and_set_mask(dev
->wmask
+ PCI_COMMAND
, PCI_COMMAND_SERR
);
612 memset(dev
->wmask
+ PCI_CONFIG_HEADER_SIZE
, 0xff,
613 config_size
- PCI_CONFIG_HEADER_SIZE
);
616 static void pci_init_w1cmask(PCIDevice
*dev
)
619 * Note: It's okay to set w1cmask even for readonly bits as
620 * long as their value is hardwired to 0.
622 pci_set_word(dev
->w1cmask
+ PCI_STATUS
,
623 PCI_STATUS_PARITY
| PCI_STATUS_SIG_TARGET_ABORT
|
624 PCI_STATUS_REC_TARGET_ABORT
| PCI_STATUS_REC_MASTER_ABORT
|
625 PCI_STATUS_SIG_SYSTEM_ERROR
| PCI_STATUS_DETECTED_PARITY
);
628 static void pci_init_mask_bridge(PCIDevice
*d
)
630 /* PCI_PRIMARY_BUS, PCI_SECONDARY_BUS, PCI_SUBORDINATE_BUS and
631 PCI_SEC_LETENCY_TIMER */
632 memset(d
->wmask
+ PCI_PRIMARY_BUS
, 0xff, 4);
635 d
->wmask
[PCI_IO_BASE
] = PCI_IO_RANGE_MASK
& 0xff;
636 d
->wmask
[PCI_IO_LIMIT
] = PCI_IO_RANGE_MASK
& 0xff;
637 pci_set_word(d
->wmask
+ PCI_MEMORY_BASE
,
638 PCI_MEMORY_RANGE_MASK
& 0xffff);
639 pci_set_word(d
->wmask
+ PCI_MEMORY_LIMIT
,
640 PCI_MEMORY_RANGE_MASK
& 0xffff);
641 pci_set_word(d
->wmask
+ PCI_PREF_MEMORY_BASE
,
642 PCI_PREF_RANGE_MASK
& 0xffff);
643 pci_set_word(d
->wmask
+ PCI_PREF_MEMORY_LIMIT
,
644 PCI_PREF_RANGE_MASK
& 0xffff);
646 /* PCI_PREF_BASE_UPPER32 and PCI_PREF_LIMIT_UPPER32 */
647 memset(d
->wmask
+ PCI_PREF_BASE_UPPER32
, 0xff, 8);
649 /* Supported memory and i/o types */
650 d
->config
[PCI_IO_BASE
] |= PCI_IO_RANGE_TYPE_16
;
651 d
->config
[PCI_IO_LIMIT
] |= PCI_IO_RANGE_TYPE_16
;
652 pci_word_test_and_set_mask(d
->config
+ PCI_PREF_MEMORY_BASE
,
653 PCI_PREF_RANGE_TYPE_64
);
654 pci_word_test_and_set_mask(d
->config
+ PCI_PREF_MEMORY_LIMIT
,
655 PCI_PREF_RANGE_TYPE_64
);
657 /* TODO: add this define to pci_regs.h in linux and then in qemu. */
658 #define PCI_BRIDGE_CTL_VGA_16BIT 0x10 /* VGA 16-bit decode */
659 #define PCI_BRIDGE_CTL_DISCARD 0x100 /* Primary discard timer */
660 #define PCI_BRIDGE_CTL_SEC_DISCARD 0x200 /* Secondary discard timer */
661 #define PCI_BRIDGE_CTL_DISCARD_STATUS 0x400 /* Discard timer status */
662 #define PCI_BRIDGE_CTL_DISCARD_SERR 0x800 /* Discard timer SERR# enable */
663 pci_set_word(d
->wmask
+ PCI_BRIDGE_CONTROL
,
664 PCI_BRIDGE_CTL_PARITY
|
665 PCI_BRIDGE_CTL_SERR
|
668 PCI_BRIDGE_CTL_VGA_16BIT
|
669 PCI_BRIDGE_CTL_MASTER_ABORT
|
670 PCI_BRIDGE_CTL_BUS_RESET
|
671 PCI_BRIDGE_CTL_FAST_BACK
|
672 PCI_BRIDGE_CTL_DISCARD
|
673 PCI_BRIDGE_CTL_SEC_DISCARD
|
674 PCI_BRIDGE_CTL_DISCARD_SERR
);
675 /* Below does not do anything as we never set this bit, put here for
677 pci_set_word(d
->w1cmask
+ PCI_BRIDGE_CONTROL
,
678 PCI_BRIDGE_CTL_DISCARD_STATUS
);
679 d
->cmask
[PCI_IO_BASE
] |= PCI_IO_RANGE_TYPE_MASK
;
680 d
->cmask
[PCI_IO_LIMIT
] |= PCI_IO_RANGE_TYPE_MASK
;
681 pci_word_test_and_set_mask(d
->cmask
+ PCI_PREF_MEMORY_BASE
,
682 PCI_PREF_RANGE_TYPE_MASK
);
683 pci_word_test_and_set_mask(d
->cmask
+ PCI_PREF_MEMORY_LIMIT
,
684 PCI_PREF_RANGE_TYPE_MASK
);
687 static int pci_init_multifunction(PCIBus
*bus
, PCIDevice
*dev
)
689 uint8_t slot
= PCI_SLOT(dev
->devfn
);
692 if (dev
->cap_present
& QEMU_PCI_CAP_MULTIFUNCTION
) {
693 dev
->config
[PCI_HEADER_TYPE
] |= PCI_HEADER_TYPE_MULTI_FUNCTION
;
697 * multifunction bit is interpreted in two ways as follows.
698 * - all functions must set the bit to 1.
700 * - function 0 must set the bit, but the rest function (> 0)
701 * is allowed to leave the bit to 0.
702 * Example: PIIX3(also in qemu), PIIX4(also in qemu), ICH10,
704 * So OS (at least Linux) checks the bit of only function 0,
705 * and doesn't see the bit of function > 0.
707 * The below check allows both interpretation.
709 if (PCI_FUNC(dev
->devfn
)) {
710 PCIDevice
*f0
= bus
->devices
[PCI_DEVFN(slot
, 0)];
711 if (f0
&& !(f0
->cap_present
& QEMU_PCI_CAP_MULTIFUNCTION
)) {
712 /* function 0 should set multifunction bit */
713 error_report("PCI: single function device can't be populated "
714 "in function %x.%x", slot
, PCI_FUNC(dev
->devfn
));
720 if (dev
->cap_present
& QEMU_PCI_CAP_MULTIFUNCTION
) {
723 /* function 0 indicates single function, so function > 0 must be NULL */
724 for (func
= 1; func
< PCI_FUNC_MAX
; ++func
) {
725 if (bus
->devices
[PCI_DEVFN(slot
, func
)]) {
726 error_report("PCI: %x.0 indicates single function, "
727 "but %x.%x is already populated.",
735 static void pci_config_alloc(PCIDevice
*pci_dev
)
737 int config_size
= pci_config_size(pci_dev
);
739 pci_dev
->config
= g_malloc0(config_size
);
740 pci_dev
->cmask
= g_malloc0(config_size
);
741 pci_dev
->wmask
= g_malloc0(config_size
);
742 pci_dev
->w1cmask
= g_malloc0(config_size
);
743 pci_dev
->used
= g_malloc0(config_size
);
746 static void pci_config_free(PCIDevice
*pci_dev
)
748 g_free(pci_dev
->config
);
749 g_free(pci_dev
->cmask
);
750 g_free(pci_dev
->wmask
);
751 g_free(pci_dev
->w1cmask
);
752 g_free(pci_dev
->used
);
755 /* -1 for devfn means auto assign */
756 static PCIDevice
*do_pci_register_device(PCIDevice
*pci_dev
, PCIBus
*bus
,
757 const char *name
, int devfn
)
759 PCIDeviceClass
*pc
= PCI_DEVICE_GET_CLASS(pci_dev
);
760 PCIConfigReadFunc
*config_read
= pc
->config_read
;
761 PCIConfigWriteFunc
*config_write
= pc
->config_write
;
764 for(devfn
= bus
->devfn_min
; devfn
< ARRAY_SIZE(bus
->devices
);
765 devfn
+= PCI_FUNC_MAX
) {
766 if (!bus
->devices
[devfn
])
769 error_report("PCI: no slot/function available for %s, all in use", name
);
772 } else if (bus
->devices
[devfn
]) {
773 error_report("PCI: slot %d function %d not available for %s, in use by %s",
774 PCI_SLOT(devfn
), PCI_FUNC(devfn
), name
, bus
->devices
[devfn
]->name
);
778 if (bus
->dma_context_fn
) {
779 pci_dev
->dma
= bus
->dma_context_fn(bus
, bus
->dma_context_opaque
, devfn
);
781 pci_dev
->devfn
= devfn
;
782 pstrcpy(pci_dev
->name
, sizeof(pci_dev
->name
), name
);
783 pci_dev
->irq_state
= 0;
784 pci_config_alloc(pci_dev
);
786 pci_config_set_vendor_id(pci_dev
->config
, pc
->vendor_id
);
787 pci_config_set_device_id(pci_dev
->config
, pc
->device_id
);
788 pci_config_set_revision(pci_dev
->config
, pc
->revision
);
789 pci_config_set_class(pci_dev
->config
, pc
->class_id
);
791 if (!pc
->is_bridge
) {
792 if (pc
->subsystem_vendor_id
|| pc
->subsystem_id
) {
793 pci_set_word(pci_dev
->config
+ PCI_SUBSYSTEM_VENDOR_ID
,
794 pc
->subsystem_vendor_id
);
795 pci_set_word(pci_dev
->config
+ PCI_SUBSYSTEM_ID
,
798 pci_set_default_subsystem_id(pci_dev
);
801 /* subsystem_vendor_id/subsystem_id are only for header type 0 */
802 assert(!pc
->subsystem_vendor_id
);
803 assert(!pc
->subsystem_id
);
805 pci_init_cmask(pci_dev
);
806 pci_init_wmask(pci_dev
);
807 pci_init_w1cmask(pci_dev
);
809 pci_init_mask_bridge(pci_dev
);
811 if (pci_init_multifunction(bus
, pci_dev
)) {
812 pci_config_free(pci_dev
);
817 config_read
= pci_default_read_config
;
819 config_write
= pci_default_write_config
;
820 pci_dev
->config_read
= config_read
;
821 pci_dev
->config_write
= config_write
;
822 bus
->devices
[devfn
] = pci_dev
;
823 pci_dev
->irq
= qemu_allocate_irqs(pci_set_irq
, pci_dev
, PCI_NUM_PINS
);
824 pci_dev
->version_id
= 2; /* Current pci device vmstate version */
828 static void do_pci_unregister_device(PCIDevice
*pci_dev
)
830 qemu_free_irqs(pci_dev
->irq
);
831 pci_dev
->bus
->devices
[pci_dev
->devfn
] = NULL
;
832 pci_config_free(pci_dev
);
835 static void pci_unregister_io_regions(PCIDevice
*pci_dev
)
840 for(i
= 0; i
< PCI_NUM_REGIONS
; i
++) {
841 r
= &pci_dev
->io_regions
[i
];
842 if (!r
->size
|| r
->addr
== PCI_BAR_UNMAPPED
)
844 memory_region_del_subregion(r
->address_space
, r
->memory
);
848 static int pci_unregister_device(DeviceState
*dev
)
850 PCIDevice
*pci_dev
= PCI_DEVICE(dev
);
851 PCIDeviceClass
*pc
= PCI_DEVICE_GET_CLASS(pci_dev
);
855 ret
= pc
->exit(pci_dev
);
859 pci_unregister_io_regions(pci_dev
);
860 pci_del_option_rom(pci_dev
);
861 do_pci_unregister_device(pci_dev
);
865 void pci_register_bar(PCIDevice
*pci_dev
, int region_num
,
866 uint8_t type
, MemoryRegion
*memory
)
871 pcibus_t size
= memory_region_size(memory
);
873 assert(region_num
>= 0);
874 assert(region_num
< PCI_NUM_REGIONS
);
875 if (size
& (size
-1)) {
876 fprintf(stderr
, "ERROR: PCI region size must be pow2 "
877 "type=0x%x, size=0x%"FMT_PCIBUS
"\n", type
, size
);
881 r
= &pci_dev
->io_regions
[region_num
];
882 r
->addr
= PCI_BAR_UNMAPPED
;
888 addr
= pci_bar(pci_dev
, region_num
);
889 if (region_num
== PCI_ROM_SLOT
) {
890 /* ROM enable bit is writable */
891 wmask
|= PCI_ROM_ADDRESS_ENABLE
;
893 pci_set_long(pci_dev
->config
+ addr
, type
);
894 if (!(r
->type
& PCI_BASE_ADDRESS_SPACE_IO
) &&
895 r
->type
& PCI_BASE_ADDRESS_MEM_TYPE_64
) {
896 pci_set_quad(pci_dev
->wmask
+ addr
, wmask
);
897 pci_set_quad(pci_dev
->cmask
+ addr
, ~0ULL);
899 pci_set_long(pci_dev
->wmask
+ addr
, wmask
& 0xffffffff);
900 pci_set_long(pci_dev
->cmask
+ addr
, 0xffffffff);
902 pci_dev
->io_regions
[region_num
].memory
= memory
;
903 pci_dev
->io_regions
[region_num
].address_space
904 = type
& PCI_BASE_ADDRESS_SPACE_IO
905 ? pci_dev
->bus
->address_space_io
906 : pci_dev
->bus
->address_space_mem
;
909 pcibus_t
pci_get_bar_addr(PCIDevice
*pci_dev
, int region_num
)
911 return pci_dev
->io_regions
[region_num
].addr
;
914 static pcibus_t
pci_bar_address(PCIDevice
*d
,
915 int reg
, uint8_t type
, pcibus_t size
)
917 pcibus_t new_addr
, last_addr
;
918 int bar
= pci_bar(d
, reg
);
919 uint16_t cmd
= pci_get_word(d
->config
+ PCI_COMMAND
);
921 if (type
& PCI_BASE_ADDRESS_SPACE_IO
) {
922 if (!(cmd
& PCI_COMMAND_IO
)) {
923 return PCI_BAR_UNMAPPED
;
925 new_addr
= pci_get_long(d
->config
+ bar
) & ~(size
- 1);
926 last_addr
= new_addr
+ size
- 1;
927 /* NOTE: we have only 64K ioports on PC */
928 if (last_addr
<= new_addr
|| new_addr
== 0 || last_addr
> UINT16_MAX
) {
929 return PCI_BAR_UNMAPPED
;
934 if (!(cmd
& PCI_COMMAND_MEMORY
)) {
935 return PCI_BAR_UNMAPPED
;
937 if (type
& PCI_BASE_ADDRESS_MEM_TYPE_64
) {
938 new_addr
= pci_get_quad(d
->config
+ bar
);
940 new_addr
= pci_get_long(d
->config
+ bar
);
942 /* the ROM slot has a specific enable bit */
943 if (reg
== PCI_ROM_SLOT
&& !(new_addr
& PCI_ROM_ADDRESS_ENABLE
)) {
944 return PCI_BAR_UNMAPPED
;
946 new_addr
&= ~(size
- 1);
947 last_addr
= new_addr
+ size
- 1;
948 /* NOTE: we do not support wrapping */
949 /* XXX: as we cannot support really dynamic
950 mappings, we handle specific values as invalid
952 if (last_addr
<= new_addr
|| new_addr
== 0 ||
953 last_addr
== PCI_BAR_UNMAPPED
) {
954 return PCI_BAR_UNMAPPED
;
957 /* Now pcibus_t is 64bit.
958 * Check if 32 bit BAR wraps around explicitly.
959 * Without this, PC ide doesn't work well.
960 * TODO: remove this work around.
962 if (!(type
& PCI_BASE_ADDRESS_MEM_TYPE_64
) && last_addr
>= UINT32_MAX
) {
963 return PCI_BAR_UNMAPPED
;
967 * OS is allowed to set BAR beyond its addressable
968 * bits. For example, 32 bit OS can set 64bit bar
969 * to >4G. Check it. TODO: we might need to support
970 * it in the future for e.g. PAE.
972 if (last_addr
>= TARGET_PHYS_ADDR_MAX
) {
973 return PCI_BAR_UNMAPPED
;
979 static void pci_update_mappings(PCIDevice
*d
)
985 for(i
= 0; i
< PCI_NUM_REGIONS
; i
++) {
986 r
= &d
->io_regions
[i
];
988 /* this region isn't registered */
992 new_addr
= pci_bar_address(d
, i
, r
->type
, r
->size
);
994 /* This bar isn't changed */
995 if (new_addr
== r
->addr
)
998 /* now do the real mapping */
999 if (r
->addr
!= PCI_BAR_UNMAPPED
) {
1000 memory_region_del_subregion(r
->address_space
, r
->memory
);
1003 if (r
->addr
!= PCI_BAR_UNMAPPED
) {
1004 memory_region_add_subregion_overlap(r
->address_space
,
1005 r
->addr
, r
->memory
, 1);
1010 static inline int pci_irq_disabled(PCIDevice
*d
)
1012 return pci_get_word(d
->config
+ PCI_COMMAND
) & PCI_COMMAND_INTX_DISABLE
;
1015 /* Called after interrupt disabled field update in config space,
1016 * assert/deassert interrupts if necessary.
1017 * Gets original interrupt disable bit value (before update). */
1018 static void pci_update_irq_disabled(PCIDevice
*d
, int was_irq_disabled
)
1020 int i
, disabled
= pci_irq_disabled(d
);
1021 if (disabled
== was_irq_disabled
)
1023 for (i
= 0; i
< PCI_NUM_PINS
; ++i
) {
1024 int state
= pci_irq_state(d
, i
);
1025 pci_change_irq_level(d
, i
, disabled
? -state
: state
);
1029 uint32_t pci_default_read_config(PCIDevice
*d
,
1030 uint32_t address
, int len
)
1034 memcpy(&val
, d
->config
+ address
, len
);
1035 return le32_to_cpu(val
);
1038 void pci_default_write_config(PCIDevice
*d
, uint32_t addr
, uint32_t val
, int l
)
1040 int i
, was_irq_disabled
= pci_irq_disabled(d
);
1042 for (i
= 0; i
< l
; val
>>= 8, ++i
) {
1043 uint8_t wmask
= d
->wmask
[addr
+ i
];
1044 uint8_t w1cmask
= d
->w1cmask
[addr
+ i
];
1045 assert(!(wmask
& w1cmask
));
1046 d
->config
[addr
+ i
] = (d
->config
[addr
+ i
] & ~wmask
) | (val
& wmask
);
1047 d
->config
[addr
+ i
] &= ~(val
& w1cmask
); /* W1C: Write 1 to Clear */
1049 if (ranges_overlap(addr
, l
, PCI_BASE_ADDRESS_0
, 24) ||
1050 ranges_overlap(addr
, l
, PCI_ROM_ADDRESS
, 4) ||
1051 ranges_overlap(addr
, l
, PCI_ROM_ADDRESS1
, 4) ||
1052 range_covers_byte(addr
, l
, PCI_COMMAND
))
1053 pci_update_mappings(d
);
1055 if (range_covers_byte(addr
, l
, PCI_COMMAND
))
1056 pci_update_irq_disabled(d
, was_irq_disabled
);
1058 msi_write_config(d
, addr
, val
, l
);
1059 msix_write_config(d
, addr
, val
, l
);
1062 /***********************************************************/
1063 /* generic PCI irq support */
1065 /* 0 <= irq_num <= 3. level must be 0 or 1 */
1066 static void pci_set_irq(void *opaque
, int irq_num
, int level
)
1068 PCIDevice
*pci_dev
= opaque
;
1071 change
= level
- pci_irq_state(pci_dev
, irq_num
);
1075 pci_set_irq_state(pci_dev
, irq_num
, level
);
1076 pci_update_irq_status(pci_dev
);
1077 if (pci_irq_disabled(pci_dev
))
1079 pci_change_irq_level(pci_dev
, irq_num
, change
);
1082 /***********************************************************/
1083 /* monitor info on PCI */
1088 const char *fw_name
;
1089 uint16_t fw_ign_bits
;
1092 static const pci_class_desc pci_class_descriptions
[] =
1094 { 0x0001, "VGA controller", "display"},
1095 { 0x0100, "SCSI controller", "scsi"},
1096 { 0x0101, "IDE controller", "ide"},
1097 { 0x0102, "Floppy controller", "fdc"},
1098 { 0x0103, "IPI controller", "ipi"},
1099 { 0x0104, "RAID controller", "raid"},
1100 { 0x0106, "SATA controller"},
1101 { 0x0107, "SAS controller"},
1102 { 0x0180, "Storage controller"},
1103 { 0x0200, "Ethernet controller", "ethernet"},
1104 { 0x0201, "Token Ring controller", "token-ring"},
1105 { 0x0202, "FDDI controller", "fddi"},
1106 { 0x0203, "ATM controller", "atm"},
1107 { 0x0280, "Network controller"},
1108 { 0x0300, "VGA controller", "display", 0x00ff},
1109 { 0x0301, "XGA controller"},
1110 { 0x0302, "3D controller"},
1111 { 0x0380, "Display controller"},
1112 { 0x0400, "Video controller", "video"},
1113 { 0x0401, "Audio controller", "sound"},
1115 { 0x0403, "Audio controller", "sound"},
1116 { 0x0480, "Multimedia controller"},
1117 { 0x0500, "RAM controller", "memory"},
1118 { 0x0501, "Flash controller", "flash"},
1119 { 0x0580, "Memory controller"},
1120 { 0x0600, "Host bridge", "host"},
1121 { 0x0601, "ISA bridge", "isa"},
1122 { 0x0602, "EISA bridge", "eisa"},
1123 { 0x0603, "MC bridge", "mca"},
1124 { 0x0604, "PCI bridge", "pci"},
1125 { 0x0605, "PCMCIA bridge", "pcmcia"},
1126 { 0x0606, "NUBUS bridge", "nubus"},
1127 { 0x0607, "CARDBUS bridge", "cardbus"},
1128 { 0x0608, "RACEWAY bridge"},
1129 { 0x0680, "Bridge"},
1130 { 0x0700, "Serial port", "serial"},
1131 { 0x0701, "Parallel port", "parallel"},
1132 { 0x0800, "Interrupt controller", "interrupt-controller"},
1133 { 0x0801, "DMA controller", "dma-controller"},
1134 { 0x0802, "Timer", "timer"},
1135 { 0x0803, "RTC", "rtc"},
1136 { 0x0900, "Keyboard", "keyboard"},
1137 { 0x0901, "Pen", "pen"},
1138 { 0x0902, "Mouse", "mouse"},
1139 { 0x0A00, "Dock station", "dock", 0x00ff},
1140 { 0x0B00, "i386 cpu", "cpu", 0x00ff},
1141 { 0x0c00, "Fireware contorller", "fireware"},
1142 { 0x0c01, "Access bus controller", "access-bus"},
1143 { 0x0c02, "SSA controller", "ssa"},
1144 { 0x0c03, "USB controller", "usb"},
1145 { 0x0c04, "Fibre channel controller", "fibre-channel"},
1149 static void pci_for_each_device_under_bus(PCIBus
*bus
,
1150 void (*fn
)(PCIBus
*b
, PCIDevice
*d
,
1157 for(devfn
= 0; devfn
< ARRAY_SIZE(bus
->devices
); devfn
++) {
1158 d
= bus
->devices
[devfn
];
1165 void pci_for_each_device(PCIBus
*bus
, int bus_num
,
1166 void (*fn
)(PCIBus
*b
, PCIDevice
*d
, void *opaque
),
1169 bus
= pci_find_bus_nr(bus
, bus_num
);
1172 pci_for_each_device_under_bus(bus
, fn
, opaque
);
1176 static const pci_class_desc
*get_class_desc(int class)
1178 const pci_class_desc
*desc
;
1180 desc
= pci_class_descriptions
;
1181 while (desc
->desc
&& class != desc
->class) {
1188 static PciDeviceInfoList
*qmp_query_pci_devices(PCIBus
*bus
, int bus_num
);
1190 static PciMemoryRegionList
*qmp_query_pci_regions(const PCIDevice
*dev
)
1192 PciMemoryRegionList
*head
= NULL
, *cur_item
= NULL
;
1195 for (i
= 0; i
< PCI_NUM_REGIONS
; i
++) {
1196 const PCIIORegion
*r
= &dev
->io_regions
[i
];
1197 PciMemoryRegionList
*region
;
1203 region
= g_malloc0(sizeof(*region
));
1204 region
->value
= g_malloc0(sizeof(*region
->value
));
1206 if (r
->type
& PCI_BASE_ADDRESS_SPACE_IO
) {
1207 region
->value
->type
= g_strdup("io");
1209 region
->value
->type
= g_strdup("memory");
1210 region
->value
->has_prefetch
= true;
1211 region
->value
->prefetch
= !!(r
->type
& PCI_BASE_ADDRESS_MEM_PREFETCH
);
1212 region
->value
->has_mem_type_64
= true;
1213 region
->value
->mem_type_64
= !!(r
->type
& PCI_BASE_ADDRESS_MEM_TYPE_64
);
1216 region
->value
->bar
= i
;
1217 region
->value
->address
= r
->addr
;
1218 region
->value
->size
= r
->size
;
1220 /* XXX: waiting for the qapi to support GSList */
1222 head
= cur_item
= region
;
1224 cur_item
->next
= region
;
1232 static PciBridgeInfo
*qmp_query_pci_bridge(PCIDevice
*dev
, PCIBus
*bus
,
1235 PciBridgeInfo
*info
;
1237 info
= g_malloc0(sizeof(*info
));
1239 info
->bus
.number
= dev
->config
[PCI_PRIMARY_BUS
];
1240 info
->bus
.secondary
= dev
->config
[PCI_SECONDARY_BUS
];
1241 info
->bus
.subordinate
= dev
->config
[PCI_SUBORDINATE_BUS
];
1243 info
->bus
.io_range
= g_malloc0(sizeof(*info
->bus
.io_range
));
1244 info
->bus
.io_range
->base
= pci_bridge_get_base(dev
, PCI_BASE_ADDRESS_SPACE_IO
);
1245 info
->bus
.io_range
->limit
= pci_bridge_get_limit(dev
, PCI_BASE_ADDRESS_SPACE_IO
);
1247 info
->bus
.memory_range
= g_malloc0(sizeof(*info
->bus
.memory_range
));
1248 info
->bus
.memory_range
->base
= pci_bridge_get_base(dev
, PCI_BASE_ADDRESS_SPACE_MEMORY
);
1249 info
->bus
.memory_range
->limit
= pci_bridge_get_limit(dev
, PCI_BASE_ADDRESS_SPACE_MEMORY
);
1251 info
->bus
.prefetchable_range
= g_malloc0(sizeof(*info
->bus
.prefetchable_range
));
1252 info
->bus
.prefetchable_range
->base
= pci_bridge_get_base(dev
, PCI_BASE_ADDRESS_MEM_PREFETCH
);
1253 info
->bus
.prefetchable_range
->limit
= pci_bridge_get_limit(dev
, PCI_BASE_ADDRESS_MEM_PREFETCH
);
1255 if (dev
->config
[PCI_SECONDARY_BUS
] != 0) {
1256 PCIBus
*child_bus
= pci_find_bus_nr(bus
, dev
->config
[PCI_SECONDARY_BUS
]);
1258 info
->has_devices
= true;
1259 info
->devices
= qmp_query_pci_devices(child_bus
, dev
->config
[PCI_SECONDARY_BUS
]);
1266 static PciDeviceInfo
*qmp_query_pci_device(PCIDevice
*dev
, PCIBus
*bus
,
1269 const pci_class_desc
*desc
;
1270 PciDeviceInfo
*info
;
1274 info
= g_malloc0(sizeof(*info
));
1275 info
->bus
= bus_num
;
1276 info
->slot
= PCI_SLOT(dev
->devfn
);
1277 info
->function
= PCI_FUNC(dev
->devfn
);
1279 class = pci_get_word(dev
->config
+ PCI_CLASS_DEVICE
);
1280 info
->class_info
.class = class;
1281 desc
= get_class_desc(class);
1283 info
->class_info
.has_desc
= true;
1284 info
->class_info
.desc
= g_strdup(desc
->desc
);
1287 info
->id
.vendor
= pci_get_word(dev
->config
+ PCI_VENDOR_ID
);
1288 info
->id
.device
= pci_get_word(dev
->config
+ PCI_DEVICE_ID
);
1289 info
->regions
= qmp_query_pci_regions(dev
);
1290 info
->qdev_id
= g_strdup(dev
->qdev
.id
? dev
->qdev
.id
: "");
1292 if (dev
->config
[PCI_INTERRUPT_PIN
] != 0) {
1293 info
->has_irq
= true;
1294 info
->irq
= dev
->config
[PCI_INTERRUPT_LINE
];
1297 type
= dev
->config
[PCI_HEADER_TYPE
] & ~PCI_HEADER_TYPE_MULTI_FUNCTION
;
1298 if (type
== PCI_HEADER_TYPE_BRIDGE
) {
1299 info
->has_pci_bridge
= true;
1300 info
->pci_bridge
= qmp_query_pci_bridge(dev
, bus
, bus_num
);
1306 static PciDeviceInfoList
*qmp_query_pci_devices(PCIBus
*bus
, int bus_num
)
1308 PciDeviceInfoList
*info
, *head
= NULL
, *cur_item
= NULL
;
1312 for (devfn
= 0; devfn
< ARRAY_SIZE(bus
->devices
); devfn
++) {
1313 dev
= bus
->devices
[devfn
];
1315 info
= g_malloc0(sizeof(*info
));
1316 info
->value
= qmp_query_pci_device(dev
, bus
, bus_num
);
1318 /* XXX: waiting for the qapi to support GSList */
1320 head
= cur_item
= info
;
1322 cur_item
->next
= info
;
1331 static PciInfo
*qmp_query_pci_bus(PCIBus
*bus
, int bus_num
)
1333 PciInfo
*info
= NULL
;
1335 bus
= pci_find_bus_nr(bus
, bus_num
);
1337 info
= g_malloc0(sizeof(*info
));
1338 info
->bus
= bus_num
;
1339 info
->devices
= qmp_query_pci_devices(bus
, bus_num
);
1345 PciInfoList
*qmp_query_pci(Error
**errp
)
1347 PciInfoList
*info
, *head
= NULL
, *cur_item
= NULL
;
1348 struct PCIHostBus
*host
;
1350 QLIST_FOREACH(host
, &host_buses
, next
) {
1351 info
= g_malloc0(sizeof(*info
));
1352 info
->value
= qmp_query_pci_bus(host
->bus
, 0);
1354 /* XXX: waiting for the qapi to support GSList */
1356 head
= cur_item
= info
;
1358 cur_item
->next
= info
;
1366 static const char * const pci_nic_models
[] = {
1378 static const char * const pci_nic_names
[] = {
1390 /* Initialize a PCI NIC. */
1391 /* FIXME callers should check for failure, but don't */
1392 PCIDevice
*pci_nic_init(NICInfo
*nd
, const char *default_model
,
1393 const char *default_devaddr
)
1395 const char *devaddr
= nd
->devaddr
? nd
->devaddr
: default_devaddr
;
1402 i
= qemu_find_nic_model(nd
, pci_nic_models
, default_model
);
1406 bus
= pci_get_bus_devfn(&devfn
, devaddr
);
1408 error_report("Invalid PCI device address %s for device %s",
1409 devaddr
, pci_nic_names
[i
]);
1413 pci_dev
= pci_create(bus
, devfn
, pci_nic_names
[i
]);
1414 dev
= &pci_dev
->qdev
;
1415 qdev_set_nic_properties(dev
, nd
);
1416 if (qdev_init(dev
) < 0)
1421 PCIDevice
*pci_nic_init_nofail(NICInfo
*nd
, const char *default_model
,
1422 const char *default_devaddr
)
1426 if (qemu_show_nic_models(nd
->model
, pci_nic_models
))
1429 res
= pci_nic_init(nd
, default_model
, default_devaddr
);
1435 /* Whether a given bus number is in range of the secondary
1436 * bus of the given bridge device. */
1437 static bool pci_secondary_bus_in_range(PCIDevice
*dev
, int bus_num
)
1439 return !(pci_get_word(dev
->config
+ PCI_BRIDGE_CONTROL
) &
1440 PCI_BRIDGE_CTL_BUS_RESET
) /* Don't walk the bus if it's reset. */ &&
1441 dev
->config
[PCI_SECONDARY_BUS
] < bus_num
&&
1442 bus_num
<= dev
->config
[PCI_SUBORDINATE_BUS
];
1445 static PCIBus
*pci_find_bus_nr(PCIBus
*bus
, int bus_num
)
1453 if (pci_bus_num(bus
) == bus_num
) {
1457 /* Consider all bus numbers in range for the host pci bridge. */
1458 if (bus
->parent_dev
&&
1459 !pci_secondary_bus_in_range(bus
->parent_dev
, bus_num
)) {
1464 for (; bus
; bus
= sec
) {
1465 QLIST_FOREACH(sec
, &bus
->child
, sibling
) {
1466 assert(sec
->parent_dev
);
1467 if (sec
->parent_dev
->config
[PCI_SECONDARY_BUS
] == bus_num
) {
1470 if (pci_secondary_bus_in_range(sec
->parent_dev
, bus_num
)) {
1479 PCIDevice
*pci_find_device(PCIBus
*bus
, int bus_num
, uint8_t devfn
)
1481 bus
= pci_find_bus_nr(bus
, bus_num
);
1486 return bus
->devices
[devfn
];
1489 static int pci_qdev_init(DeviceState
*qdev
)
1491 PCIDevice
*pci_dev
= (PCIDevice
*)qdev
;
1492 PCIDeviceClass
*pc
= PCI_DEVICE_GET_CLASS(pci_dev
);
1495 bool is_default_rom
;
1497 /* initialize cap_present for pci_is_express() and pci_config_size() */
1498 if (pc
->is_express
) {
1499 pci_dev
->cap_present
|= QEMU_PCI_CAP_EXPRESS
;
1502 bus
= FROM_QBUS(PCIBus
, qdev_get_parent_bus(qdev
));
1503 pci_dev
= do_pci_register_device(pci_dev
, bus
,
1504 object_get_typename(OBJECT(qdev
)),
1506 if (pci_dev
== NULL
)
1508 if (qdev
->hotplugged
&& pc
->no_hotplug
) {
1509 qerror_report(QERR_DEVICE_NO_HOTPLUG
, object_get_typename(OBJECT(pci_dev
)));
1510 do_pci_unregister_device(pci_dev
);
1514 rc
= pc
->init(pci_dev
);
1516 do_pci_unregister_device(pci_dev
);
1522 is_default_rom
= false;
1523 if (pci_dev
->romfile
== NULL
&& pc
->romfile
!= NULL
) {
1524 pci_dev
->romfile
= g_strdup(pc
->romfile
);
1525 is_default_rom
= true;
1527 pci_add_option_rom(pci_dev
, is_default_rom
);
1530 /* Let buses differentiate between hotplug and when device is
1531 * enabled during qemu machine creation. */
1532 rc
= bus
->hotplug(bus
->hotplug_qdev
, pci_dev
,
1533 qdev
->hotplugged
? PCI_HOTPLUG_ENABLED
:
1534 PCI_COLDPLUG_ENABLED
);
1536 int r
= pci_unregister_device(&pci_dev
->qdev
);
1544 static int pci_unplug_device(DeviceState
*qdev
)
1546 PCIDevice
*dev
= PCI_DEVICE(qdev
);
1547 PCIDeviceClass
*pc
= PCI_DEVICE_GET_CLASS(dev
);
1549 if (pc
->no_hotplug
) {
1550 qerror_report(QERR_DEVICE_NO_HOTPLUG
, object_get_typename(OBJECT(dev
)));
1553 return dev
->bus
->hotplug(dev
->bus
->hotplug_qdev
, dev
,
1554 PCI_HOTPLUG_DISABLED
);
1557 PCIDevice
*pci_create_multifunction(PCIBus
*bus
, int devfn
, bool multifunction
,
1562 dev
= qdev_create(&bus
->qbus
, name
);
1563 qdev_prop_set_int32(dev
, "addr", devfn
);
1564 qdev_prop_set_bit(dev
, "multifunction", multifunction
);
1565 return PCI_DEVICE(dev
);
1568 PCIDevice
*pci_create_simple_multifunction(PCIBus
*bus
, int devfn
,
1572 PCIDevice
*dev
= pci_create_multifunction(bus
, devfn
, multifunction
, name
);
1573 qdev_init_nofail(&dev
->qdev
);
1577 PCIDevice
*pci_create(PCIBus
*bus
, int devfn
, const char *name
)
1579 return pci_create_multifunction(bus
, devfn
, false, name
);
1582 PCIDevice
*pci_create_simple(PCIBus
*bus
, int devfn
, const char *name
)
1584 return pci_create_simple_multifunction(bus
, devfn
, false, name
);
1587 static int pci_find_space(PCIDevice
*pdev
, uint8_t size
)
1589 int config_size
= pci_config_size(pdev
);
1590 int offset
= PCI_CONFIG_HEADER_SIZE
;
1592 for (i
= PCI_CONFIG_HEADER_SIZE
; i
< config_size
; ++i
)
1595 else if (i
- offset
+ 1 == size
)
1600 static uint8_t pci_find_capability_list(PCIDevice
*pdev
, uint8_t cap_id
,
1605 if (!(pdev
->config
[PCI_STATUS
] & PCI_STATUS_CAP_LIST
))
1608 for (prev
= PCI_CAPABILITY_LIST
; (next
= pdev
->config
[prev
]);
1609 prev
= next
+ PCI_CAP_LIST_NEXT
)
1610 if (pdev
->config
[next
+ PCI_CAP_LIST_ID
] == cap_id
)
1618 static uint8_t pci_find_capability_at_offset(PCIDevice
*pdev
, uint8_t offset
)
1620 uint8_t next
, prev
, found
= 0;
1622 if (!(pdev
->used
[offset
])) {
1626 assert(pdev
->config
[PCI_STATUS
] & PCI_STATUS_CAP_LIST
);
1628 for (prev
= PCI_CAPABILITY_LIST
; (next
= pdev
->config
[prev
]);
1629 prev
= next
+ PCI_CAP_LIST_NEXT
) {
1630 if (next
<= offset
&& next
> found
) {
1637 /* Patch the PCI vendor and device ids in a PCI rom image if necessary.
1638 This is needed for an option rom which is used for more than one device. */
1639 static void pci_patch_ids(PCIDevice
*pdev
, uint8_t *ptr
, int size
)
1643 uint16_t rom_vendor_id
;
1644 uint16_t rom_device_id
;
1646 uint16_t pcir_offset
;
1649 /* Words in rom data are little endian (like in PCI configuration),
1650 so they can be read / written with pci_get_word / pci_set_word. */
1652 /* Only a valid rom will be patched. */
1653 rom_magic
= pci_get_word(ptr
);
1654 if (rom_magic
!= 0xaa55) {
1655 PCI_DPRINTF("Bad ROM magic %04x\n", rom_magic
);
1658 pcir_offset
= pci_get_word(ptr
+ 0x18);
1659 if (pcir_offset
+ 8 >= size
|| memcmp(ptr
+ pcir_offset
, "PCIR", 4)) {
1660 PCI_DPRINTF("Bad PCIR offset 0x%x or signature\n", pcir_offset
);
1664 vendor_id
= pci_get_word(pdev
->config
+ PCI_VENDOR_ID
);
1665 device_id
= pci_get_word(pdev
->config
+ PCI_DEVICE_ID
);
1666 rom_vendor_id
= pci_get_word(ptr
+ pcir_offset
+ 4);
1667 rom_device_id
= pci_get_word(ptr
+ pcir_offset
+ 6);
1669 PCI_DPRINTF("%s: ROM id %04x%04x / PCI id %04x%04x\n", pdev
->romfile
,
1670 vendor_id
, device_id
, rom_vendor_id
, rom_device_id
);
1674 if (vendor_id
!= rom_vendor_id
) {
1675 /* Patch vendor id and checksum (at offset 6 for etherboot roms). */
1676 checksum
+= (uint8_t)rom_vendor_id
+ (uint8_t)(rom_vendor_id
>> 8);
1677 checksum
-= (uint8_t)vendor_id
+ (uint8_t)(vendor_id
>> 8);
1678 PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr
[6], checksum
);
1680 pci_set_word(ptr
+ pcir_offset
+ 4, vendor_id
);
1683 if (device_id
!= rom_device_id
) {
1684 /* Patch device id and checksum (at offset 6 for etherboot roms). */
1685 checksum
+= (uint8_t)rom_device_id
+ (uint8_t)(rom_device_id
>> 8);
1686 checksum
-= (uint8_t)device_id
+ (uint8_t)(device_id
>> 8);
1687 PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr
[6], checksum
);
1689 pci_set_word(ptr
+ pcir_offset
+ 6, device_id
);
1693 /* Add an option rom for the device */
1694 static int pci_add_option_rom(PCIDevice
*pdev
, bool is_default_rom
)
1700 const VMStateDescription
*vmsd
;
1704 if (strlen(pdev
->romfile
) == 0)
1707 if (!pdev
->rom_bar
) {
1709 * Load rom via fw_cfg instead of creating a rom bar,
1710 * for 0.11 compatibility.
1712 int class = pci_get_word(pdev
->config
+ PCI_CLASS_DEVICE
);
1713 if (class == 0x0300) {
1714 rom_add_vga(pdev
->romfile
);
1716 rom_add_option(pdev
->romfile
, -1);
1721 path
= qemu_find_file(QEMU_FILE_TYPE_BIOS
, pdev
->romfile
);
1723 path
= g_strdup(pdev
->romfile
);
1726 size
= get_image_size(path
);
1728 error_report("%s: failed to find romfile \"%s\"",
1729 __FUNCTION__
, pdev
->romfile
);
1733 if (size
& (size
- 1)) {
1734 size
= 1 << qemu_fls(size
);
1737 vmsd
= qdev_get_vmsd(DEVICE(pdev
));
1740 snprintf(name
, sizeof(name
), "%s.rom", vmsd
->name
);
1742 snprintf(name
, sizeof(name
), "%s.rom", object_get_typename(OBJECT(pdev
)));
1744 pdev
->has_rom
= true;
1745 memory_region_init_ram(&pdev
->rom
, name
, size
);
1746 vmstate_register_ram(&pdev
->rom
, &pdev
->qdev
);
1747 ptr
= memory_region_get_ram_ptr(&pdev
->rom
);
1748 load_image(path
, ptr
);
1751 if (is_default_rom
) {
1752 /* Only the default rom images will be patched (if needed). */
1753 pci_patch_ids(pdev
, ptr
, size
);
1756 qemu_put_ram_ptr(ptr
);
1758 pci_register_bar(pdev
, PCI_ROM_SLOT
, 0, &pdev
->rom
);
1763 static void pci_del_option_rom(PCIDevice
*pdev
)
1768 vmstate_unregister_ram(&pdev
->rom
, &pdev
->qdev
);
1769 memory_region_destroy(&pdev
->rom
);
1770 pdev
->has_rom
= false;
1775 * Reserve space and add capability to the linked list in pci config space
1778 * Find and reserve space and add capability to the linked list
1779 * in pci config space */
1780 int pci_add_capability(PCIDevice
*pdev
, uint8_t cap_id
,
1781 uint8_t offset
, uint8_t size
)
1784 int i
, overlapping_cap
;
1787 offset
= pci_find_space(pdev
, size
);
1792 /* Verify that capabilities don't overlap. Note: device assignment
1793 * depends on this check to verify that the device is not broken.
1794 * Should never trigger for emulated devices, but it's helpful
1795 * for debugging these. */
1796 for (i
= offset
; i
< offset
+ size
; i
++) {
1797 overlapping_cap
= pci_find_capability_at_offset(pdev
, i
);
1798 if (overlapping_cap
) {
1799 fprintf(stderr
, "ERROR: %04x:%02x:%02x.%x "
1800 "Attempt to add PCI capability %x at offset "
1801 "%x overlaps existing capability %x at offset %x\n",
1802 pci_find_domain(pdev
->bus
), pci_bus_num(pdev
->bus
),
1803 PCI_SLOT(pdev
->devfn
), PCI_FUNC(pdev
->devfn
),
1804 cap_id
, offset
, overlapping_cap
, i
);
1810 config
= pdev
->config
+ offset
;
1811 config
[PCI_CAP_LIST_ID
] = cap_id
;
1812 config
[PCI_CAP_LIST_NEXT
] = pdev
->config
[PCI_CAPABILITY_LIST
];
1813 pdev
->config
[PCI_CAPABILITY_LIST
] = offset
;
1814 pdev
->config
[PCI_STATUS
] |= PCI_STATUS_CAP_LIST
;
1815 memset(pdev
->used
+ offset
, 0xFF, size
);
1816 /* Make capability read-only by default */
1817 memset(pdev
->wmask
+ offset
, 0, size
);
1818 /* Check capability by default */
1819 memset(pdev
->cmask
+ offset
, 0xFF, size
);
1823 /* Unlink capability from the pci config space. */
1824 void pci_del_capability(PCIDevice
*pdev
, uint8_t cap_id
, uint8_t size
)
1826 uint8_t prev
, offset
= pci_find_capability_list(pdev
, cap_id
, &prev
);
1829 pdev
->config
[prev
] = pdev
->config
[offset
+ PCI_CAP_LIST_NEXT
];
1830 /* Make capability writable again */
1831 memset(pdev
->wmask
+ offset
, 0xff, size
);
1832 memset(pdev
->w1cmask
+ offset
, 0, size
);
1833 /* Clear cmask as device-specific registers can't be checked */
1834 memset(pdev
->cmask
+ offset
, 0, size
);
1835 memset(pdev
->used
+ offset
, 0, size
);
1837 if (!pdev
->config
[PCI_CAPABILITY_LIST
])
1838 pdev
->config
[PCI_STATUS
] &= ~PCI_STATUS_CAP_LIST
;
1841 uint8_t pci_find_capability(PCIDevice
*pdev
, uint8_t cap_id
)
1843 return pci_find_capability_list(pdev
, cap_id
, NULL
);
1846 static void pcibus_dev_print(Monitor
*mon
, DeviceState
*dev
, int indent
)
1848 PCIDevice
*d
= (PCIDevice
*)dev
;
1849 const pci_class_desc
*desc
;
1854 class = pci_get_word(d
->config
+ PCI_CLASS_DEVICE
);
1855 desc
= pci_class_descriptions
;
1856 while (desc
->desc
&& class != desc
->class)
1859 snprintf(ctxt
, sizeof(ctxt
), "%s", desc
->desc
);
1861 snprintf(ctxt
, sizeof(ctxt
), "Class %04x", class);
1864 monitor_printf(mon
, "%*sclass %s, addr %02x:%02x.%x, "
1865 "pci id %04x:%04x (sub %04x:%04x)\n",
1866 indent
, "", ctxt
, pci_bus_num(d
->bus
),
1867 PCI_SLOT(d
->devfn
), PCI_FUNC(d
->devfn
),
1868 pci_get_word(d
->config
+ PCI_VENDOR_ID
),
1869 pci_get_word(d
->config
+ PCI_DEVICE_ID
),
1870 pci_get_word(d
->config
+ PCI_SUBSYSTEM_VENDOR_ID
),
1871 pci_get_word(d
->config
+ PCI_SUBSYSTEM_ID
));
1872 for (i
= 0; i
< PCI_NUM_REGIONS
; i
++) {
1873 r
= &d
->io_regions
[i
];
1876 monitor_printf(mon
, "%*sbar %d: %s at 0x%"FMT_PCIBUS
1877 " [0x%"FMT_PCIBUS
"]\n",
1879 i
, r
->type
& PCI_BASE_ADDRESS_SPACE_IO
? "i/o" : "mem",
1880 r
->addr
, r
->addr
+ r
->size
- 1);
1884 static char *pci_dev_fw_name(DeviceState
*dev
, char *buf
, int len
)
1886 PCIDevice
*d
= (PCIDevice
*)dev
;
1887 const char *name
= NULL
;
1888 const pci_class_desc
*desc
= pci_class_descriptions
;
1889 int class = pci_get_word(d
->config
+ PCI_CLASS_DEVICE
);
1891 while (desc
->desc
&&
1892 (class & ~desc
->fw_ign_bits
) !=
1893 (desc
->class & ~desc
->fw_ign_bits
)) {
1898 name
= desc
->fw_name
;
1902 pstrcpy(buf
, len
, name
);
1904 snprintf(buf
, len
, "pci%04x,%04x",
1905 pci_get_word(d
->config
+ PCI_VENDOR_ID
),
1906 pci_get_word(d
->config
+ PCI_DEVICE_ID
));
1912 static char *pcibus_get_fw_dev_path(DeviceState
*dev
)
1914 PCIDevice
*d
= (PCIDevice
*)dev
;
1915 char path
[50], name
[33];
1918 off
= snprintf(path
, sizeof(path
), "%s@%x",
1919 pci_dev_fw_name(dev
, name
, sizeof name
),
1920 PCI_SLOT(d
->devfn
));
1921 if (PCI_FUNC(d
->devfn
))
1922 snprintf(path
+ off
, sizeof(path
) + off
, ",%x", PCI_FUNC(d
->devfn
));
1923 return strdup(path
);
1926 static char *pcibus_get_dev_path(DeviceState
*dev
)
1928 PCIDevice
*d
= container_of(dev
, PCIDevice
, qdev
);
1931 /* Path format: Domain:00:Slot.Function:Slot.Function....:Slot.Function.
1932 * 00 is added here to make this format compatible with
1933 * domain:Bus:Slot.Func for systems without nested PCI bridges.
1934 * Slot.Function list specifies the slot and function numbers for all
1935 * devices on the path from root to the specific device. */
1936 char domain
[] = "DDDD:00";
1937 char slot
[] = ":SS.F";
1938 int domain_len
= sizeof domain
- 1 /* For '\0' */;
1939 int slot_len
= sizeof slot
- 1 /* For '\0' */;
1944 /* Calculate # of slots on path between device and root. */;
1946 for (t
= d
; t
; t
= t
->bus
->parent_dev
) {
1950 path_len
= domain_len
+ slot_len
* slot_depth
;
1952 /* Allocate memory, fill in the terminating null byte. */
1953 path
= g_malloc(path_len
+ 1 /* For '\0' */);
1954 path
[path_len
] = '\0';
1956 /* First field is the domain. */
1957 s
= snprintf(domain
, sizeof domain
, "%04x:00", pci_find_domain(d
->bus
));
1958 assert(s
== domain_len
);
1959 memcpy(path
, domain
, domain_len
);
1961 /* Fill in slot numbers. We walk up from device to root, so need to print
1962 * them in the reverse order, last to first. */
1963 p
= path
+ path_len
;
1964 for (t
= d
; t
; t
= t
->bus
->parent_dev
) {
1966 s
= snprintf(slot
, sizeof slot
, ":%02x.%x",
1967 PCI_SLOT(t
->devfn
), PCI_FUNC(t
->devfn
));
1968 assert(s
== slot_len
);
1969 memcpy(p
, slot
, slot_len
);
1975 static int pci_qdev_find_recursive(PCIBus
*bus
,
1976 const char *id
, PCIDevice
**pdev
)
1978 DeviceState
*qdev
= qdev_find_recursive(&bus
->qbus
, id
);
1983 /* roughly check if given qdev is pci device */
1984 if (object_dynamic_cast(OBJECT(qdev
), TYPE_PCI_DEVICE
)) {
1985 *pdev
= PCI_DEVICE(qdev
);
1991 int pci_qdev_find_device(const char *id
, PCIDevice
**pdev
)
1993 struct PCIHostBus
*host
;
1996 QLIST_FOREACH(host
, &host_buses
, next
) {
1997 int tmp
= pci_qdev_find_recursive(host
->bus
, id
, pdev
);
2002 if (tmp
!= -ENODEV
) {
2010 MemoryRegion
*pci_address_space(PCIDevice
*dev
)
2012 return dev
->bus
->address_space_mem
;
2015 MemoryRegion
*pci_address_space_io(PCIDevice
*dev
)
2017 return dev
->bus
->address_space_io
;
2020 static void pci_device_class_init(ObjectClass
*klass
, void *data
)
2022 DeviceClass
*k
= DEVICE_CLASS(klass
);
2023 k
->init
= pci_qdev_init
;
2024 k
->unplug
= pci_unplug_device
;
2025 k
->exit
= pci_unregister_device
;
2026 k
->bus_type
= TYPE_PCI_BUS
;
2027 k
->props
= pci_props
;
2030 void pci_setup_iommu(PCIBus
*bus
, PCIDMAContextFunc fn
, void *opaque
)
2032 bus
->dma_context_fn
= fn
;
2033 bus
->dma_context_opaque
= opaque
;
2036 static TypeInfo pci_device_type_info
= {
2037 .name
= TYPE_PCI_DEVICE
,
2038 .parent
= TYPE_DEVICE
,
2039 .instance_size
= sizeof(PCIDevice
),
2041 .class_size
= sizeof(PCIDeviceClass
),
2042 .class_init
= pci_device_class_init
,
2045 static void pci_register_types(void)
2047 type_register_static(&pci_bus_info
);
2048 type_register_static(&pci_device_type_info
);
2051 type_init(pci_register_types
)