4 * Copyright (c) 2006 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
30 typedef PCIHostState PREPPCIState
;
32 static inline uint32_t PPC_PCIIO_config(target_phys_addr_t addr
)
36 for(i
= 0; i
< 11; i
++) {
37 if ((addr
& (1 << (11 + i
))) != 0)
40 return (addr
& 0x7ff) | (i
<< 11);
43 static void PPC_PCIIO_writeb (void *opaque
, target_phys_addr_t addr
, uint32_t val
)
45 PREPPCIState
*s
= opaque
;
46 pci_data_write(s
->bus
, PPC_PCIIO_config(addr
), val
, 1);
49 static void PPC_PCIIO_writew (void *opaque
, target_phys_addr_t addr
, uint32_t val
)
51 PREPPCIState
*s
= opaque
;
53 pci_data_write(s
->bus
, PPC_PCIIO_config(addr
), val
, 2);
56 static void PPC_PCIIO_writel (void *opaque
, target_phys_addr_t addr
, uint32_t val
)
58 PREPPCIState
*s
= opaque
;
60 pci_data_write(s
->bus
, PPC_PCIIO_config(addr
), val
, 4);
63 static uint32_t PPC_PCIIO_readb (void *opaque
, target_phys_addr_t addr
)
65 PREPPCIState
*s
= opaque
;
67 val
= pci_data_read(s
->bus
, PPC_PCIIO_config(addr
), 1);
71 static uint32_t PPC_PCIIO_readw (void *opaque
, target_phys_addr_t addr
)
73 PREPPCIState
*s
= opaque
;
75 val
= pci_data_read(s
->bus
, PPC_PCIIO_config(addr
), 2);
80 static uint32_t PPC_PCIIO_readl (void *opaque
, target_phys_addr_t addr
)
82 PREPPCIState
*s
= opaque
;
84 val
= pci_data_read(s
->bus
, PPC_PCIIO_config(addr
), 4);
89 static const MemoryRegionOps PPC_PCIIO_ops
= {
91 .read
= { PPC_PCIIO_readb
, PPC_PCIIO_readw
, PPC_PCIIO_readl
, },
92 .write
= { PPC_PCIIO_writeb
, PPC_PCIIO_writew
, PPC_PCIIO_writel
, },
94 .endianness
= DEVICE_NATIVE_ENDIAN
,
97 static int prep_map_irq(PCIDevice
*pci_dev
, int irq_num
)
99 return (irq_num
+ (pci_dev
->devfn
>> 3)) & 1;
102 static void prep_set_irq(void *opaque
, int irq_num
, int level
)
104 qemu_irq
*pic
= opaque
;
106 qemu_set_irq(pic
[(irq_num
& 1) ? 11 : 9] , level
);
109 PCIBus
*pci_prep_init(qemu_irq
*pic
,
110 MemoryRegion
*address_space_mem
,
111 MemoryRegion
*address_space_io
)
116 s
= g_malloc0(sizeof(PREPPCIState
));
117 s
->bus
= pci_register_bus(NULL
, "pci",
118 prep_set_irq
, prep_map_irq
, pic
,
123 memory_region_init_io(&s
->conf_mem
, &pci_host_conf_be_ops
, s
,
125 memory_region_add_subregion(address_space_io
, 0xcf8, &s
->conf_mem
);
126 sysbus_init_ioports(&s
->busdev
, 0xcf8, 1);
128 memory_region_init_io(&s
->data_mem
, &pci_host_data_be_ops
, s
,
130 memory_region_add_subregion(address_space_io
, 0xcfc, &s
->data_mem
);
131 sysbus_init_ioports(&s
->busdev
, 0xcfc, 1);
133 memory_region_init_io(&s
->mmcfg
, &PPC_PCIIO_ops
, s
, "pciio", 0x00400000);
134 memory_region_add_subregion(address_space_mem
, 0x80800000, &s
->mmcfg
);
136 /* PCI host bridge */
137 d
= pci_register_device(s
->bus
, "PREP Host Bridge - Motorola Raven",
138 sizeof(PCIDevice
), 0, NULL
, NULL
);
139 pci_config_set_vendor_id(d
->config
, PCI_VENDOR_ID_MOTOROLA
);
140 pci_config_set_device_id(d
->config
, PCI_DEVICE_ID_MOTOROLA_RAVEN
);
141 d
->config
[0x08] = 0x00; // revision
142 pci_config_set_class(d
->config
, PCI_CLASS_BRIDGE_HOST
);
143 d
->config
[0x0C] = 0x08; // cache_line_size
144 d
->config
[0x0D] = 0x10; // latency_timer
145 d
->config
[0x34] = 0x00; // capabilities_pointer