linux-user: Add i386 TLS setter
[qemu-kvm.git] / target-openrisc / cpu.c
blob6d40f1b85e36f98f62eaa991bff54097cffea242
1 /*
2 * QEMU OpenRISC CPU
4 * Copyright (c) 2012 Jia Liu <proljc@gmail.com>
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 #include "cpu.h"
21 #include "qemu-common.h"
23 /* CPUClass::reset() */
24 static void openrisc_cpu_reset(CPUState *s)
26 OpenRISCCPU *cpu = OPENRISC_CPU(s);
27 OpenRISCCPUClass *occ = OPENRISC_CPU_GET_CLASS(cpu);
29 occ->parent_reset(s);
31 memset(&cpu->env, 0, offsetof(CPUOpenRISCState, breakpoints));
33 tlb_flush(&cpu->env, 1);
34 /*tb_flush(&cpu->env); FIXME: Do we need it? */
36 cpu->env.pc = 0x100;
37 cpu->env.sr = SR_FO | SR_SM;
38 cpu->env.exception_index = -1;
40 cpu->env.upr = UPR_UP | UPR_DMP | UPR_IMP | UPR_PICP | UPR_TTP;
41 cpu->env.cpucfgr = CPUCFGR_OB32S | CPUCFGR_OF32S;
42 cpu->env.dmmucfgr = (DMMUCFGR_NTW & (0 << 2)) | (DMMUCFGR_NTS & (6 << 2));
43 cpu->env.immucfgr = (IMMUCFGR_NTW & (0 << 2)) | (IMMUCFGR_NTS & (6 << 2));
45 #ifndef CONFIG_USER_ONLY
46 cpu->env.picmr = 0x00000000;
47 cpu->env.picsr = 0x00000000;
49 cpu->env.ttmr = 0x00000000;
50 cpu->env.ttcr = 0x00000000;
51 #endif
54 static inline void set_feature(OpenRISCCPU *cpu, int feature)
56 cpu->feature |= feature;
57 cpu->env.cpucfgr = cpu->feature;
60 static void openrisc_cpu_realizefn(DeviceState *dev, Error **errp)
62 OpenRISCCPU *cpu = OPENRISC_CPU(dev);
63 OpenRISCCPUClass *occ = OPENRISC_CPU_GET_CLASS(dev);
65 cpu_reset(CPU(cpu));
67 occ->parent_realize(dev, errp);
70 static void openrisc_cpu_initfn(Object *obj)
72 CPUState *cs = CPU(obj);
73 OpenRISCCPU *cpu = OPENRISC_CPU(obj);
74 static int inited;
76 cs->env_ptr = &cpu->env;
77 cpu_exec_init(&cpu->env);
79 #ifndef CONFIG_USER_ONLY
80 cpu_openrisc_mmu_init(cpu);
81 #endif
83 if (tcg_enabled() && !inited) {
84 inited = 1;
85 openrisc_translate_init();
89 /* CPU models */
91 static ObjectClass *openrisc_cpu_class_by_name(const char *cpu_model)
93 ObjectClass *oc;
94 char *typename;
96 if (cpu_model == NULL) {
97 return NULL;
100 typename = g_strdup_printf("%s-" TYPE_OPENRISC_CPU, cpu_model);
101 oc = object_class_by_name(typename);
102 if (oc != NULL && (!object_class_dynamic_cast(oc, TYPE_OPENRISC_CPU) ||
103 object_class_is_abstract(oc))) {
104 return NULL;
106 return oc;
109 static void or1200_initfn(Object *obj)
111 OpenRISCCPU *cpu = OPENRISC_CPU(obj);
113 set_feature(cpu, OPENRISC_FEATURE_OB32S);
114 set_feature(cpu, OPENRISC_FEATURE_OF32S);
117 static void openrisc_any_initfn(Object *obj)
119 OpenRISCCPU *cpu = OPENRISC_CPU(obj);
121 set_feature(cpu, OPENRISC_FEATURE_OB32S);
124 typedef struct OpenRISCCPUInfo {
125 const char *name;
126 void (*initfn)(Object *obj);
127 } OpenRISCCPUInfo;
129 static const OpenRISCCPUInfo openrisc_cpus[] = {
130 { .name = "or1200", .initfn = or1200_initfn },
131 { .name = "any", .initfn = openrisc_any_initfn },
134 static void openrisc_cpu_class_init(ObjectClass *oc, void *data)
136 OpenRISCCPUClass *occ = OPENRISC_CPU_CLASS(oc);
137 CPUClass *cc = CPU_CLASS(occ);
138 DeviceClass *dc = DEVICE_CLASS(oc);
140 occ->parent_realize = dc->realize;
141 dc->realize = openrisc_cpu_realizefn;
143 occ->parent_reset = cc->reset;
144 cc->reset = openrisc_cpu_reset;
146 cc->class_by_name = openrisc_cpu_class_by_name;
147 cc->do_interrupt = openrisc_cpu_do_interrupt;
148 cc->dump_state = openrisc_cpu_dump_state;
149 device_class_set_vmsd(dc, &vmstate_openrisc_cpu);
152 static void cpu_register(const OpenRISCCPUInfo *info)
154 TypeInfo type_info = {
155 .parent = TYPE_OPENRISC_CPU,
156 .instance_size = sizeof(OpenRISCCPU),
157 .instance_init = info->initfn,
158 .class_size = sizeof(OpenRISCCPUClass),
161 type_info.name = g_strdup_printf("%s-" TYPE_OPENRISC_CPU, info->name);
162 type_register(&type_info);
163 g_free((void *)type_info.name);
166 static const TypeInfo openrisc_cpu_type_info = {
167 .name = TYPE_OPENRISC_CPU,
168 .parent = TYPE_CPU,
169 .instance_size = sizeof(OpenRISCCPU),
170 .instance_init = openrisc_cpu_initfn,
171 .abstract = true,
172 .class_size = sizeof(OpenRISCCPUClass),
173 .class_init = openrisc_cpu_class_init,
176 static void openrisc_cpu_register_types(void)
178 int i;
180 type_register_static(&openrisc_cpu_type_info);
181 for (i = 0; i < ARRAY_SIZE(openrisc_cpus); i++) {
182 cpu_register(&openrisc_cpus[i]);
186 OpenRISCCPU *cpu_openrisc_init(const char *cpu_model)
188 OpenRISCCPU *cpu;
189 ObjectClass *oc;
191 oc = openrisc_cpu_class_by_name(cpu_model);
192 if (oc == NULL) {
193 return NULL;
195 cpu = OPENRISC_CPU(object_new(object_class_get_name(oc)));
196 cpu->env.cpu_model_str = cpu_model;
198 object_property_set_bool(OBJECT(cpu), true, "realized", NULL);
200 return cpu;
203 /* Sort alphabetically by type name, except for "any". */
204 static gint openrisc_cpu_list_compare(gconstpointer a, gconstpointer b)
206 ObjectClass *class_a = (ObjectClass *)a;
207 ObjectClass *class_b = (ObjectClass *)b;
208 const char *name_a, *name_b;
210 name_a = object_class_get_name(class_a);
211 name_b = object_class_get_name(class_b);
212 if (strcmp(name_a, "any-" TYPE_OPENRISC_CPU) == 0) {
213 return 1;
214 } else if (strcmp(name_b, "any-" TYPE_OPENRISC_CPU) == 0) {
215 return -1;
216 } else {
217 return strcmp(name_a, name_b);
221 static void openrisc_cpu_list_entry(gpointer data, gpointer user_data)
223 ObjectClass *oc = data;
224 CPUListState *s = user_data;
225 const char *typename;
226 char *name;
228 typename = object_class_get_name(oc);
229 name = g_strndup(typename,
230 strlen(typename) - strlen("-" TYPE_OPENRISC_CPU));
231 (*s->cpu_fprintf)(s->file, " %s\n",
232 name);
233 g_free(name);
236 void cpu_openrisc_list(FILE *f, fprintf_function cpu_fprintf)
238 CPUListState s = {
239 .file = f,
240 .cpu_fprintf = cpu_fprintf,
242 GSList *list;
244 list = object_class_get_list(TYPE_OPENRISC_CPU, false);
245 list = g_slist_sort(list, openrisc_cpu_list_compare);
246 (*cpu_fprintf)(f, "Available CPUs:\n");
247 g_slist_foreach(list, openrisc_cpu_list_entry, &s);
248 g_slist_free(list);
251 type_init(openrisc_cpu_register_types)