2 * QEMU generic PowerPC hardware System Emulator
4 * Copyright (c) 2003-2007 Jocelyn Mayer
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
26 #include "qemu-timer.h"
34 //#define PPC_DEBUG_IRQ
35 //#define PPC_DEBUG_TB
38 # define LOG_IRQ(...) qemu_log_mask(CPU_LOG_INT, ## __VA_ARGS__)
40 # define LOG_IRQ(...) do { } while (0)
45 # define LOG_TB(...) qemu_log(__VA_ARGS__)
47 # define LOG_TB(...) do { } while (0)
50 static void cpu_ppc_tb_stop (CPUState
*env
);
51 static void cpu_ppc_tb_start (CPUState
*env
);
53 static void ppc_set_irq (CPUState
*env
, int n_IRQ
, int level
)
55 unsigned int old_pending
= env
->pending_interrupts
;
58 env
->pending_interrupts
|= 1 << n_IRQ
;
59 cpu_interrupt(env
, CPU_INTERRUPT_HARD
);
61 env
->pending_interrupts
&= ~(1 << n_IRQ
);
62 if (env
->pending_interrupts
== 0)
63 cpu_reset_interrupt(env
, CPU_INTERRUPT_HARD
);
66 if (old_pending
!= env
->pending_interrupts
) {
68 kvmppc_set_interrupt(env
, n_IRQ
, level
);
72 LOG_IRQ("%s: %p n_IRQ %d level %d => pending %08" PRIx32
73 "req %08x\n", __func__
, env
, n_IRQ
, level
,
74 env
->pending_interrupts
, env
->interrupt_request
);
77 /* PowerPC 6xx / 7xx internal IRQ controller */
78 static void ppc6xx_set_irq (void *opaque
, int pin
, int level
)
80 CPUState
*env
= opaque
;
83 LOG_IRQ("%s: env %p pin %d level %d\n", __func__
,
85 cur_level
= (env
->irq_input_state
>> pin
) & 1;
86 /* Don't generate spurious events */
87 if ((cur_level
== 1 && level
== 0) || (cur_level
== 0 && level
!= 0)) {
89 case PPC6xx_INPUT_TBEN
:
90 /* Level sensitive - active high */
91 LOG_IRQ("%s: %s the time base\n",
92 __func__
, level
? "start" : "stop");
94 cpu_ppc_tb_start(env
);
98 case PPC6xx_INPUT_INT
:
99 /* Level sensitive - active high */
100 LOG_IRQ("%s: set the external IRQ state to %d\n",
102 ppc_set_irq(env
, PPC_INTERRUPT_EXT
, level
);
104 case PPC6xx_INPUT_SMI
:
105 /* Level sensitive - active high */
106 LOG_IRQ("%s: set the SMI IRQ state to %d\n",
108 ppc_set_irq(env
, PPC_INTERRUPT_SMI
, level
);
110 case PPC6xx_INPUT_MCP
:
111 /* Negative edge sensitive */
112 /* XXX: TODO: actual reaction may depends on HID0 status
113 * 603/604/740/750: check HID0[EMCP]
115 if (cur_level
== 1 && level
== 0) {
116 LOG_IRQ("%s: raise machine check state\n",
118 ppc_set_irq(env
, PPC_INTERRUPT_MCK
, 1);
121 case PPC6xx_INPUT_CKSTP_IN
:
122 /* Level sensitive - active low */
123 /* XXX: TODO: relay the signal to CKSTP_OUT pin */
124 /* XXX: Note that the only way to restart the CPU is to reset it */
126 LOG_IRQ("%s: stop the CPU\n", __func__
);
130 case PPC6xx_INPUT_HRESET
:
131 /* Level sensitive - active low */
133 LOG_IRQ("%s: reset the CPU\n", __func__
);
134 env
->interrupt_request
|= CPU_INTERRUPT_EXITTB
;
139 qemu_system_reset_request();
143 case PPC6xx_INPUT_SRESET
:
144 LOG_IRQ("%s: set the RESET IRQ state to %d\n",
146 ppc_set_irq(env
, PPC_INTERRUPT_RESET
, level
);
149 /* Unknown pin - do nothing */
150 LOG_IRQ("%s: unknown IRQ pin %d\n", __func__
, pin
);
154 env
->irq_input_state
|= 1 << pin
;
156 env
->irq_input_state
&= ~(1 << pin
);
160 void ppc6xx_irq_init (CPUState
*env
)
162 env
->irq_inputs
= (void **)qemu_allocate_irqs(&ppc6xx_set_irq
, env
,
166 #if defined(TARGET_PPC64)
167 /* PowerPC 970 internal IRQ controller */
168 static void ppc970_set_irq (void *opaque
, int pin
, int level
)
170 CPUState
*env
= opaque
;
173 LOG_IRQ("%s: env %p pin %d level %d\n", __func__
,
175 cur_level
= (env
->irq_input_state
>> pin
) & 1;
176 /* Don't generate spurious events */
177 if ((cur_level
== 1 && level
== 0) || (cur_level
== 0 && level
!= 0)) {
179 case PPC970_INPUT_INT
:
180 /* Level sensitive - active high */
181 LOG_IRQ("%s: set the external IRQ state to %d\n",
183 ppc_set_irq(env
, PPC_INTERRUPT_EXT
, level
);
185 case PPC970_INPUT_THINT
:
186 /* Level sensitive - active high */
187 LOG_IRQ("%s: set the SMI IRQ state to %d\n", __func__
,
189 ppc_set_irq(env
, PPC_INTERRUPT_THERM
, level
);
191 case PPC970_INPUT_MCP
:
192 /* Negative edge sensitive */
193 /* XXX: TODO: actual reaction may depends on HID0 status
194 * 603/604/740/750: check HID0[EMCP]
196 if (cur_level
== 1 && level
== 0) {
197 LOG_IRQ("%s: raise machine check state\n",
199 ppc_set_irq(env
, PPC_INTERRUPT_MCK
, 1);
202 case PPC970_INPUT_CKSTP
:
203 /* Level sensitive - active low */
204 /* XXX: TODO: relay the signal to CKSTP_OUT pin */
206 LOG_IRQ("%s: stop the CPU\n", __func__
);
209 LOG_IRQ("%s: restart the CPU\n", __func__
);
214 case PPC970_INPUT_HRESET
:
215 /* Level sensitive - active low */
218 LOG_IRQ("%s: reset the CPU\n", __func__
);
223 case PPC970_INPUT_SRESET
:
224 LOG_IRQ("%s: set the RESET IRQ state to %d\n",
226 ppc_set_irq(env
, PPC_INTERRUPT_RESET
, level
);
228 case PPC970_INPUT_TBEN
:
229 LOG_IRQ("%s: set the TBEN state to %d\n", __func__
,
234 /* Unknown pin - do nothing */
235 LOG_IRQ("%s: unknown IRQ pin %d\n", __func__
, pin
);
239 env
->irq_input_state
|= 1 << pin
;
241 env
->irq_input_state
&= ~(1 << pin
);
245 void ppc970_irq_init (CPUState
*env
)
247 env
->irq_inputs
= (void **)qemu_allocate_irqs(&ppc970_set_irq
, env
,
251 /* POWER7 internal IRQ controller */
252 static void power7_set_irq (void *opaque
, int pin
, int level
)
254 CPUState
*env
= opaque
;
257 LOG_IRQ("%s: env %p pin %d level %d\n", __func__
,
259 cur_level
= (env
->irq_input_state
>> pin
) & 1;
262 case POWER7_INPUT_INT
:
263 /* Level sensitive - active high */
264 LOG_IRQ("%s: set the external IRQ state to %d\n",
266 ppc_set_irq(env
, PPC_INTERRUPT_EXT
, level
);
269 /* Unknown pin - do nothing */
270 LOG_IRQ("%s: unknown IRQ pin %d\n", __func__
, pin
);
274 env
->irq_input_state
|= 1 << pin
;
276 env
->irq_input_state
&= ~(1 << pin
);
280 void ppcPOWER7_irq_init (CPUState
*env
)
282 env
->irq_inputs
= (void **)qemu_allocate_irqs(&power7_set_irq
, env
,
285 #endif /* defined(TARGET_PPC64) */
287 /* PowerPC 40x internal IRQ controller */
288 static void ppc40x_set_irq (void *opaque
, int pin
, int level
)
290 CPUState
*env
= opaque
;
293 LOG_IRQ("%s: env %p pin %d level %d\n", __func__
,
295 cur_level
= (env
->irq_input_state
>> pin
) & 1;
296 /* Don't generate spurious events */
297 if ((cur_level
== 1 && level
== 0) || (cur_level
== 0 && level
!= 0)) {
299 case PPC40x_INPUT_RESET_SYS
:
301 LOG_IRQ("%s: reset the PowerPC system\n",
303 ppc40x_system_reset(env
);
306 case PPC40x_INPUT_RESET_CHIP
:
308 LOG_IRQ("%s: reset the PowerPC chip\n", __func__
);
309 ppc40x_chip_reset(env
);
312 case PPC40x_INPUT_RESET_CORE
:
313 /* XXX: TODO: update DBSR[MRR] */
315 LOG_IRQ("%s: reset the PowerPC core\n", __func__
);
316 ppc40x_core_reset(env
);
319 case PPC40x_INPUT_CINT
:
320 /* Level sensitive - active high */
321 LOG_IRQ("%s: set the critical IRQ state to %d\n",
323 ppc_set_irq(env
, PPC_INTERRUPT_CEXT
, level
);
325 case PPC40x_INPUT_INT
:
326 /* Level sensitive - active high */
327 LOG_IRQ("%s: set the external IRQ state to %d\n",
329 ppc_set_irq(env
, PPC_INTERRUPT_EXT
, level
);
331 case PPC40x_INPUT_HALT
:
332 /* Level sensitive - active low */
334 LOG_IRQ("%s: stop the CPU\n", __func__
);
337 LOG_IRQ("%s: restart the CPU\n", __func__
);
342 case PPC40x_INPUT_DEBUG
:
343 /* Level sensitive - active high */
344 LOG_IRQ("%s: set the debug pin state to %d\n",
346 ppc_set_irq(env
, PPC_INTERRUPT_DEBUG
, level
);
349 /* Unknown pin - do nothing */
350 LOG_IRQ("%s: unknown IRQ pin %d\n", __func__
, pin
);
354 env
->irq_input_state
|= 1 << pin
;
356 env
->irq_input_state
&= ~(1 << pin
);
360 void ppc40x_irq_init (CPUState
*env
)
362 env
->irq_inputs
= (void **)qemu_allocate_irqs(&ppc40x_set_irq
,
363 env
, PPC40x_INPUT_NB
);
366 /* PowerPC E500 internal IRQ controller */
367 static void ppce500_set_irq (void *opaque
, int pin
, int level
)
369 CPUState
*env
= opaque
;
372 LOG_IRQ("%s: env %p pin %d level %d\n", __func__
,
374 cur_level
= (env
->irq_input_state
>> pin
) & 1;
375 /* Don't generate spurious events */
376 if ((cur_level
== 1 && level
== 0) || (cur_level
== 0 && level
!= 0)) {
378 case PPCE500_INPUT_MCK
:
380 LOG_IRQ("%s: reset the PowerPC system\n",
382 qemu_system_reset_request();
385 case PPCE500_INPUT_RESET_CORE
:
387 LOG_IRQ("%s: reset the PowerPC core\n", __func__
);
388 ppc_set_irq(env
, PPC_INTERRUPT_MCK
, level
);
391 case PPCE500_INPUT_CINT
:
392 /* Level sensitive - active high */
393 LOG_IRQ("%s: set the critical IRQ state to %d\n",
395 ppc_set_irq(env
, PPC_INTERRUPT_CEXT
, level
);
397 case PPCE500_INPUT_INT
:
398 /* Level sensitive - active high */
399 LOG_IRQ("%s: set the core IRQ state to %d\n",
401 ppc_set_irq(env
, PPC_INTERRUPT_EXT
, level
);
403 case PPCE500_INPUT_DEBUG
:
404 /* Level sensitive - active high */
405 LOG_IRQ("%s: set the debug pin state to %d\n",
407 ppc_set_irq(env
, PPC_INTERRUPT_DEBUG
, level
);
410 /* Unknown pin - do nothing */
411 LOG_IRQ("%s: unknown IRQ pin %d\n", __func__
, pin
);
415 env
->irq_input_state
|= 1 << pin
;
417 env
->irq_input_state
&= ~(1 << pin
);
421 void ppce500_irq_init (CPUState
*env
)
423 env
->irq_inputs
= (void **)qemu_allocate_irqs(&ppce500_set_irq
,
424 env
, PPCE500_INPUT_NB
);
426 /*****************************************************************************/
427 /* PowerPC time base and decrementer emulation */
429 /* Time base management */
430 int64_t tb_offset
; /* Compensation */
431 int64_t atb_offset
; /* Compensation */
432 uint32_t tb_freq
; /* TB frequency */
433 /* Decrementer management */
434 uint64_t decr_next
; /* Tick for next decr interrupt */
435 uint32_t decr_freq
; /* decrementer frequency */
436 struct QEMUTimer
*decr_timer
;
437 /* Hypervisor decrementer management */
438 uint64_t hdecr_next
; /* Tick for next hdecr interrupt */
439 struct QEMUTimer
*hdecr_timer
;
445 static inline uint64_t cpu_ppc_get_tb(ppc_tb_t
*tb_env
, uint64_t vmclk
,
448 /* TB time in tb periods */
449 return muldiv64(vmclk
, tb_env
->tb_freq
, get_ticks_per_sec()) + tb_offset
;
452 uint64_t cpu_ppc_load_tbl (CPUState
*env
)
454 ppc_tb_t
*tb_env
= env
->tb_env
;
457 tb
= cpu_ppc_get_tb(tb_env
, qemu_get_clock_ns(vm_clock
), tb_env
->tb_offset
);
458 LOG_TB("%s: tb %016" PRIx64
"\n", __func__
, tb
);
463 static inline uint32_t _cpu_ppc_load_tbu(CPUState
*env
)
465 ppc_tb_t
*tb_env
= env
->tb_env
;
468 tb
= cpu_ppc_get_tb(tb_env
, qemu_get_clock_ns(vm_clock
), tb_env
->tb_offset
);
469 LOG_TB("%s: tb %016" PRIx64
"\n", __func__
, tb
);
474 uint32_t cpu_ppc_load_tbu (CPUState
*env
)
476 return _cpu_ppc_load_tbu(env
);
479 static inline void cpu_ppc_store_tb(ppc_tb_t
*tb_env
, uint64_t vmclk
,
480 int64_t *tb_offsetp
, uint64_t value
)
482 *tb_offsetp
= value
- muldiv64(vmclk
, tb_env
->tb_freq
, get_ticks_per_sec());
483 LOG_TB("%s: tb %016" PRIx64
" offset %08" PRIx64
"\n",
484 __func__
, value
, *tb_offsetp
);
487 void cpu_ppc_store_tbl (CPUState
*env
, uint32_t value
)
489 ppc_tb_t
*tb_env
= env
->tb_env
;
492 tb
= cpu_ppc_get_tb(tb_env
, qemu_get_clock_ns(vm_clock
), tb_env
->tb_offset
);
493 tb
&= 0xFFFFFFFF00000000ULL
;
494 cpu_ppc_store_tb(tb_env
, qemu_get_clock_ns(vm_clock
),
495 &tb_env
->tb_offset
, tb
| (uint64_t)value
);
498 static inline void _cpu_ppc_store_tbu(CPUState
*env
, uint32_t value
)
500 ppc_tb_t
*tb_env
= env
->tb_env
;
503 tb
= cpu_ppc_get_tb(tb_env
, qemu_get_clock_ns(vm_clock
), tb_env
->tb_offset
);
504 tb
&= 0x00000000FFFFFFFFULL
;
505 cpu_ppc_store_tb(tb_env
, qemu_get_clock_ns(vm_clock
),
506 &tb_env
->tb_offset
, ((uint64_t)value
<< 32) | tb
);
509 void cpu_ppc_store_tbu (CPUState
*env
, uint32_t value
)
511 _cpu_ppc_store_tbu(env
, value
);
514 uint64_t cpu_ppc_load_atbl (CPUState
*env
)
516 ppc_tb_t
*tb_env
= env
->tb_env
;
519 tb
= cpu_ppc_get_tb(tb_env
, qemu_get_clock_ns(vm_clock
), tb_env
->atb_offset
);
520 LOG_TB("%s: tb %016" PRIx64
"\n", __func__
, tb
);
525 uint32_t cpu_ppc_load_atbu (CPUState
*env
)
527 ppc_tb_t
*tb_env
= env
->tb_env
;
530 tb
= cpu_ppc_get_tb(tb_env
, qemu_get_clock_ns(vm_clock
), tb_env
->atb_offset
);
531 LOG_TB("%s: tb %016" PRIx64
"\n", __func__
, tb
);
536 void cpu_ppc_store_atbl (CPUState
*env
, uint32_t value
)
538 ppc_tb_t
*tb_env
= env
->tb_env
;
541 tb
= cpu_ppc_get_tb(tb_env
, qemu_get_clock_ns(vm_clock
), tb_env
->atb_offset
);
542 tb
&= 0xFFFFFFFF00000000ULL
;
543 cpu_ppc_store_tb(tb_env
, qemu_get_clock_ns(vm_clock
),
544 &tb_env
->atb_offset
, tb
| (uint64_t)value
);
547 void cpu_ppc_store_atbu (CPUState
*env
, uint32_t value
)
549 ppc_tb_t
*tb_env
= env
->tb_env
;
552 tb
= cpu_ppc_get_tb(tb_env
, qemu_get_clock_ns(vm_clock
), tb_env
->atb_offset
);
553 tb
&= 0x00000000FFFFFFFFULL
;
554 cpu_ppc_store_tb(tb_env
, qemu_get_clock_ns(vm_clock
),
555 &tb_env
->atb_offset
, ((uint64_t)value
<< 32) | tb
);
558 static void cpu_ppc_tb_stop (CPUState
*env
)
560 ppc_tb_t
*tb_env
= env
->tb_env
;
561 uint64_t tb
, atb
, vmclk
;
563 /* If the time base is already frozen, do nothing */
564 if (tb_env
->tb_freq
!= 0) {
565 vmclk
= qemu_get_clock_ns(vm_clock
);
566 /* Get the time base */
567 tb
= cpu_ppc_get_tb(tb_env
, vmclk
, tb_env
->tb_offset
);
568 /* Get the alternate time base */
569 atb
= cpu_ppc_get_tb(tb_env
, vmclk
, tb_env
->atb_offset
);
570 /* Store the time base value (ie compute the current offset) */
571 cpu_ppc_store_tb(tb_env
, vmclk
, &tb_env
->tb_offset
, tb
);
572 /* Store the alternate time base value (compute the current offset) */
573 cpu_ppc_store_tb(tb_env
, vmclk
, &tb_env
->atb_offset
, atb
);
574 /* Set the time base frequency to zero */
576 /* Now, the time bases are frozen to tb_offset / atb_offset value */
580 static void cpu_ppc_tb_start (CPUState
*env
)
582 ppc_tb_t
*tb_env
= env
->tb_env
;
583 uint64_t tb
, atb
, vmclk
;
585 /* If the time base is not frozen, do nothing */
586 if (tb_env
->tb_freq
== 0) {
587 vmclk
= qemu_get_clock_ns(vm_clock
);
588 /* Get the time base from tb_offset */
589 tb
= tb_env
->tb_offset
;
590 /* Get the alternate time base from atb_offset */
591 atb
= tb_env
->atb_offset
;
592 /* Restore the tb frequency from the decrementer frequency */
593 tb_env
->tb_freq
= tb_env
->decr_freq
;
594 /* Store the time base value */
595 cpu_ppc_store_tb(tb_env
, vmclk
, &tb_env
->tb_offset
, tb
);
596 /* Store the alternate time base value */
597 cpu_ppc_store_tb(tb_env
, vmclk
, &tb_env
->atb_offset
, atb
);
601 static inline uint32_t _cpu_ppc_load_decr(CPUState
*env
, uint64_t next
)
603 ppc_tb_t
*tb_env
= env
->tb_env
;
607 diff
= next
- qemu_get_clock_ns(vm_clock
);
609 decr
= muldiv64(diff
, tb_env
->decr_freq
, get_ticks_per_sec());
611 decr
= -muldiv64(-diff
, tb_env
->decr_freq
, get_ticks_per_sec());
612 LOG_TB("%s: %08" PRIx32
"\n", __func__
, decr
);
617 uint32_t cpu_ppc_load_decr (CPUState
*env
)
619 ppc_tb_t
*tb_env
= env
->tb_env
;
621 return _cpu_ppc_load_decr(env
, tb_env
->decr_next
);
624 uint32_t cpu_ppc_load_hdecr (CPUState
*env
)
626 ppc_tb_t
*tb_env
= env
->tb_env
;
628 return _cpu_ppc_load_decr(env
, tb_env
->hdecr_next
);
631 uint64_t cpu_ppc_load_purr (CPUState
*env
)
633 ppc_tb_t
*tb_env
= env
->tb_env
;
636 diff
= qemu_get_clock_ns(vm_clock
) - tb_env
->purr_start
;
638 return tb_env
->purr_load
+ muldiv64(diff
, tb_env
->tb_freq
, get_ticks_per_sec());
641 /* When decrementer expires,
642 * all we need to do is generate or queue a CPU exception
644 static inline void cpu_ppc_decr_excp(CPUState
*env
)
647 LOG_TB("raise decrementer exception\n");
648 ppc_set_irq(env
, PPC_INTERRUPT_DECR
, 1);
651 static inline void cpu_ppc_hdecr_excp(CPUState
*env
)
654 LOG_TB("raise decrementer exception\n");
655 ppc_set_irq(env
, PPC_INTERRUPT_HDECR
, 1);
658 static void __cpu_ppc_store_decr (CPUState
*env
, uint64_t *nextp
,
659 struct QEMUTimer
*timer
,
660 void (*raise_excp
)(CPUState
*),
661 uint32_t decr
, uint32_t value
,
664 ppc_tb_t
*tb_env
= env
->tb_env
;
667 LOG_TB("%s: %08" PRIx32
" => %08" PRIx32
"\n", __func__
,
669 now
= qemu_get_clock_ns(vm_clock
);
670 next
= now
+ muldiv64(value
, get_ticks_per_sec(), tb_env
->decr_freq
);
672 next
+= *nextp
- now
;
677 qemu_mod_timer(timer
, next
);
678 /* If we set a negative value and the decrementer was positive,
679 * raise an exception.
681 if ((value
& 0x80000000) && !(decr
& 0x80000000))
685 static inline void _cpu_ppc_store_decr(CPUState
*env
, uint32_t decr
,
686 uint32_t value
, int is_excp
)
688 ppc_tb_t
*tb_env
= env
->tb_env
;
690 __cpu_ppc_store_decr(env
, &tb_env
->decr_next
, tb_env
->decr_timer
,
691 &cpu_ppc_decr_excp
, decr
, value
, is_excp
);
694 void cpu_ppc_store_decr (CPUState
*env
, uint32_t value
)
696 _cpu_ppc_store_decr(env
, cpu_ppc_load_decr(env
), value
, 0);
699 static void cpu_ppc_decr_cb (void *opaque
)
701 _cpu_ppc_store_decr(opaque
, 0x00000000, 0xFFFFFFFF, 1);
704 static inline void _cpu_ppc_store_hdecr(CPUState
*env
, uint32_t hdecr
,
705 uint32_t value
, int is_excp
)
707 ppc_tb_t
*tb_env
= env
->tb_env
;
709 if (tb_env
->hdecr_timer
!= NULL
) {
710 __cpu_ppc_store_decr(env
, &tb_env
->hdecr_next
, tb_env
->hdecr_timer
,
711 &cpu_ppc_hdecr_excp
, hdecr
, value
, is_excp
);
715 void cpu_ppc_store_hdecr (CPUState
*env
, uint32_t value
)
717 _cpu_ppc_store_hdecr(env
, cpu_ppc_load_hdecr(env
), value
, 0);
720 static void cpu_ppc_hdecr_cb (void *opaque
)
722 _cpu_ppc_store_hdecr(opaque
, 0x00000000, 0xFFFFFFFF, 1);
725 void cpu_ppc_store_purr (CPUState
*env
, uint64_t value
)
727 ppc_tb_t
*tb_env
= env
->tb_env
;
729 tb_env
->purr_load
= value
;
730 tb_env
->purr_start
= qemu_get_clock_ns(vm_clock
);
733 static void cpu_ppc_set_tb_clk (void *opaque
, uint32_t freq
)
735 CPUState
*env
= opaque
;
736 ppc_tb_t
*tb_env
= env
->tb_env
;
738 tb_env
->tb_freq
= freq
;
739 tb_env
->decr_freq
= freq
;
740 /* There is a bug in Linux 2.4 kernels:
741 * if a decrementer exception is pending when it enables msr_ee at startup,
742 * it's not ready to handle it...
744 _cpu_ppc_store_decr(env
, 0xFFFFFFFF, 0xFFFFFFFF, 0);
745 _cpu_ppc_store_hdecr(env
, 0xFFFFFFFF, 0xFFFFFFFF, 0);
746 cpu_ppc_store_purr(env
, 0x0000000000000000ULL
);
749 /* Set up (once) timebase frequency (in Hz) */
750 clk_setup_cb
cpu_ppc_tb_init (CPUState
*env
, uint32_t freq
)
754 tb_env
= qemu_mallocz(sizeof(ppc_tb_t
));
755 env
->tb_env
= tb_env
;
756 /* Create new timer */
757 tb_env
->decr_timer
= qemu_new_timer_ns(vm_clock
, &cpu_ppc_decr_cb
, env
);
759 /* XXX: find a suitable condition to enable the hypervisor decrementer
761 tb_env
->hdecr_timer
= qemu_new_timer_ns(vm_clock
, &cpu_ppc_hdecr_cb
, env
);
763 tb_env
->hdecr_timer
= NULL
;
765 cpu_ppc_set_tb_clk(env
, freq
);
767 return &cpu_ppc_set_tb_clk
;
770 /* Specific helpers for POWER & PowerPC 601 RTC */
772 static clk_setup_cb
cpu_ppc601_rtc_init (CPUState
*env
)
774 return cpu_ppc_tb_init(env
, 7812500);
778 void cpu_ppc601_store_rtcu (CPUState
*env
, uint32_t value
)
780 _cpu_ppc_store_tbu(env
, value
);
783 uint32_t cpu_ppc601_load_rtcu (CPUState
*env
)
785 return _cpu_ppc_load_tbu(env
);
788 void cpu_ppc601_store_rtcl (CPUState
*env
, uint32_t value
)
790 cpu_ppc_store_tbl(env
, value
& 0x3FFFFF80);
793 uint32_t cpu_ppc601_load_rtcl (CPUState
*env
)
795 return cpu_ppc_load_tbl(env
) & 0x3FFFFF80;
798 /*****************************************************************************/
799 /* Embedded PowerPC timers */
802 typedef struct ppcemb_timer_t ppcemb_timer_t
;
803 struct ppcemb_timer_t
{
804 uint64_t pit_reload
; /* PIT auto-reload value */
805 uint64_t fit_next
; /* Tick for next FIT interrupt */
806 struct QEMUTimer
*fit_timer
;
807 uint64_t wdt_next
; /* Tick for next WDT interrupt */
808 struct QEMUTimer
*wdt_timer
;
810 /* 405 have the PIT, 440 have a DECR. */
811 unsigned int decr_excp
;
814 /* Fixed interval timer */
815 static void cpu_4xx_fit_cb (void *opaque
)
819 ppcemb_timer_t
*ppcemb_timer
;
823 tb_env
= env
->tb_env
;
824 ppcemb_timer
= tb_env
->opaque
;
825 now
= qemu_get_clock_ns(vm_clock
);
826 switch ((env
->spr
[SPR_40x_TCR
] >> 24) & 0x3) {
840 /* Cannot occur, but makes gcc happy */
843 next
= now
+ muldiv64(next
, get_ticks_per_sec(), tb_env
->tb_freq
);
846 qemu_mod_timer(ppcemb_timer
->fit_timer
, next
);
847 env
->spr
[SPR_40x_TSR
] |= 1 << 26;
848 if ((env
->spr
[SPR_40x_TCR
] >> 23) & 0x1)
849 ppc_set_irq(env
, PPC_INTERRUPT_FIT
, 1);
850 LOG_TB("%s: ir %d TCR " TARGET_FMT_lx
" TSR " TARGET_FMT_lx
"\n", __func__
,
851 (int)((env
->spr
[SPR_40x_TCR
] >> 23) & 0x1),
852 env
->spr
[SPR_40x_TCR
], env
->spr
[SPR_40x_TSR
]);
855 /* Programmable interval timer */
856 static void start_stop_pit (CPUState
*env
, ppc_tb_t
*tb_env
, int is_excp
)
858 ppcemb_timer_t
*ppcemb_timer
;
861 ppcemb_timer
= tb_env
->opaque
;
862 if (ppcemb_timer
->pit_reload
<= 1 ||
863 !((env
->spr
[SPR_40x_TCR
] >> 26) & 0x1) ||
864 (is_excp
&& !((env
->spr
[SPR_40x_TCR
] >> 22) & 0x1))) {
866 LOG_TB("%s: stop PIT\n", __func__
);
867 qemu_del_timer(tb_env
->decr_timer
);
869 LOG_TB("%s: start PIT %016" PRIx64
"\n",
870 __func__
, ppcemb_timer
->pit_reload
);
871 now
= qemu_get_clock_ns(vm_clock
);
872 next
= now
+ muldiv64(ppcemb_timer
->pit_reload
,
873 get_ticks_per_sec(), tb_env
->decr_freq
);
875 next
+= tb_env
->decr_next
- now
;
878 qemu_mod_timer(tb_env
->decr_timer
, next
);
879 tb_env
->decr_next
= next
;
883 static void cpu_4xx_pit_cb (void *opaque
)
887 ppcemb_timer_t
*ppcemb_timer
;
890 tb_env
= env
->tb_env
;
891 ppcemb_timer
= tb_env
->opaque
;
892 env
->spr
[SPR_40x_TSR
] |= 1 << 27;
893 if ((env
->spr
[SPR_40x_TCR
] >> 26) & 0x1)
894 ppc_set_irq(env
, ppcemb_timer
->decr_excp
, 1);
895 start_stop_pit(env
, tb_env
, 1);
896 LOG_TB("%s: ar %d ir %d TCR " TARGET_FMT_lx
" TSR " TARGET_FMT_lx
" "
897 "%016" PRIx64
"\n", __func__
,
898 (int)((env
->spr
[SPR_40x_TCR
] >> 22) & 0x1),
899 (int)((env
->spr
[SPR_40x_TCR
] >> 26) & 0x1),
900 env
->spr
[SPR_40x_TCR
], env
->spr
[SPR_40x_TSR
],
901 ppcemb_timer
->pit_reload
);
905 static void cpu_4xx_wdt_cb (void *opaque
)
909 ppcemb_timer_t
*ppcemb_timer
;
913 tb_env
= env
->tb_env
;
914 ppcemb_timer
= tb_env
->opaque
;
915 now
= qemu_get_clock_ns(vm_clock
);
916 switch ((env
->spr
[SPR_40x_TCR
] >> 30) & 0x3) {
930 /* Cannot occur, but makes gcc happy */
933 next
= now
+ muldiv64(next
, get_ticks_per_sec(), tb_env
->decr_freq
);
936 LOG_TB("%s: TCR " TARGET_FMT_lx
" TSR " TARGET_FMT_lx
"\n", __func__
,
937 env
->spr
[SPR_40x_TCR
], env
->spr
[SPR_40x_TSR
]);
938 switch ((env
->spr
[SPR_40x_TSR
] >> 30) & 0x3) {
941 qemu_mod_timer(ppcemb_timer
->wdt_timer
, next
);
942 ppcemb_timer
->wdt_next
= next
;
943 env
->spr
[SPR_40x_TSR
] |= 1 << 31;
946 qemu_mod_timer(ppcemb_timer
->wdt_timer
, next
);
947 ppcemb_timer
->wdt_next
= next
;
948 env
->spr
[SPR_40x_TSR
] |= 1 << 30;
949 if ((env
->spr
[SPR_40x_TCR
] >> 27) & 0x1)
950 ppc_set_irq(env
, PPC_INTERRUPT_WDT
, 1);
953 env
->spr
[SPR_40x_TSR
] &= ~0x30000000;
954 env
->spr
[SPR_40x_TSR
] |= env
->spr
[SPR_40x_TCR
] & 0x30000000;
955 switch ((env
->spr
[SPR_40x_TCR
] >> 28) & 0x3) {
959 case 0x1: /* Core reset */
960 ppc40x_core_reset(env
);
962 case 0x2: /* Chip reset */
963 ppc40x_chip_reset(env
);
965 case 0x3: /* System reset */
966 ppc40x_system_reset(env
);
972 void store_40x_pit (CPUState
*env
, target_ulong val
)
975 ppcemb_timer_t
*ppcemb_timer
;
977 tb_env
= env
->tb_env
;
978 ppcemb_timer
= tb_env
->opaque
;
979 LOG_TB("%s val" TARGET_FMT_lx
"\n", __func__
, val
);
980 ppcemb_timer
->pit_reload
= val
;
981 start_stop_pit(env
, tb_env
, 0);
984 target_ulong
load_40x_pit (CPUState
*env
)
986 return cpu_ppc_load_decr(env
);
989 void store_booke_tsr (CPUState
*env
, target_ulong val
)
991 ppc_tb_t
*tb_env
= env
->tb_env
;
992 ppcemb_timer_t
*ppcemb_timer
;
994 ppcemb_timer
= tb_env
->opaque
;
996 LOG_TB("%s: val " TARGET_FMT_lx
"\n", __func__
, val
);
997 env
->spr
[SPR_40x_TSR
] &= ~(val
& 0xFC000000);
998 if (val
& 0x80000000)
999 ppc_set_irq(env
, ppcemb_timer
->decr_excp
, 0);
1002 void store_booke_tcr (CPUState
*env
, target_ulong val
)
1006 tb_env
= env
->tb_env
;
1007 LOG_TB("%s: val " TARGET_FMT_lx
"\n", __func__
, val
);
1008 env
->spr
[SPR_40x_TCR
] = val
& 0xFFC00000;
1009 start_stop_pit(env
, tb_env
, 1);
1010 cpu_4xx_wdt_cb(env
);
1013 static void ppc_emb_set_tb_clk (void *opaque
, uint32_t freq
)
1015 CPUState
*env
= opaque
;
1016 ppc_tb_t
*tb_env
= env
->tb_env
;
1018 LOG_TB("%s set new frequency to %" PRIu32
"\n", __func__
,
1020 tb_env
->tb_freq
= freq
;
1021 tb_env
->decr_freq
= freq
;
1022 /* XXX: we should also update all timers */
1025 clk_setup_cb
ppc_emb_timers_init (CPUState
*env
, uint32_t freq
,
1026 unsigned int decr_excp
)
1029 ppcemb_timer_t
*ppcemb_timer
;
1031 tb_env
= qemu_mallocz(sizeof(ppc_tb_t
));
1032 env
->tb_env
= tb_env
;
1033 ppcemb_timer
= qemu_mallocz(sizeof(ppcemb_timer_t
));
1034 tb_env
->tb_freq
= freq
;
1035 tb_env
->decr_freq
= freq
;
1036 tb_env
->opaque
= ppcemb_timer
;
1037 LOG_TB("%s freq %" PRIu32
"\n", __func__
, freq
);
1038 if (ppcemb_timer
!= NULL
) {
1039 /* We use decr timer for PIT */
1040 tb_env
->decr_timer
= qemu_new_timer_ns(vm_clock
, &cpu_4xx_pit_cb
, env
);
1041 ppcemb_timer
->fit_timer
=
1042 qemu_new_timer_ns(vm_clock
, &cpu_4xx_fit_cb
, env
);
1043 ppcemb_timer
->wdt_timer
=
1044 qemu_new_timer_ns(vm_clock
, &cpu_4xx_wdt_cb
, env
);
1045 ppcemb_timer
->decr_excp
= decr_excp
;
1048 return &ppc_emb_set_tb_clk
;
1051 /*****************************************************************************/
1052 /* Embedded PowerPC Device Control Registers */
1053 typedef struct ppc_dcrn_t ppc_dcrn_t
;
1055 dcr_read_cb dcr_read
;
1056 dcr_write_cb dcr_write
;
1060 /* XXX: on 460, DCR addresses are 32 bits wide,
1061 * using DCRIPR to get the 22 upper bits of the DCR address
1063 #define DCRN_NB 1024
1065 ppc_dcrn_t dcrn
[DCRN_NB
];
1066 int (*read_error
)(int dcrn
);
1067 int (*write_error
)(int dcrn
);
1070 int ppc_dcr_read (ppc_dcr_t
*dcr_env
, int dcrn
, uint32_t *valp
)
1074 if (dcrn
< 0 || dcrn
>= DCRN_NB
)
1076 dcr
= &dcr_env
->dcrn
[dcrn
];
1077 if (dcr
->dcr_read
== NULL
)
1079 *valp
= (*dcr
->dcr_read
)(dcr
->opaque
, dcrn
);
1084 if (dcr_env
->read_error
!= NULL
)
1085 return (*dcr_env
->read_error
)(dcrn
);
1090 int ppc_dcr_write (ppc_dcr_t
*dcr_env
, int dcrn
, uint32_t val
)
1094 if (dcrn
< 0 || dcrn
>= DCRN_NB
)
1096 dcr
= &dcr_env
->dcrn
[dcrn
];
1097 if (dcr
->dcr_write
== NULL
)
1099 (*dcr
->dcr_write
)(dcr
->opaque
, dcrn
, val
);
1104 if (dcr_env
->write_error
!= NULL
)
1105 return (*dcr_env
->write_error
)(dcrn
);
1110 int ppc_dcr_register (CPUState
*env
, int dcrn
, void *opaque
,
1111 dcr_read_cb dcr_read
, dcr_write_cb dcr_write
)
1116 dcr_env
= env
->dcr_env
;
1117 if (dcr_env
== NULL
)
1119 if (dcrn
< 0 || dcrn
>= DCRN_NB
)
1121 dcr
= &dcr_env
->dcrn
[dcrn
];
1122 if (dcr
->opaque
!= NULL
||
1123 dcr
->dcr_read
!= NULL
||
1124 dcr
->dcr_write
!= NULL
)
1126 dcr
->opaque
= opaque
;
1127 dcr
->dcr_read
= dcr_read
;
1128 dcr
->dcr_write
= dcr_write
;
1133 int ppc_dcr_init (CPUState
*env
, int (*read_error
)(int dcrn
),
1134 int (*write_error
)(int dcrn
))
1138 dcr_env
= qemu_mallocz(sizeof(ppc_dcr_t
));
1139 dcr_env
->read_error
= read_error
;
1140 dcr_env
->write_error
= write_error
;
1141 env
->dcr_env
= dcr_env
;
1146 /*****************************************************************************/
1148 void PPC_debug_write (void *opaque
, uint32_t addr
, uint32_t val
)
1160 printf("Set loglevel to %04" PRIx32
"\n", val
);
1161 cpu_set_log(val
| 0x100);
1166 /*****************************************************************************/
1168 static inline uint32_t nvram_read (nvram_t
*nvram
, uint32_t addr
)
1170 return (*nvram
->read_fn
)(nvram
->opaque
, addr
);;
1173 static inline void nvram_write (nvram_t
*nvram
, uint32_t addr
, uint32_t val
)
1175 (*nvram
->write_fn
)(nvram
->opaque
, addr
, val
);
1178 void NVRAM_set_byte (nvram_t
*nvram
, uint32_t addr
, uint8_t value
)
1180 nvram_write(nvram
, addr
, value
);
1183 uint8_t NVRAM_get_byte (nvram_t
*nvram
, uint32_t addr
)
1185 return nvram_read(nvram
, addr
);
1188 void NVRAM_set_word (nvram_t
*nvram
, uint32_t addr
, uint16_t value
)
1190 nvram_write(nvram
, addr
, value
>> 8);
1191 nvram_write(nvram
, addr
+ 1, value
& 0xFF);
1194 uint16_t NVRAM_get_word (nvram_t
*nvram
, uint32_t addr
)
1198 tmp
= nvram_read(nvram
, addr
) << 8;
1199 tmp
|= nvram_read(nvram
, addr
+ 1);
1204 void NVRAM_set_lword (nvram_t
*nvram
, uint32_t addr
, uint32_t value
)
1206 nvram_write(nvram
, addr
, value
>> 24);
1207 nvram_write(nvram
, addr
+ 1, (value
>> 16) & 0xFF);
1208 nvram_write(nvram
, addr
+ 2, (value
>> 8) & 0xFF);
1209 nvram_write(nvram
, addr
+ 3, value
& 0xFF);
1212 uint32_t NVRAM_get_lword (nvram_t
*nvram
, uint32_t addr
)
1216 tmp
= nvram_read(nvram
, addr
) << 24;
1217 tmp
|= nvram_read(nvram
, addr
+ 1) << 16;
1218 tmp
|= nvram_read(nvram
, addr
+ 2) << 8;
1219 tmp
|= nvram_read(nvram
, addr
+ 3);
1224 void NVRAM_set_string (nvram_t
*nvram
, uint32_t addr
,
1225 const char *str
, uint32_t max
)
1229 for (i
= 0; i
< max
&& str
[i
] != '\0'; i
++) {
1230 nvram_write(nvram
, addr
+ i
, str
[i
]);
1232 nvram_write(nvram
, addr
+ i
, str
[i
]);
1233 nvram_write(nvram
, addr
+ max
- 1, '\0');
1236 int NVRAM_get_string (nvram_t
*nvram
, uint8_t *dst
, uint16_t addr
, int max
)
1240 memset(dst
, 0, max
);
1241 for (i
= 0; i
< max
; i
++) {
1242 dst
[i
] = NVRAM_get_byte(nvram
, addr
+ i
);
1250 static uint16_t NVRAM_crc_update (uint16_t prev
, uint16_t value
)
1253 uint16_t pd
, pd1
, pd2
;
1258 pd2
= ((pd
>> 4) & 0x000F) ^ pd1
;
1259 tmp
^= (pd1
<< 3) | (pd1
<< 8);
1260 tmp
^= pd2
| (pd2
<< 7) | (pd2
<< 12);
1265 static uint16_t NVRAM_compute_crc (nvram_t
*nvram
, uint32_t start
, uint32_t count
)
1268 uint16_t crc
= 0xFFFF;
1273 for (i
= 0; i
!= count
; i
++) {
1274 crc
= NVRAM_crc_update(crc
, NVRAM_get_word(nvram
, start
+ i
));
1277 crc
= NVRAM_crc_update(crc
, NVRAM_get_byte(nvram
, start
+ i
) << 8);
1283 #define CMDLINE_ADDR 0x017ff000
1285 int PPC_NVRAM_set_params (nvram_t
*nvram
, uint16_t NVRAM_size
,
1287 uint32_t RAM_size
, int boot_device
,
1288 uint32_t kernel_image
, uint32_t kernel_size
,
1289 const char *cmdline
,
1290 uint32_t initrd_image
, uint32_t initrd_size
,
1291 uint32_t NVRAM_image
,
1292 int width
, int height
, int depth
)
1296 /* Set parameters for Open Hack'Ware BIOS */
1297 NVRAM_set_string(nvram
, 0x00, "QEMU_BIOS", 16);
1298 NVRAM_set_lword(nvram
, 0x10, 0x00000002); /* structure v2 */
1299 NVRAM_set_word(nvram
, 0x14, NVRAM_size
);
1300 NVRAM_set_string(nvram
, 0x20, arch
, 16);
1301 NVRAM_set_lword(nvram
, 0x30, RAM_size
);
1302 NVRAM_set_byte(nvram
, 0x34, boot_device
);
1303 NVRAM_set_lword(nvram
, 0x38, kernel_image
);
1304 NVRAM_set_lword(nvram
, 0x3C, kernel_size
);
1306 /* XXX: put the cmdline in NVRAM too ? */
1307 pstrcpy_targphys("cmdline", CMDLINE_ADDR
, RAM_size
- CMDLINE_ADDR
, cmdline
);
1308 NVRAM_set_lword(nvram
, 0x40, CMDLINE_ADDR
);
1309 NVRAM_set_lword(nvram
, 0x44, strlen(cmdline
));
1311 NVRAM_set_lword(nvram
, 0x40, 0);
1312 NVRAM_set_lword(nvram
, 0x44, 0);
1314 NVRAM_set_lword(nvram
, 0x48, initrd_image
);
1315 NVRAM_set_lword(nvram
, 0x4C, initrd_size
);
1316 NVRAM_set_lword(nvram
, 0x50, NVRAM_image
);
1318 NVRAM_set_word(nvram
, 0x54, width
);
1319 NVRAM_set_word(nvram
, 0x56, height
);
1320 NVRAM_set_word(nvram
, 0x58, depth
);
1321 crc
= NVRAM_compute_crc(nvram
, 0x00, 0xF8);
1322 NVRAM_set_word(nvram
, 0xFC, crc
);