Merge remote-tracking branch 'remotes/agraf/tags/signed-ppc-for-upstream' into staging
[qemu-kvm.git] / hw / acpi / piix4.c
blob481a16c60a283e870f58cf7e0d68846234406b60
1 /*
2 * ACPI implementation
4 * Copyright (c) 2006 Fabrice Bellard
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License version 2 as published by the Free Software Foundation.
10 * This library is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
13 * Lesser General Public License for more details.
15 * You should have received a copy of the GNU Lesser General Public
16 * License along with this library; if not, see <http://www.gnu.org/licenses/>
18 * Contributions after 2012-01-13 are licensed under the terms of the
19 * GNU GPL, version 2 or (at your option) any later version.
21 #include "hw/hw.h"
22 #include "hw/i386/pc.h"
23 #include "hw/isa/apm.h"
24 #include "hw/i2c/pm_smbus.h"
25 #include "hw/pci/pci.h"
26 #include "hw/acpi/acpi.h"
27 #include "sysemu/sysemu.h"
28 #include "qemu/range.h"
29 #include "exec/ioport.h"
30 #include "hw/nvram/fw_cfg.h"
31 #include "exec/address-spaces.h"
32 #include "hw/acpi/piix4.h"
33 #include "hw/acpi/pcihp.h"
34 #include "hw/acpi/cpu_hotplug.h"
35 #include "hw/hotplug.h"
36 #include "hw/mem/pc-dimm.h"
37 #include "hw/acpi/memory_hotplug.h"
38 #include "hw/acpi/acpi_dev_interface.h"
39 #include "hw/xen/xen.h"
41 //#define DEBUG
43 #ifdef DEBUG
44 # define PIIX4_DPRINTF(format, ...) printf(format, ## __VA_ARGS__)
45 #else
46 # define PIIX4_DPRINTF(format, ...) do { } while (0)
47 #endif
49 #define GPE_BASE 0xafe0
50 #define GPE_LEN 4
52 struct pci_status {
53 uint32_t up; /* deprecated, maintained for migration compatibility */
54 uint32_t down;
57 typedef struct PIIX4PMState {
58 /*< private >*/
59 PCIDevice parent_obj;
60 /*< public >*/
62 MemoryRegion io;
63 uint32_t io_base;
65 MemoryRegion io_gpe;
66 ACPIREGS ar;
68 APMState apm;
70 PMSMBus smb;
71 uint32_t smb_io_base;
73 qemu_irq irq;
74 qemu_irq smi_irq;
75 int kvm_enabled;
76 Notifier machine_ready;
77 Notifier powerdown_notifier;
79 AcpiPciHpState acpi_pci_hotplug;
80 bool use_acpi_pci_hotplug;
82 uint8_t disable_s3;
83 uint8_t disable_s4;
84 uint8_t s4_val;
86 AcpiCpuHotplug gpe_cpu;
88 MemHotplugState acpi_memory_hotplug;
89 } PIIX4PMState;
91 #define TYPE_PIIX4_PM "PIIX4_PM"
93 #define PIIX4_PM(obj) \
94 OBJECT_CHECK(PIIX4PMState, (obj), TYPE_PIIX4_PM)
96 static void piix4_acpi_system_hot_add_init(MemoryRegion *parent,
97 PCIBus *bus, PIIX4PMState *s);
99 #define ACPI_ENABLE 0xf1
100 #define ACPI_DISABLE 0xf0
102 static void pm_tmr_timer(ACPIREGS *ar)
104 PIIX4PMState *s = container_of(ar, PIIX4PMState, ar);
105 acpi_update_sci(&s->ar, s->irq);
108 static void apm_ctrl_changed(uint32_t val, void *arg)
110 PIIX4PMState *s = arg;
111 PCIDevice *d = PCI_DEVICE(s);
113 /* ACPI specs 3.0, 4.7.2.5 */
114 acpi_pm1_cnt_update(&s->ar, val == ACPI_ENABLE, val == ACPI_DISABLE);
116 if (d->config[0x5b] & (1 << 1)) {
117 if (s->smi_irq) {
118 qemu_irq_raise(s->smi_irq);
123 static void pm_io_space_update(PIIX4PMState *s)
125 PCIDevice *d = PCI_DEVICE(s);
127 s->io_base = le32_to_cpu(*(uint32_t *)(d->config + 0x40));
128 s->io_base &= 0xffc0;
130 memory_region_transaction_begin();
131 memory_region_set_enabled(&s->io, d->config[0x80] & 1);
132 memory_region_set_address(&s->io, s->io_base);
133 memory_region_transaction_commit();
136 static void smbus_io_space_update(PIIX4PMState *s)
138 PCIDevice *d = PCI_DEVICE(s);
140 s->smb_io_base = le32_to_cpu(*(uint32_t *)(d->config + 0x90));
141 s->smb_io_base &= 0xffc0;
143 memory_region_transaction_begin();
144 memory_region_set_enabled(&s->smb.io, d->config[0xd2] & 1);
145 memory_region_set_address(&s->smb.io, s->smb_io_base);
146 memory_region_transaction_commit();
149 static void pm_write_config(PCIDevice *d,
150 uint32_t address, uint32_t val, int len)
152 pci_default_write_config(d, address, val, len);
153 if (range_covers_byte(address, len, 0x80) ||
154 ranges_overlap(address, len, 0x40, 4)) {
155 pm_io_space_update((PIIX4PMState *)d);
157 if (range_covers_byte(address, len, 0xd2) ||
158 ranges_overlap(address, len, 0x90, 4)) {
159 smbus_io_space_update((PIIX4PMState *)d);
163 static int vmstate_acpi_post_load(void *opaque, int version_id)
165 PIIX4PMState *s = opaque;
167 pm_io_space_update(s);
168 return 0;
171 #define VMSTATE_GPE_ARRAY(_field, _state) \
173 .name = (stringify(_field)), \
174 .version_id = 0, \
175 .info = &vmstate_info_uint16, \
176 .size = sizeof(uint16_t), \
177 .flags = VMS_SINGLE | VMS_POINTER, \
178 .offset = vmstate_offset_pointer(_state, _field, uint8_t), \
181 static const VMStateDescription vmstate_gpe = {
182 .name = "gpe",
183 .version_id = 1,
184 .minimum_version_id = 1,
185 .fields = (VMStateField[]) {
186 VMSTATE_GPE_ARRAY(sts, ACPIGPE),
187 VMSTATE_GPE_ARRAY(en, ACPIGPE),
188 VMSTATE_END_OF_LIST()
192 static const VMStateDescription vmstate_pci_status = {
193 .name = "pci_status",
194 .version_id = 1,
195 .minimum_version_id = 1,
196 .fields = (VMStateField[]) {
197 VMSTATE_UINT32(up, struct AcpiPciHpPciStatus),
198 VMSTATE_UINT32(down, struct AcpiPciHpPciStatus),
199 VMSTATE_END_OF_LIST()
203 static int acpi_load_old(QEMUFile *f, void *opaque, int version_id)
205 PIIX4PMState *s = opaque;
206 int ret, i;
207 uint16_t temp;
209 ret = pci_device_load(PCI_DEVICE(s), f);
210 if (ret < 0) {
211 return ret;
213 qemu_get_be16s(f, &s->ar.pm1.evt.sts);
214 qemu_get_be16s(f, &s->ar.pm1.evt.en);
215 qemu_get_be16s(f, &s->ar.pm1.cnt.cnt);
217 ret = vmstate_load_state(f, &vmstate_apm, &s->apm, 1);
218 if (ret) {
219 return ret;
222 timer_get(f, s->ar.tmr.timer);
223 qemu_get_sbe64s(f, &s->ar.tmr.overflow_time);
225 qemu_get_be16s(f, (uint16_t *)s->ar.gpe.sts);
226 for (i = 0; i < 3; i++) {
227 qemu_get_be16s(f, &temp);
230 qemu_get_be16s(f, (uint16_t *)s->ar.gpe.en);
231 for (i = 0; i < 3; i++) {
232 qemu_get_be16s(f, &temp);
235 ret = vmstate_load_state(f, &vmstate_pci_status,
236 &s->acpi_pci_hotplug.acpi_pcihp_pci_status[ACPI_PCIHP_BSEL_DEFAULT], 1);
237 return ret;
240 static bool vmstate_test_use_acpi_pci_hotplug(void *opaque, int version_id)
242 PIIX4PMState *s = opaque;
243 return s->use_acpi_pci_hotplug;
246 static bool vmstate_test_no_use_acpi_pci_hotplug(void *opaque, int version_id)
248 PIIX4PMState *s = opaque;
249 return !s->use_acpi_pci_hotplug;
252 static bool vmstate_test_use_memhp(void *opaque)
254 PIIX4PMState *s = opaque;
255 return s->acpi_memory_hotplug.is_enabled;
258 static const VMStateDescription vmstate_memhp_state = {
259 .name = "piix4_pm/memhp",
260 .version_id = 1,
261 .minimum_version_id = 1,
262 .minimum_version_id_old = 1,
263 .fields = (VMStateField[]) {
264 VMSTATE_MEMORY_HOTPLUG(acpi_memory_hotplug, PIIX4PMState),
265 VMSTATE_END_OF_LIST()
269 /* qemu-kvm 1.2 uses version 3 but advertised as 2
270 * To support incoming qemu-kvm 1.2 migration, change version_id
271 * and minimum_version_id to 2 below (which breaks migration from
272 * qemu 1.2).
275 static const VMStateDescription vmstate_acpi = {
276 .name = "piix4_pm",
277 .version_id = 3,
278 .minimum_version_id = 3,
279 .minimum_version_id_old = 1,
280 .load_state_old = acpi_load_old,
281 .post_load = vmstate_acpi_post_load,
282 .fields = (VMStateField[]) {
283 VMSTATE_PCI_DEVICE(parent_obj, PIIX4PMState),
284 VMSTATE_UINT16(ar.pm1.evt.sts, PIIX4PMState),
285 VMSTATE_UINT16(ar.pm1.evt.en, PIIX4PMState),
286 VMSTATE_UINT16(ar.pm1.cnt.cnt, PIIX4PMState),
287 VMSTATE_STRUCT(apm, PIIX4PMState, 0, vmstate_apm, APMState),
288 VMSTATE_TIMER(ar.tmr.timer, PIIX4PMState),
289 VMSTATE_INT64(ar.tmr.overflow_time, PIIX4PMState),
290 VMSTATE_STRUCT(ar.gpe, PIIX4PMState, 2, vmstate_gpe, ACPIGPE),
291 VMSTATE_STRUCT_TEST(
292 acpi_pci_hotplug.acpi_pcihp_pci_status[ACPI_PCIHP_BSEL_DEFAULT],
293 PIIX4PMState,
294 vmstate_test_no_use_acpi_pci_hotplug,
295 2, vmstate_pci_status,
296 struct AcpiPciHpPciStatus),
297 VMSTATE_PCI_HOTPLUG(acpi_pci_hotplug, PIIX4PMState,
298 vmstate_test_use_acpi_pci_hotplug),
299 VMSTATE_END_OF_LIST()
301 .subsections = (VMStateSubsection[]) {
303 .vmsd = &vmstate_memhp_state,
304 .needed = vmstate_test_use_memhp,
306 VMSTATE_END_OF_LIST()
310 static void piix4_reset(void *opaque)
312 PIIX4PMState *s = opaque;
313 PCIDevice *d = PCI_DEVICE(s);
314 uint8_t *pci_conf = d->config;
316 pci_conf[0x58] = 0;
317 pci_conf[0x59] = 0;
318 pci_conf[0x5a] = 0;
319 pci_conf[0x5b] = 0;
321 pci_conf[0x40] = 0x01; /* PM io base read only bit */
322 pci_conf[0x80] = 0;
324 if (s->kvm_enabled) {
325 /* Mark SMM as already inited (until KVM supports SMM). */
326 pci_conf[0x5B] = 0x02;
328 pm_io_space_update(s);
329 acpi_pcihp_reset(&s->acpi_pci_hotplug);
332 static void piix4_pm_powerdown_req(Notifier *n, void *opaque)
334 PIIX4PMState *s = container_of(n, PIIX4PMState, powerdown_notifier);
336 assert(s != NULL);
337 acpi_pm1_evt_power_down(&s->ar);
340 static void piix4_device_plug_cb(HotplugHandler *hotplug_dev,
341 DeviceState *dev, Error **errp)
343 PIIX4PMState *s = PIIX4_PM(hotplug_dev);
345 if (s->acpi_memory_hotplug.is_enabled &&
346 object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
347 acpi_memory_plug_cb(&s->ar, s->irq, &s->acpi_memory_hotplug, dev, errp);
348 } else if (object_dynamic_cast(OBJECT(dev), TYPE_PCI_DEVICE)) {
349 acpi_pcihp_device_plug_cb(&s->ar, s->irq, &s->acpi_pci_hotplug, dev,
350 errp);
351 } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
352 acpi_cpu_plug_cb(&s->ar, s->irq, &s->gpe_cpu, dev, errp);
353 } else {
354 error_setg(errp, "acpi: device plug request for not supported device"
355 " type: %s", object_get_typename(OBJECT(dev)));
359 static void piix4_device_unplug_request_cb(HotplugHandler *hotplug_dev,
360 DeviceState *dev, Error **errp)
362 PIIX4PMState *s = PIIX4_PM(hotplug_dev);
364 if (object_dynamic_cast(OBJECT(dev), TYPE_PCI_DEVICE)) {
365 acpi_pcihp_device_unplug_cb(&s->ar, s->irq, &s->acpi_pci_hotplug, dev,
366 errp);
367 } else {
368 error_setg(errp, "acpi: device unplug request for not supported device"
369 " type: %s", object_get_typename(OBJECT(dev)));
373 static void piix4_update_bus_hotplug(PCIBus *pci_bus, void *opaque)
375 PIIX4PMState *s = opaque;
377 qbus_set_hotplug_handler(BUS(pci_bus), DEVICE(s), &error_abort);
380 static void piix4_pm_machine_ready(Notifier *n, void *opaque)
382 PIIX4PMState *s = container_of(n, PIIX4PMState, machine_ready);
383 PCIDevice *d = PCI_DEVICE(s);
384 MemoryRegion *io_as = pci_address_space_io(d);
385 uint8_t *pci_conf;
387 pci_conf = d->config;
388 pci_conf[0x5f] = 0x10 |
389 (memory_region_present(io_as, 0x378) ? 0x80 : 0);
390 pci_conf[0x63] = 0x60;
391 pci_conf[0x67] = (memory_region_present(io_as, 0x3f8) ? 0x08 : 0) |
392 (memory_region_present(io_as, 0x2f8) ? 0x90 : 0);
394 if (s->use_acpi_pci_hotplug) {
395 pci_for_each_bus(d->bus, piix4_update_bus_hotplug, s);
396 } else {
397 piix4_update_bus_hotplug(d->bus, s);
401 static void piix4_pm_add_propeties(PIIX4PMState *s)
403 static const uint8_t acpi_enable_cmd = ACPI_ENABLE;
404 static const uint8_t acpi_disable_cmd = ACPI_DISABLE;
405 static const uint32_t gpe0_blk = GPE_BASE;
406 static const uint32_t gpe0_blk_len = GPE_LEN;
407 static const uint16_t sci_int = 9;
409 object_property_add_uint8_ptr(OBJECT(s), ACPI_PM_PROP_ACPI_ENABLE_CMD,
410 &acpi_enable_cmd, NULL);
411 object_property_add_uint8_ptr(OBJECT(s), ACPI_PM_PROP_ACPI_DISABLE_CMD,
412 &acpi_disable_cmd, NULL);
413 object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_GPE0_BLK,
414 &gpe0_blk, NULL);
415 object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_GPE0_BLK_LEN,
416 &gpe0_blk_len, NULL);
417 object_property_add_uint16_ptr(OBJECT(s), ACPI_PM_PROP_SCI_INT,
418 &sci_int, NULL);
419 object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_PM_IO_BASE,
420 &s->io_base, NULL);
423 static int piix4_pm_initfn(PCIDevice *dev)
425 PIIX4PMState *s = PIIX4_PM(dev);
426 uint8_t *pci_conf;
428 pci_conf = dev->config;
429 pci_conf[0x06] = 0x80;
430 pci_conf[0x07] = 0x02;
431 pci_conf[0x09] = 0x00;
432 pci_conf[0x3d] = 0x01; // interrupt pin 1
434 /* APM */
435 apm_init(dev, &s->apm, apm_ctrl_changed, s);
437 if (s->kvm_enabled) {
438 /* Mark SMM as already inited to prevent SMM from running. KVM does not
439 * support SMM mode. */
440 pci_conf[0x5B] = 0x02;
443 /* XXX: which specification is used ? The i82731AB has different
444 mappings */
445 pci_conf[0x90] = s->smb_io_base | 1;
446 pci_conf[0x91] = s->smb_io_base >> 8;
447 pci_conf[0xd2] = 0x09;
448 pm_smbus_init(DEVICE(dev), &s->smb);
449 memory_region_set_enabled(&s->smb.io, pci_conf[0xd2] & 1);
450 memory_region_add_subregion(pci_address_space_io(dev),
451 s->smb_io_base, &s->smb.io);
453 memory_region_init(&s->io, OBJECT(s), "piix4-pm", 64);
454 memory_region_set_enabled(&s->io, false);
455 memory_region_add_subregion(pci_address_space_io(dev),
456 0, &s->io);
458 acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io);
459 acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io);
460 acpi_pm1_cnt_init(&s->ar, &s->io, s->s4_val);
461 acpi_gpe_init(&s->ar, GPE_LEN);
463 s->powerdown_notifier.notify = piix4_pm_powerdown_req;
464 qemu_register_powerdown_notifier(&s->powerdown_notifier);
466 s->machine_ready.notify = piix4_pm_machine_ready;
467 qemu_add_machine_init_done_notifier(&s->machine_ready);
468 qemu_register_reset(piix4_reset, s);
470 piix4_acpi_system_hot_add_init(pci_address_space_io(dev), dev->bus, s);
472 piix4_pm_add_propeties(s);
473 return 0;
476 Object *piix4_pm_find(void)
478 bool ambig;
479 Object *o = object_resolve_path_type("", TYPE_PIIX4_PM, &ambig);
481 if (ambig || !o) {
482 return NULL;
484 return o;
487 I2CBus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
488 qemu_irq sci_irq, qemu_irq smi_irq,
489 int kvm_enabled, FWCfgState *fw_cfg,
490 DeviceState **piix4_pm)
492 DeviceState *dev;
493 PIIX4PMState *s;
495 dev = DEVICE(pci_create(bus, devfn, TYPE_PIIX4_PM));
496 qdev_prop_set_uint32(dev, "smb_io_base", smb_io_base);
497 if (piix4_pm) {
498 *piix4_pm = dev;
501 s = PIIX4_PM(dev);
502 s->irq = sci_irq;
503 s->smi_irq = smi_irq;
504 s->kvm_enabled = kvm_enabled;
505 if (xen_enabled()) {
506 s->use_acpi_pci_hotplug = false;
509 qdev_init_nofail(dev);
511 if (fw_cfg) {
512 uint8_t suspend[6] = {128, 0, 0, 129, 128, 128};
513 suspend[3] = 1 | ((!s->disable_s3) << 7);
514 suspend[4] = s->s4_val | ((!s->disable_s4) << 7);
516 fw_cfg_add_file(fw_cfg, "etc/system-states", g_memdup(suspend, 6), 6);
519 return s->smb.smbus;
522 static uint64_t gpe_readb(void *opaque, hwaddr addr, unsigned width)
524 PIIX4PMState *s = opaque;
525 uint32_t val = acpi_gpe_ioport_readb(&s->ar, addr);
527 PIIX4_DPRINTF("gpe read %" HWADDR_PRIx " == %" PRIu32 "\n", addr, val);
528 return val;
531 static void gpe_writeb(void *opaque, hwaddr addr, uint64_t val,
532 unsigned width)
534 PIIX4PMState *s = opaque;
536 acpi_gpe_ioport_writeb(&s->ar, addr, val);
537 acpi_update_sci(&s->ar, s->irq);
539 PIIX4_DPRINTF("gpe write %" HWADDR_PRIx " <== %" PRIu64 "\n", addr, val);
542 static const MemoryRegionOps piix4_gpe_ops = {
543 .read = gpe_readb,
544 .write = gpe_writeb,
545 .valid.min_access_size = 1,
546 .valid.max_access_size = 4,
547 .impl.min_access_size = 1,
548 .impl.max_access_size = 1,
549 .endianness = DEVICE_LITTLE_ENDIAN,
552 static void piix4_acpi_system_hot_add_init(MemoryRegion *parent,
553 PCIBus *bus, PIIX4PMState *s)
555 memory_region_init_io(&s->io_gpe, OBJECT(s), &piix4_gpe_ops, s,
556 "acpi-gpe0", GPE_LEN);
557 memory_region_add_subregion(parent, GPE_BASE, &s->io_gpe);
559 acpi_pcihp_init(&s->acpi_pci_hotplug, bus, parent,
560 s->use_acpi_pci_hotplug);
562 acpi_cpu_hotplug_init(parent, OBJECT(s), &s->gpe_cpu,
563 PIIX4_CPU_HOTPLUG_IO_BASE);
565 if (s->acpi_memory_hotplug.is_enabled) {
566 acpi_memory_hotplug_init(parent, OBJECT(s), &s->acpi_memory_hotplug);
570 static void piix4_ospm_status(AcpiDeviceIf *adev, ACPIOSTInfoList ***list)
572 PIIX4PMState *s = PIIX4_PM(adev);
574 acpi_memory_ospm_status(&s->acpi_memory_hotplug, list);
577 static Property piix4_pm_properties[] = {
578 DEFINE_PROP_UINT32("smb_io_base", PIIX4PMState, smb_io_base, 0),
579 DEFINE_PROP_UINT8(ACPI_PM_PROP_S3_DISABLED, PIIX4PMState, disable_s3, 0),
580 DEFINE_PROP_UINT8(ACPI_PM_PROP_S4_DISABLED, PIIX4PMState, disable_s4, 0),
581 DEFINE_PROP_UINT8(ACPI_PM_PROP_S4_VAL, PIIX4PMState, s4_val, 2),
582 DEFINE_PROP_BOOL("acpi-pci-hotplug-with-bridge-support", PIIX4PMState,
583 use_acpi_pci_hotplug, true),
584 DEFINE_PROP_BOOL("memory-hotplug-support", PIIX4PMState,
585 acpi_memory_hotplug.is_enabled, true),
586 DEFINE_PROP_END_OF_LIST(),
589 static void piix4_pm_class_init(ObjectClass *klass, void *data)
591 DeviceClass *dc = DEVICE_CLASS(klass);
592 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
593 HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(klass);
594 AcpiDeviceIfClass *adevc = ACPI_DEVICE_IF_CLASS(klass);
596 k->init = piix4_pm_initfn;
597 k->config_write = pm_write_config;
598 k->vendor_id = PCI_VENDOR_ID_INTEL;
599 k->device_id = PCI_DEVICE_ID_INTEL_82371AB_3;
600 k->revision = 0x03;
601 k->class_id = PCI_CLASS_BRIDGE_OTHER;
602 dc->desc = "PM";
603 dc->vmsd = &vmstate_acpi;
604 dc->props = piix4_pm_properties;
606 * Reason: part of PIIX4 southbridge, needs to be wired up,
607 * e.g. by mips_malta_init()
609 dc->cannot_instantiate_with_device_add_yet = true;
610 dc->hotpluggable = false;
611 hc->plug = piix4_device_plug_cb;
612 hc->unplug_request = piix4_device_unplug_request_cb;
613 adevc->ospm_status = piix4_ospm_status;
616 static const TypeInfo piix4_pm_info = {
617 .name = TYPE_PIIX4_PM,
618 .parent = TYPE_PCI_DEVICE,
619 .instance_size = sizeof(PIIX4PMState),
620 .class_init = piix4_pm_class_init,
621 .interfaces = (InterfaceInfo[]) {
622 { TYPE_HOTPLUG_HANDLER },
623 { TYPE_ACPI_DEVICE_IF },
628 static void piix4_pm_register_types(void)
630 type_register_static(&piix4_pm_info);
633 type_init(piix4_pm_register_types)