Merge commit '14015304b662e8f8ccce46c5a6927af6a14c510b' into upstream-merge
[qemu-kvm.git] / hw / pc.c
blobd20e35abd4992477cb33f4ea142b492e9d9612a2
1 /*
2 * QEMU PC System Emulator
4 * Copyright (c) 2003-2004 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
24 #include "hw.h"
25 #include "pc.h"
26 #include "apic.h"
27 #include "fdc.h"
28 #include "ide.h"
29 #include "pci.h"
30 #include "vmware_vga.h"
31 #include "monitor.h"
32 #include "fw_cfg.h"
33 #include "hpet_emul.h"
34 #include "smbios.h"
35 #include "loader.h"
36 #include "elf.h"
37 #include "multiboot.h"
38 #include "mc146818rtc.h"
39 #include "msix.h"
40 #include "sysbus.h"
41 #include "sysemu.h"
42 #include "kvm.h"
43 #include "blockdev.h"
44 #include "ui/qemu-spice.h"
45 #include "memory.h"
47 /* output Bochs bios info messages */
48 //#define DEBUG_BIOS
50 /* debug PC/ISA interrupts */
51 //#define DEBUG_IRQ
53 #ifdef DEBUG_IRQ
54 #define DPRINTF(fmt, ...) \
55 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
56 #else
57 #define DPRINTF(fmt, ...)
58 #endif
60 #define BIOS_FILENAME "bios.bin"
61 #define EXTBOOT_FILENAME "extboot.bin"
62 #define VAPIC_FILENAME "vapic.bin"
64 #define PC_MAX_BIOS_SIZE (4 * 1024 * 1024)
66 /* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables. */
67 #define ACPI_DATA_SIZE 0x10000
68 #define BIOS_CFG_IOPORT 0x510
69 #define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
70 #define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
71 #define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
72 #define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
73 #define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
75 #define MSI_ADDR_BASE 0xfee00000
77 #define E820_NR_ENTRIES 16
79 struct e820_entry {
80 uint64_t address;
81 uint64_t length;
82 uint32_t type;
83 } __attribute((__packed__, __aligned__(4)));
85 struct e820_table {
86 uint32_t count;
87 struct e820_entry entry[E820_NR_ENTRIES];
88 } __attribute((__packed__, __aligned__(4)));
90 static struct e820_table e820_table;
91 struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
93 void isa_irq_handler(void *opaque, int n, int level)
95 IsaIrqState *isa = (IsaIrqState *)opaque;
97 DPRINTF("isa_irqs: %s irq %d\n", level? "raise" : "lower", n);
98 if (n < 16) {
99 qemu_set_irq(isa->i8259[n], level);
101 if (isa->ioapic)
102 qemu_set_irq(isa->ioapic[n], level);
105 static void ioport80_write(void *opaque, uint32_t addr, uint32_t data)
109 /* MSDOS compatibility mode FPU exception support */
110 static qemu_irq ferr_irq;
112 void pc_register_ferr_irq(qemu_irq irq)
114 ferr_irq = irq;
117 /* XXX: add IGNNE support */
118 void cpu_set_ferr(CPUX86State *s)
120 qemu_irq_raise(ferr_irq);
123 static void ioportF0_write(void *opaque, uint32_t addr, uint32_t data)
125 qemu_irq_lower(ferr_irq);
128 /* TSC handling */
129 uint64_t cpu_get_tsc(CPUX86State *env)
131 return cpu_get_ticks();
134 /* SMM support */
136 static cpu_set_smm_t smm_set;
137 static void *smm_arg;
139 void cpu_smm_register(cpu_set_smm_t callback, void *arg)
141 assert(smm_set == NULL);
142 assert(smm_arg == NULL);
143 smm_set = callback;
144 smm_arg = arg;
147 void cpu_smm_update(CPUState *env)
149 if (smm_set && smm_arg && env == first_cpu)
150 smm_set(!!(env->hflags & HF_SMM_MASK), smm_arg);
154 /* IRQ handling */
155 int cpu_get_pic_interrupt(CPUState *env)
157 int intno;
159 intno = apic_get_interrupt(env->apic_state);
160 if (intno >= 0) {
161 /* set irq request if a PIC irq is still pending */
162 /* XXX: improve that */
163 pic_update_irq(isa_pic);
164 return intno;
166 /* read the irq from the PIC */
167 if (!apic_accept_pic_intr(env->apic_state)) {
168 return -1;
171 intno = pic_read_irq(isa_pic);
172 return intno;
175 static void pic_irq_request(void *opaque, int irq, int level)
177 CPUState *env = first_cpu;
179 DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
180 if (env->apic_state) {
181 while (env) {
182 if (apic_accept_pic_intr(env->apic_state)) {
183 apic_deliver_pic_intr(env->apic_state, level);
185 env = env->next_cpu;
187 } else {
188 if (level)
189 cpu_interrupt(env, CPU_INTERRUPT_HARD);
190 else
191 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
195 /* PC cmos mappings */
197 #define REG_EQUIPMENT_BYTE 0x14
199 static int cmos_get_fd_drive_type(FDriveType fd0)
201 int val;
203 switch (fd0) {
204 case FDRIVE_DRV_144:
205 /* 1.44 Mb 3"5 drive */
206 val = 4;
207 break;
208 case FDRIVE_DRV_288:
209 /* 2.88 Mb 3"5 drive */
210 val = 5;
211 break;
212 case FDRIVE_DRV_120:
213 /* 1.2 Mb 5"5 drive */
214 val = 2;
215 break;
216 case FDRIVE_DRV_NONE:
217 default:
218 val = 0;
219 break;
221 return val;
224 static void cmos_init_hd(int type_ofs, int info_ofs, BlockDriverState *hd,
225 ISADevice *s)
227 int cylinders, heads, sectors;
228 bdrv_get_geometry_hint(hd, &cylinders, &heads, &sectors);
229 rtc_set_memory(s, type_ofs, 47);
230 rtc_set_memory(s, info_ofs, cylinders);
231 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
232 rtc_set_memory(s, info_ofs + 2, heads);
233 rtc_set_memory(s, info_ofs + 3, 0xff);
234 rtc_set_memory(s, info_ofs + 4, 0xff);
235 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
236 rtc_set_memory(s, info_ofs + 6, cylinders);
237 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
238 rtc_set_memory(s, info_ofs + 8, sectors);
241 /* convert boot_device letter to something recognizable by the bios */
242 static int boot_device2nibble(char boot_device)
244 switch(boot_device) {
245 case 'a':
246 case 'b':
247 return 0x01; /* floppy boot */
248 case 'c':
249 return 0x02; /* hard drive boot */
250 case 'd':
251 return 0x03; /* CD-ROM boot */
252 case 'n':
253 return 0x04; /* Network boot */
255 return 0;
258 static int set_boot_dev(ISADevice *s, const char *boot_device, int fd_bootchk)
260 #define PC_MAX_BOOT_DEVICES 3
261 int nbds, bds[3] = { 0, };
262 int i;
264 nbds = strlen(boot_device);
265 if (nbds > PC_MAX_BOOT_DEVICES) {
266 error_report("Too many boot devices for PC");
267 return(1);
269 for (i = 0; i < nbds; i++) {
270 bds[i] = boot_device2nibble(boot_device[i]);
271 if (bds[i] == 0) {
272 error_report("Invalid boot device for PC: '%c'",
273 boot_device[i]);
274 return(1);
277 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
278 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
279 return(0);
282 static int pc_boot_set(void *opaque, const char *boot_device)
284 return set_boot_dev(opaque, boot_device, 0);
287 typedef struct pc_cmos_init_late_arg {
288 ISADevice *rtc_state;
289 BusState *idebus0, *idebus1;
290 } pc_cmos_init_late_arg;
292 static void pc_cmos_init_late(void *opaque)
294 pc_cmos_init_late_arg *arg = opaque;
295 ISADevice *s = arg->rtc_state;
296 int val;
297 BlockDriverState *hd_table[4];
298 int i;
300 ide_get_bs(hd_table, arg->idebus0);
301 ide_get_bs(hd_table + 2, arg->idebus1);
303 rtc_set_memory(s, 0x12, (hd_table[0] ? 0xf0 : 0) | (hd_table[1] ? 0x0f : 0));
304 if (hd_table[0])
305 cmos_init_hd(0x19, 0x1b, hd_table[0], s);
306 if (hd_table[1])
307 cmos_init_hd(0x1a, 0x24, hd_table[1], s);
309 val = 0;
310 for (i = 0; i < 4; i++) {
311 if (hd_table[i]) {
312 int cylinders, heads, sectors, translation;
313 /* NOTE: bdrv_get_geometry_hint() returns the physical
314 geometry. It is always such that: 1 <= sects <= 63, 1
315 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
316 geometry can be different if a translation is done. */
317 translation = bdrv_get_translation_hint(hd_table[i]);
318 if (translation == BIOS_ATA_TRANSLATION_AUTO) {
319 bdrv_get_geometry_hint(hd_table[i], &cylinders, &heads, &sectors);
320 if (cylinders <= 1024 && heads <= 16 && sectors <= 63) {
321 /* No translation. */
322 translation = 0;
323 } else {
324 /* LBA translation. */
325 translation = 1;
327 } else {
328 translation--;
330 val |= translation << (i * 2);
333 rtc_set_memory(s, 0x39, val);
335 qemu_unregister_reset(pc_cmos_init_late, opaque);
338 void pc_cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size,
339 const char *boot_device,
340 BusState *idebus0, BusState *idebus1,
341 ISADevice *s)
343 int val, nb, nb_heads, max_track, last_sect, i;
344 FDriveType fd_type[2];
345 DriveInfo *fd[2];
346 static pc_cmos_init_late_arg arg;
348 /* various important CMOS locations needed by PC/Bochs bios */
350 /* memory size */
351 val = 640; /* base memory in K */
352 rtc_set_memory(s, 0x15, val);
353 rtc_set_memory(s, 0x16, val >> 8);
355 val = (ram_size / 1024) - 1024;
356 if (val > 65535)
357 val = 65535;
358 rtc_set_memory(s, 0x17, val);
359 rtc_set_memory(s, 0x18, val >> 8);
360 rtc_set_memory(s, 0x30, val);
361 rtc_set_memory(s, 0x31, val >> 8);
363 if (above_4g_mem_size) {
364 rtc_set_memory(s, 0x5b, (unsigned int)above_4g_mem_size >> 16);
365 rtc_set_memory(s, 0x5c, (unsigned int)above_4g_mem_size >> 24);
366 rtc_set_memory(s, 0x5d, (uint64_t)above_4g_mem_size >> 32);
369 if (ram_size > (16 * 1024 * 1024))
370 val = (ram_size / 65536) - ((16 * 1024 * 1024) / 65536);
371 else
372 val = 0;
373 if (val > 65535)
374 val = 65535;
375 rtc_set_memory(s, 0x34, val);
376 rtc_set_memory(s, 0x35, val >> 8);
378 /* set the number of CPU */
379 rtc_set_memory(s, 0x5f, smp_cpus - 1);
381 /* set boot devices, and disable floppy signature check if requested */
382 if (set_boot_dev(s, boot_device, fd_bootchk)) {
383 exit(1);
386 /* floppy type */
387 for (i = 0; i < 2; i++) {
388 fd[i] = drive_get(IF_FLOPPY, 0, i);
389 if (fd[i] && bdrv_is_inserted(fd[i]->bdrv)) {
390 bdrv_get_floppy_geometry_hint(fd[i]->bdrv, &nb_heads, &max_track,
391 &last_sect, FDRIVE_DRV_NONE,
392 &fd_type[i]);
393 } else {
394 fd_type[i] = FDRIVE_DRV_NONE;
397 val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
398 cmos_get_fd_drive_type(fd_type[1]);
399 rtc_set_memory(s, 0x10, val);
401 val = 0;
402 nb = 0;
403 if (fd_type[0] < FDRIVE_DRV_NONE) {
404 nb++;
406 if (fd_type[1] < FDRIVE_DRV_NONE) {
407 nb++;
409 switch (nb) {
410 case 0:
411 break;
412 case 1:
413 val |= 0x01; /* 1 drive, ready for boot */
414 break;
415 case 2:
416 val |= 0x41; /* 2 drives, ready for boot */
417 break;
419 val |= 0x02; /* FPU is there */
420 val |= 0x04; /* PS/2 mouse installed */
421 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
423 /* hard drives */
424 arg.rtc_state = s;
425 arg.idebus0 = idebus0;
426 arg.idebus1 = idebus1;
427 qemu_register_reset(pc_cmos_init_late, &arg);
430 /* port 92 stuff: could be split off */
431 typedef struct Port92State {
432 ISADevice dev;
433 uint8_t outport;
434 qemu_irq *a20_out;
435 } Port92State;
437 static void port92_write(void *opaque, uint32_t addr, uint32_t val)
439 Port92State *s = opaque;
441 DPRINTF("port92: write 0x%02x\n", val);
442 s->outport = val;
443 qemu_set_irq(*s->a20_out, (val >> 1) & 1);
444 if (val & 1) {
445 qemu_system_reset_request();
449 static uint32_t port92_read(void *opaque, uint32_t addr)
451 Port92State *s = opaque;
452 uint32_t ret;
454 ret = s->outport;
455 DPRINTF("port92: read 0x%02x\n", ret);
456 return ret;
459 static void port92_init(ISADevice *dev, qemu_irq *a20_out)
461 Port92State *s = DO_UPCAST(Port92State, dev, dev);
463 s->a20_out = a20_out;
466 static const VMStateDescription vmstate_port92_isa = {
467 .name = "port92",
468 .version_id = 1,
469 .minimum_version_id = 1,
470 .minimum_version_id_old = 1,
471 .fields = (VMStateField []) {
472 VMSTATE_UINT8(outport, Port92State),
473 VMSTATE_END_OF_LIST()
477 static void port92_reset(DeviceState *d)
479 Port92State *s = container_of(d, Port92State, dev.qdev);
481 s->outport &= ~1;
484 static int port92_initfn(ISADevice *dev)
486 Port92State *s = DO_UPCAST(Port92State, dev, dev);
488 register_ioport_read(0x92, 1, 1, port92_read, s);
489 register_ioport_write(0x92, 1, 1, port92_write, s);
490 isa_init_ioport(dev, 0x92);
491 s->outport = 0;
492 return 0;
495 static ISADeviceInfo port92_info = {
496 .qdev.name = "port92",
497 .qdev.size = sizeof(Port92State),
498 .qdev.vmsd = &vmstate_port92_isa,
499 .qdev.no_user = 1,
500 .qdev.reset = port92_reset,
501 .init = port92_initfn,
504 static void port92_register(void)
506 isa_qdev_register(&port92_info);
508 device_init(port92_register)
510 static void handle_a20_line_change(void *opaque, int irq, int level)
512 CPUState *cpu = opaque;
514 /* XXX: send to all CPUs ? */
515 /* XXX: add logic to handle multiple A20 line sources */
516 cpu_x86_set_a20(cpu, level);
519 /***********************************************************/
520 /* Bochs BIOS debug ports */
522 static void bochs_bios_write(void *opaque, uint32_t addr, uint32_t val)
524 static const char shutdown_str[8] = "Shutdown";
525 static int shutdown_index = 0;
527 switch(addr) {
528 /* Bochs BIOS messages */
529 case 0x400:
530 case 0x401:
531 /* used to be panic, now unused */
532 break;
533 case 0x402:
534 case 0x403:
535 #ifdef DEBUG_BIOS
536 fprintf(stderr, "%c", val);
537 #endif
538 break;
539 case 0x8900:
540 /* same as Bochs power off */
541 if (val == shutdown_str[shutdown_index]) {
542 shutdown_index++;
543 if (shutdown_index == 8) {
544 shutdown_index = 0;
545 qemu_system_shutdown_request();
547 } else {
548 shutdown_index = 0;
550 break;
552 /* LGPL'ed VGA BIOS messages */
553 case 0x501:
554 case 0x502:
555 exit((val << 1) | 1);
556 case 0x500:
557 case 0x503:
558 #ifdef DEBUG_BIOS
559 fprintf(stderr, "%c", val);
560 #endif
561 break;
565 int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
567 int index = le32_to_cpu(e820_table.count);
568 struct e820_entry *entry;
570 if (index >= E820_NR_ENTRIES)
571 return -EBUSY;
572 entry = &e820_table.entry[index++];
574 entry->address = cpu_to_le64(address);
575 entry->length = cpu_to_le64(length);
576 entry->type = cpu_to_le32(type);
578 e820_table.count = cpu_to_le32(index);
579 return index;
582 static void *bochs_bios_init(void)
584 void *fw_cfg;
585 uint8_t *smbios_table;
586 size_t smbios_len;
587 uint64_t *numa_fw_cfg;
588 int i, j;
590 register_ioport_write(0x400, 1, 2, bochs_bios_write, NULL);
591 register_ioport_write(0x401, 1, 2, bochs_bios_write, NULL);
592 register_ioport_write(0x402, 1, 1, bochs_bios_write, NULL);
593 register_ioport_write(0x403, 1, 1, bochs_bios_write, NULL);
594 register_ioport_write(0x8900, 1, 1, bochs_bios_write, NULL);
596 register_ioport_write(0x501, 1, 1, bochs_bios_write, NULL);
597 register_ioport_write(0x501, 1, 2, bochs_bios_write, NULL);
598 register_ioport_write(0x502, 1, 2, bochs_bios_write, NULL);
599 register_ioport_write(0x500, 1, 1, bochs_bios_write, NULL);
600 register_ioport_write(0x503, 1, 1, bochs_bios_write, NULL);
602 fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
604 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
605 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
606 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES, (uint8_t *)acpi_tables,
607 acpi_tables_len);
608 fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override());
610 smbios_table = smbios_get_table(&smbios_len);
611 if (smbios_table)
612 fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
613 smbios_table, smbios_len);
614 fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE, (uint8_t *)&e820_table,
615 sizeof(struct e820_table));
617 fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, (uint8_t *)&hpet_cfg,
618 sizeof(struct hpet_fw_config));
619 /* allocate memory for the NUMA channel: one (64bit) word for the number
620 * of nodes, one word for each VCPU->node and one word for each node to
621 * hold the amount of memory.
623 numa_fw_cfg = qemu_mallocz((1 + smp_cpus + nb_numa_nodes) * 8);
624 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
625 for (i = 0; i < smp_cpus; i++) {
626 for (j = 0; j < nb_numa_nodes; j++) {
627 if (node_cpumask[j] & (1 << i)) {
628 numa_fw_cfg[i + 1] = cpu_to_le64(j);
629 break;
633 for (i = 0; i < nb_numa_nodes; i++) {
634 numa_fw_cfg[smp_cpus + 1 + i] = cpu_to_le64(node_mem[i]);
636 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, (uint8_t *)numa_fw_cfg,
637 (1 + smp_cpus + nb_numa_nodes) * 8);
639 return fw_cfg;
642 static long get_file_size(FILE *f)
644 long where, size;
646 /* XXX: on Unix systems, using fstat() probably makes more sense */
648 where = ftell(f);
649 fseek(f, 0, SEEK_END);
650 size = ftell(f);
651 fseek(f, where, SEEK_SET);
653 return size;
656 static void load_linux(void *fw_cfg,
657 const char *kernel_filename,
658 const char *initrd_filename,
659 const char *kernel_cmdline,
660 target_phys_addr_t max_ram_size)
662 uint16_t protocol;
663 int setup_size, kernel_size, initrd_size = 0, cmdline_size;
664 uint32_t initrd_max;
665 uint8_t header[8192], *setup, *kernel, *initrd_data;
666 target_phys_addr_t real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
667 FILE *f;
668 char *vmode;
670 /* Align to 16 bytes as a paranoia measure */
671 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
673 /* load the kernel header */
674 f = fopen(kernel_filename, "rb");
675 if (!f || !(kernel_size = get_file_size(f)) ||
676 fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
677 MIN(ARRAY_SIZE(header), kernel_size)) {
678 fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
679 kernel_filename, strerror(errno));
680 exit(1);
683 /* kernel protocol version */
684 #if 0
685 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
686 #endif
687 if (ldl_p(header+0x202) == 0x53726448)
688 protocol = lduw_p(header+0x206);
689 else {
690 /* This looks like a multiboot kernel. If it is, let's stop
691 treating it like a Linux kernel. */
692 if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
693 kernel_cmdline, kernel_size, header))
694 return;
695 protocol = 0;
698 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
699 /* Low kernel */
700 real_addr = 0x90000;
701 cmdline_addr = 0x9a000 - cmdline_size;
702 prot_addr = 0x10000;
703 } else if (protocol < 0x202) {
704 /* High but ancient kernel */
705 real_addr = 0x90000;
706 cmdline_addr = 0x9a000 - cmdline_size;
707 prot_addr = 0x100000;
708 } else {
709 /* High and recent kernel */
710 real_addr = 0x10000;
711 cmdline_addr = 0x20000;
712 prot_addr = 0x100000;
715 #if 0
716 fprintf(stderr,
717 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
718 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
719 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
720 real_addr,
721 cmdline_addr,
722 prot_addr);
723 #endif
725 /* highest address for loading the initrd */
726 if (protocol >= 0x203)
727 initrd_max = ldl_p(header+0x22c);
728 else
729 initrd_max = 0x37ffffff;
731 if (initrd_max >= max_ram_size-ACPI_DATA_SIZE)
732 initrd_max = max_ram_size-ACPI_DATA_SIZE-1;
734 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
735 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
736 fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
737 (uint8_t*)strdup(kernel_cmdline),
738 strlen(kernel_cmdline)+1);
740 if (protocol >= 0x202) {
741 stl_p(header+0x228, cmdline_addr);
742 } else {
743 stw_p(header+0x20, 0xA33F);
744 stw_p(header+0x22, cmdline_addr-real_addr);
747 /* handle vga= parameter */
748 vmode = strstr(kernel_cmdline, "vga=");
749 if (vmode) {
750 unsigned int video_mode;
751 /* skip "vga=" */
752 vmode += 4;
753 if (!strncmp(vmode, "normal", 6)) {
754 video_mode = 0xffff;
755 } else if (!strncmp(vmode, "ext", 3)) {
756 video_mode = 0xfffe;
757 } else if (!strncmp(vmode, "ask", 3)) {
758 video_mode = 0xfffd;
759 } else {
760 video_mode = strtol(vmode, NULL, 0);
762 stw_p(header+0x1fa, video_mode);
765 /* loader type */
766 /* High nybble = B reserved for Qemu; low nybble is revision number.
767 If this code is substantially changed, you may want to consider
768 incrementing the revision. */
769 if (protocol >= 0x200)
770 header[0x210] = 0xB0;
772 /* heap */
773 if (protocol >= 0x201) {
774 header[0x211] |= 0x80; /* CAN_USE_HEAP */
775 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
778 /* load initrd */
779 if (initrd_filename) {
780 if (protocol < 0x200) {
781 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
782 exit(1);
785 initrd_size = get_image_size(initrd_filename);
786 if (initrd_size < 0) {
787 fprintf(stderr, "qemu: error reading initrd %s\n",
788 initrd_filename);
789 exit(1);
792 initrd_addr = (initrd_max-initrd_size) & ~4095;
794 initrd_data = qemu_malloc(initrd_size);
795 load_image(initrd_filename, initrd_data);
797 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
798 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
799 fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
801 stl_p(header+0x218, initrd_addr);
802 stl_p(header+0x21c, initrd_size);
805 /* load kernel and setup */
806 setup_size = header[0x1f1];
807 if (setup_size == 0)
808 setup_size = 4;
809 setup_size = (setup_size+1)*512;
810 kernel_size -= setup_size;
812 setup = qemu_malloc(setup_size);
813 kernel = qemu_malloc(kernel_size);
814 fseek(f, 0, SEEK_SET);
815 if (fread(setup, 1, setup_size, f) != setup_size) {
816 fprintf(stderr, "fread() failed\n");
817 exit(1);
819 if (fread(kernel, 1, kernel_size, f) != kernel_size) {
820 fprintf(stderr, "fread() failed\n");
821 exit(1);
823 fclose(f);
824 memcpy(setup, header, MIN(sizeof(header), setup_size));
826 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
827 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
828 fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
830 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
831 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
832 fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
834 option_rom[nb_option_roms].name = "linuxboot.bin";
835 option_rom[nb_option_roms].bootindex = 0;
836 nb_option_roms++;
839 #define NE2000_NB_MAX 6
841 static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
842 0x280, 0x380 };
843 static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
845 static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
846 static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
848 void pc_init_ne2k_isa(NICInfo *nd)
850 static int nb_ne2k = 0;
852 if (nb_ne2k == NE2000_NB_MAX)
853 return;
854 isa_ne2000_init(ne2000_io[nb_ne2k],
855 ne2000_irq[nb_ne2k], nd);
856 nb_ne2k++;
859 int cpu_is_bsp(CPUState *env)
861 /* We hard-wire the BSP to the first CPU. */
862 return env->cpu_index == 0;
865 DeviceState *cpu_get_current_apic(void)
867 if (cpu_single_env) {
868 return cpu_single_env->apic_state;
869 } else {
870 return NULL;
874 static DeviceState *apic_init(void *env, uint8_t apic_id)
876 DeviceState *dev;
877 SysBusDevice *d;
878 static int apic_mapped;
880 dev = qdev_create(NULL, "apic");
881 qdev_prop_set_uint8(dev, "id", apic_id);
882 qdev_prop_set_ptr(dev, "cpu_env", env);
883 qdev_init_nofail(dev);
884 d = sysbus_from_qdev(dev);
886 /* XXX: mapping more APICs at the same memory location */
887 if (apic_mapped == 0) {
888 /* NOTE: the APIC is directly connected to the CPU - it is not
889 on the global memory bus. */
890 /* XXX: what if the base changes? */
891 sysbus_mmio_map(d, 0, MSI_ADDR_BASE);
892 apic_mapped = 1;
895 msix_supported = 1;
897 return dev;
900 /* set CMOS shutdown status register (index 0xF) as S3_resume(0xFE)
901 BIOS will read it and start S3 resume at POST Entry */
902 void pc_cmos_set_s3_resume(void *opaque, int irq, int level)
904 ISADevice *s = opaque;
906 if (level) {
907 rtc_set_memory(s, 0xF, 0xFE);
911 void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
913 CPUState *s = opaque;
915 if (level) {
916 cpu_interrupt(s, CPU_INTERRUPT_SMI);
920 static void pc_cpu_reset(void *opaque)
922 CPUState *env = opaque;
924 cpu_reset(env);
925 env->halted = !cpu_is_bsp(env);
928 CPUState *pc_new_cpu(const char *cpu_model)
930 CPUState *env;
932 if (cpu_model == NULL) {
933 #ifdef TARGET_X86_64
934 cpu_model = "qemu64";
935 #else
936 cpu_model = "qemu32";
937 #endif
940 env = cpu_init(cpu_model);
941 if (!env) {
942 fprintf(stderr, "Unable to find x86 CPU definition\n");
943 exit(1);
945 if ((env->cpuid_features & CPUID_APIC) || smp_cpus > 1) {
946 env->cpuid_apic_id = env->cpu_index;
947 env->apic_state = apic_init(env, env->cpuid_apic_id);
949 qemu_register_reset(pc_cpu_reset, env);
950 pc_cpu_reset(env);
951 return env;
954 void pc_cpus_init(const char *cpu_model)
956 int i;
958 /* init CPUs */
959 for(i = 0; i < smp_cpus; i++) {
960 pc_new_cpu(cpu_model);
964 void pc_memory_init(MemoryRegion *system_memory,
965 const char *kernel_filename,
966 const char *kernel_cmdline,
967 const char *initrd_filename,
968 ram_addr_t below_4g_mem_size,
969 ram_addr_t above_4g_mem_size)
971 char *filename;
972 int ret, linux_boot, i;
973 MemoryRegion *ram, *bios, *isa_bios, *option_rom_mr;
974 MemoryRegion *ram_below_4g, *ram_above_4g;
975 int bios_size, isa_bios_size;
976 void *fw_cfg;
978 linux_boot = (kernel_filename != NULL);
980 /* Allocate RAM. We allocate it as a single memory region and use
981 * aliases to address portions of it, mostly for backwards compatiblity
982 * with older qemus that used qemu_ram_alloc().
984 ram = qemu_malloc(sizeof(*ram));
985 memory_region_init_ram(ram, NULL, "pc.ram",
986 below_4g_mem_size + above_4g_mem_size);
987 ram_below_4g = qemu_malloc(sizeof(*ram_below_4g));
988 memory_region_init_alias(ram_below_4g, "ram-below-4g", ram,
989 0, below_4g_mem_size);
990 memory_region_add_subregion(system_memory, 0, ram_below_4g);
991 if (above_4g_mem_size > 0) {
992 ram_above_4g = qemu_malloc(sizeof(*ram_above_4g));
993 memory_region_init_alias(ram_above_4g, "ram-above-4g", ram,
994 below_4g_mem_size, above_4g_mem_size);
995 memory_region_add_subregion(system_memory, 0x100000000ULL,
996 ram_above_4g);
999 /* BIOS load */
1000 if (bios_name == NULL)
1001 bios_name = BIOS_FILENAME;
1002 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
1003 if (filename) {
1004 bios_size = get_image_size(filename);
1005 } else {
1006 bios_size = -1;
1008 if (bios_size <= 0 ||
1009 (bios_size % 65536) != 0) {
1010 goto bios_error;
1012 bios = qemu_malloc(sizeof(*bios));
1013 memory_region_init_ram(bios, NULL, "pc.bios", bios_size);
1014 memory_region_set_readonly(bios, true);
1015 ret = rom_add_file_fixed(bios_name, (uint32_t)(-bios_size), -1);
1016 if (ret != 0) {
1017 bios_error:
1018 fprintf(stderr, "qemu: could not load PC BIOS '%s'\n", bios_name);
1019 exit(1);
1021 if (filename) {
1022 qemu_free(filename);
1024 /* map the last 128KB of the BIOS in ISA space */
1025 isa_bios_size = bios_size;
1026 if (isa_bios_size > (128 * 1024))
1027 isa_bios_size = 128 * 1024;
1028 isa_bios = qemu_malloc(sizeof(*isa_bios));
1029 memory_region_init_alias(isa_bios, "isa-bios", bios,
1030 bios_size - isa_bios_size, isa_bios_size);
1031 memory_region_add_subregion_overlap(system_memory,
1032 0x100000 - isa_bios_size,
1033 isa_bios,
1035 memory_region_set_readonly(isa_bios, true);
1037 option_rom_mr = qemu_malloc(sizeof(*option_rom_mr));
1038 memory_region_init_ram(option_rom_mr, NULL, "pc.rom", PC_ROM_SIZE);
1039 memory_region_add_subregion_overlap(system_memory,
1040 PC_ROM_MIN_VGA,
1041 option_rom_mr,
1044 /* map all the bios at the top of memory */
1045 memory_region_add_subregion(system_memory,
1046 (uint32_t)(-bios_size),
1047 bios);
1049 if (extboot_drive) {
1050 option_rom[nb_option_roms].name = qemu_strdup(EXTBOOT_FILENAME);
1051 option_rom[nb_option_roms].bootindex = 0;
1052 nb_option_roms++;
1054 option_rom[nb_option_roms].name = qemu_strdup(VAPIC_FILENAME);
1055 option_rom[nb_option_roms].bootindex = -1;
1056 nb_option_roms++;
1058 fw_cfg = bochs_bios_init();
1059 rom_set_fw(fw_cfg);
1061 if (linux_boot) {
1062 load_linux(fw_cfg, kernel_filename, initrd_filename, kernel_cmdline, below_4g_mem_size);
1065 for (i = 0; i < nb_option_roms; i++) {
1066 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
1070 qemu_irq *pc_allocate_cpu_irq(void)
1072 return qemu_allocate_irqs(pic_irq_request, NULL, 1);
1075 void pc_vga_init(PCIBus *pci_bus)
1077 if (cirrus_vga_enabled) {
1078 if (pci_bus) {
1079 pci_cirrus_vga_init(pci_bus);
1080 } else {
1081 isa_cirrus_vga_init();
1083 } else if (vmsvga_enabled) {
1084 if (pci_bus) {
1085 if (!pci_vmsvga_init(pci_bus)) {
1086 fprintf(stderr, "Warning: vmware_vga not available,"
1087 " using standard VGA instead\n");
1088 pci_vga_init(pci_bus);
1090 } else {
1091 fprintf(stderr, "%s: vmware_vga: no PCI bus\n", __FUNCTION__);
1093 #ifdef CONFIG_SPICE
1094 } else if (qxl_enabled) {
1095 if (pci_bus)
1096 pci_create_simple(pci_bus, -1, "qxl-vga");
1097 else
1098 fprintf(stderr, "%s: qxl: no PCI bus\n", __FUNCTION__);
1099 #endif
1100 } else if (std_vga_enabled) {
1101 if (pci_bus) {
1102 pci_vga_init(pci_bus);
1103 } else {
1104 isa_vga_init();
1109 * sga does not suppress normal vga output. So a machine can have both a
1110 * vga card and sga manually enabled. Output will be seen on both.
1111 * For nographic case, sga is enabled at all times
1113 if (display_type == DT_NOGRAPHIC) {
1114 isa_create_simple("sga");
1118 static void cpu_request_exit(void *opaque, int irq, int level)
1120 CPUState *env = cpu_single_env;
1122 if (env && level) {
1123 cpu_exit(env);
1127 void pc_basic_device_init(qemu_irq *isa_irq,
1128 ISADevice **rtc_state,
1129 bool no_vmport)
1131 int i;
1132 DriveInfo *fd[MAX_FD];
1133 qemu_irq rtc_irq = NULL;
1134 qemu_irq *a20_line;
1135 ISADevice *i8042, *port92, *vmmouse, *pit;
1136 qemu_irq *cpu_exit_irq;
1138 register_ioport_write(0x80, 1, 1, ioport80_write, NULL);
1140 register_ioport_write(0xf0, 1, 1, ioportF0_write, NULL);
1142 if (!no_hpet) {
1143 DeviceState *hpet = sysbus_try_create_simple("hpet", HPET_BASE, NULL);
1145 if (hpet) {
1146 for (i = 0; i < 24; i++) {
1147 sysbus_connect_irq(sysbus_from_qdev(hpet), i, isa_irq[i]);
1149 rtc_irq = qdev_get_gpio_in(hpet, 0);
1152 *rtc_state = rtc_init(2000, rtc_irq);
1154 qemu_register_boot_set(pc_boot_set, *rtc_state);
1156 pit = pit_init(0x40, 0);
1157 pcspk_init(pit);
1159 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
1160 if (serial_hds[i]) {
1161 serial_isa_init(i, serial_hds[i]);
1165 for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
1166 if (parallel_hds[i]) {
1167 parallel_init(i, parallel_hds[i]);
1171 a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
1172 i8042 = isa_create_simple("i8042");
1173 i8042_setup_a20_line(i8042, &a20_line[0]);
1174 if (!no_vmport) {
1175 vmport_init();
1176 vmmouse = isa_try_create("vmmouse");
1177 } else {
1178 vmmouse = NULL;
1180 if (vmmouse) {
1181 qdev_prop_set_ptr(&vmmouse->qdev, "ps2_mouse", i8042);
1182 qdev_init_nofail(&vmmouse->qdev);
1184 port92 = isa_create_simple("port92");
1185 port92_init(port92, &a20_line[1]);
1187 cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
1188 DMA_init(0, cpu_exit_irq);
1190 for(i = 0; i < MAX_FD; i++) {
1191 fd[i] = drive_get(IF_FLOPPY, 0, i);
1193 fdctrl_init_isa(fd);
1196 void pc_pci_device_init(PCIBus *pci_bus)
1198 int max_bus;
1199 int bus;
1201 max_bus = drive_get_max_bus(IF_SCSI);
1202 for (bus = 0; bus <= max_bus; bus++) {
1203 pci_create_simple(pci_bus, -1, "lsi53c895a");
1206 if (extboot_drive) {
1207 DriveInfo *info = extboot_drive;
1208 int cyls, heads, secs;
1210 if (info->type != IF_IDE && info->type != IF_VIRTIO) {
1211 bdrv_guess_geometry(info->bdrv, &cyls, &heads, &secs);
1212 bdrv_set_geometry_hint(info->bdrv, cyls, heads, secs);
1215 extboot_init(info->bdrv);