xilinx_zynq: Added SPI controllers + flashes
[qemu-kvm.git] / target-openrisc / mmu.c
blob0be1d413c945aef71e0159ebec495fa57f8e559f
1 /*
2 * OpenRISC MMU.
4 * Copyright (c) 2011-2012 Jia Liu <proljc@gmail.com>
5 * Zhizhou Zhang <etouzh@gmail.com>
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
17 * You should have received a copy of the GNU Lesser General Public
18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
21 #include "cpu.h"
22 #include "qemu-common.h"
23 #include "gdbstub.h"
24 #include "host-utils.h"
25 #ifndef CONFIG_USER_ONLY
26 #include "hw/loader.h"
27 #endif
29 #ifndef CONFIG_USER_ONLY
30 int cpu_openrisc_get_phys_nommu(OpenRISCCPU *cpu,
31 target_phys_addr_t *physical,
32 int *prot, target_ulong address, int rw)
34 *physical = address;
35 *prot = PAGE_READ | PAGE_WRITE;
36 return TLBRET_MATCH;
39 int cpu_openrisc_get_phys_code(OpenRISCCPU *cpu,
40 target_phys_addr_t *physical,
41 int *prot, target_ulong address, int rw)
43 int vpn = address >> TARGET_PAGE_BITS;
44 int idx = vpn & ITLB_MASK;
45 int right = 0;
47 if ((cpu->env.tlb->itlb[0][idx].mr >> TARGET_PAGE_BITS) != vpn) {
48 return TLBRET_NOMATCH;
50 if (!(cpu->env.tlb->itlb[0][idx].mr & 1)) {
51 return TLBRET_INVALID;
54 if (cpu->env.sr & SR_SM) { /* supervisor mode */
55 if (cpu->env.tlb->itlb[0][idx].tr & SXE) {
56 right |= PAGE_EXEC;
58 } else {
59 if (cpu->env.tlb->itlb[0][idx].tr & UXE) {
60 right |= PAGE_EXEC;
64 if ((rw & 2) && ((right & PAGE_EXEC) == 0)) {
65 return TLBRET_BADADDR;
68 *physical = (cpu->env.tlb->itlb[0][idx].tr & TARGET_PAGE_MASK) |
69 (address & (TARGET_PAGE_SIZE-1));
70 *prot = right;
71 return TLBRET_MATCH;
74 int cpu_openrisc_get_phys_data(OpenRISCCPU *cpu,
75 target_phys_addr_t *physical,
76 int *prot, target_ulong address, int rw)
78 int vpn = address >> TARGET_PAGE_BITS;
79 int idx = vpn & DTLB_MASK;
80 int right = 0;
82 if ((cpu->env.tlb->dtlb[0][idx].mr >> TARGET_PAGE_BITS) != vpn) {
83 return TLBRET_NOMATCH;
85 if (!(cpu->env.tlb->dtlb[0][idx].mr & 1)) {
86 return TLBRET_INVALID;
89 if (cpu->env.sr & SR_SM) { /* supervisor mode */
90 if (cpu->env.tlb->dtlb[0][idx].tr & SRE) {
91 right |= PAGE_READ;
93 if (cpu->env.tlb->dtlb[0][idx].tr & SWE) {
94 right |= PAGE_WRITE;
96 } else {
97 if (cpu->env.tlb->dtlb[0][idx].tr & URE) {
98 right |= PAGE_READ;
100 if (cpu->env.tlb->dtlb[0][idx].tr & UWE) {
101 right |= PAGE_WRITE;
105 if ((rw & 0) && ((right & PAGE_READ) == 0)) {
106 return TLBRET_BADADDR;
108 if ((rw & 1) && ((right & PAGE_WRITE) == 0)) {
109 return TLBRET_BADADDR;
112 *physical = (cpu->env.tlb->dtlb[0][idx].tr & TARGET_PAGE_MASK) |
113 (address & (TARGET_PAGE_SIZE-1));
114 *prot = right;
115 return TLBRET_MATCH;
118 static int cpu_openrisc_get_phys_addr(OpenRISCCPU *cpu,
119 target_phys_addr_t *physical,
120 int *prot, target_ulong address,
121 int rw)
123 int ret = TLBRET_MATCH;
125 /* [0x0000--0x2000]: unmapped */
126 if (address < 0x2000 && (cpu->env.sr & SR_SM)) {
127 *physical = address;
128 *prot = PAGE_READ | PAGE_WRITE;
129 return ret;
132 if (rw == 2) { /* ITLB */
133 *physical = 0;
134 ret = cpu->env.tlb->cpu_openrisc_map_address_code(cpu, physical,
135 prot, address, rw);
136 } else { /* DTLB */
137 ret = cpu->env.tlb->cpu_openrisc_map_address_data(cpu, physical,
138 prot, address, rw);
141 return ret;
143 #endif
145 static void cpu_openrisc_raise_mmu_exception(OpenRISCCPU *cpu,
146 target_ulong address,
147 int rw, int tlb_error)
149 int exception = 0;
151 switch (tlb_error) {
152 default:
153 if (rw == 2) {
154 exception = EXCP_IPF;
155 } else {
156 exception = EXCP_DPF;
158 break;
159 #ifndef CONFIG_USER_ONLY
160 case TLBRET_BADADDR:
161 if (rw == 2) {
162 exception = EXCP_IPF;
163 } else {
164 exception = EXCP_DPF;
166 break;
167 case TLBRET_INVALID:
168 case TLBRET_NOMATCH:
169 /* No TLB match for a mapped address */
170 if (rw == 2) {
171 exception = EXCP_ITLBMISS;
172 } else {
173 exception = EXCP_DTLBMISS;
175 break;
176 #endif
179 cpu->env.exception_index = exception;
180 cpu->env.eear = address;
183 #ifndef CONFIG_USER_ONLY
184 int cpu_openrisc_handle_mmu_fault(CPUOpenRISCState *env,
185 target_ulong address, int rw, int mmu_idx)
187 int ret = 0;
188 target_phys_addr_t physical = 0;
189 int prot = 0;
190 OpenRISCCPU *cpu = OPENRISC_CPU(ENV_GET_CPU(env));
192 ret = cpu_openrisc_get_phys_addr(cpu, &physical, &prot,
193 address, rw);
195 if (ret == TLBRET_MATCH) {
196 tlb_set_page(env, address & TARGET_PAGE_MASK,
197 physical & TARGET_PAGE_MASK, prot | PAGE_EXEC,
198 mmu_idx, TARGET_PAGE_SIZE);
199 ret = 0;
200 } else if (ret < 0) {
201 cpu_openrisc_raise_mmu_exception(cpu, address, rw, ret);
202 ret = 1;
205 return ret;
207 #else
208 int cpu_openrisc_handle_mmu_fault(CPUOpenRISCState *env,
209 target_ulong address, int rw, int mmu_idx)
211 int ret = 0;
212 OpenRISCCPU *cpu = OPENRISC_CPU(ENV_GET_CPU(env));
214 cpu_openrisc_raise_mmu_exception(cpu, address, rw, ret);
215 ret = 1;
217 return ret;
219 #endif
221 #ifndef CONFIG_USER_ONLY
222 target_phys_addr_t cpu_get_phys_page_debug(CPUOpenRISCState *env,
223 target_ulong addr)
225 target_phys_addr_t phys_addr;
226 int prot;
227 OpenRISCCPU *cpu = OPENRISC_CPU(ENV_GET_CPU(env));
229 if (cpu_openrisc_get_phys_addr(cpu, &phys_addr, &prot, addr, 0)) {
230 return -1;
233 return phys_addr;
236 void cpu_openrisc_mmu_init(OpenRISCCPU *cpu)
238 cpu->env.tlb = g_malloc0(sizeof(CPUOpenRISCTLBContext));
240 cpu->env.tlb->cpu_openrisc_map_address_code = &cpu_openrisc_get_phys_nommu;
241 cpu->env.tlb->cpu_openrisc_map_address_data = &cpu_openrisc_get_phys_nommu;
243 #endif