2 * common defines for all CPUs
4 * Copyright (c) 2003 Fabrice Bellard
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
23 #error cpu.h included from common code
32 #include "sys-queue.h"
35 #ifndef TARGET_LONG_BITS
36 #error TARGET_LONG_BITS must be defined before including this header
39 #define TARGET_LONG_SIZE (TARGET_LONG_BITS / 8)
41 /* target_ulong is the type of a virtual address */
42 #if TARGET_LONG_SIZE == 4
43 typedef int32_t target_long
;
44 typedef uint32_t target_ulong
;
45 #define TARGET_FMT_lx "%08x"
46 #define TARGET_FMT_ld "%d"
47 #define TARGET_FMT_lu "%u"
48 #elif TARGET_LONG_SIZE == 8
49 typedef int64_t target_long
;
50 typedef uint64_t target_ulong
;
51 #define TARGET_FMT_lx "%016" PRIx64
52 #define TARGET_FMT_ld "%" PRId64
53 #define TARGET_FMT_lu "%" PRIu64
55 #error TARGET_LONG_SIZE undefined
58 #define HOST_LONG_SIZE (HOST_LONG_BITS / 8)
60 #define EXCP_INTERRUPT 0x10000 /* async interruption */
61 #define EXCP_HLT 0x10001 /* hlt instruction reached */
62 #define EXCP_DEBUG 0x10002 /* cpu stopped after a breakpoint or singlestep */
63 #define EXCP_HALTED 0x10003 /* cpu is halted (waiting for external event) */
65 #define TB_JMP_CACHE_BITS 12
66 #define TB_JMP_CACHE_SIZE (1 << TB_JMP_CACHE_BITS)
68 /* Only the bottom TB_JMP_PAGE_BITS of the jump cache hash bits vary for
69 addresses on the same page. The top bits are the same. This allows
70 TLB invalidation to quickly clear a subset of the hash table. */
71 #define TB_JMP_PAGE_BITS (TB_JMP_CACHE_BITS / 2)
72 #define TB_JMP_PAGE_SIZE (1 << TB_JMP_PAGE_BITS)
73 #define TB_JMP_ADDR_MASK (TB_JMP_PAGE_SIZE - 1)
74 #define TB_JMP_PAGE_MASK (TB_JMP_CACHE_SIZE - TB_JMP_PAGE_SIZE)
76 #define CPU_TLB_BITS 8
77 #define CPU_TLB_SIZE (1 << CPU_TLB_BITS)
79 #if TARGET_PHYS_ADDR_BITS == 32 && TARGET_LONG_BITS == 32
80 #define CPU_TLB_ENTRY_BITS 4
82 #define CPU_TLB_ENTRY_BITS 5
85 typedef struct CPUTLBEntry
{
86 /* bit TARGET_LONG_BITS to TARGET_PAGE_BITS : virtual address
87 bit TARGET_PAGE_BITS-1..4 : Nonzero for accesses that should not
89 bit 3 : indicates that the entry is invalid
92 target_ulong addr_read
;
93 target_ulong addr_write
;
94 target_ulong addr_code
;
95 /* Addend to virtual address to get physical address. IO accesses
96 use the corresponding iotlb value. */
97 #if TARGET_PHYS_ADDR_BITS == 64
98 /* on i386 Linux make sure it is aligned */
99 target_phys_addr_t addend
__attribute__((aligned(8)));
101 target_phys_addr_t addend
;
103 /* padding to get a power of two size */
104 uint8_t dummy
[(1 << CPU_TLB_ENTRY_BITS
) -
105 (sizeof(target_ulong
) * 3 +
106 ((-sizeof(target_ulong
) * 3) & (sizeof(target_phys_addr_t
) - 1)) +
107 sizeof(target_phys_addr_t
))];
110 #ifdef HOST_WORDS_BIGENDIAN
111 typedef struct icount_decr_u16
{
116 typedef struct icount_decr_u16
{
125 typedef struct CPUBreakpoint
{
127 int flags
; /* BP_* */
128 TAILQ_ENTRY(CPUBreakpoint
) entry
;
131 typedef struct CPUWatchpoint
{
133 target_ulong len_mask
;
134 int flags
; /* BP_* */
135 TAILQ_ENTRY(CPUWatchpoint
) entry
;
138 /* forward decleration */
139 struct qemu_work_item
;
145 struct qemu_work_item
*queued_work_first
, *queued_work_last
;
149 #define CPU_TEMP_BUF_NLONGS 128
151 struct TranslationBlock *current_tb; /* currently executing TB */ \
152 /* soft mmu support */ \
153 /* in order to avoid passing too many arguments to the MMIO \
154 helpers, we store some rarely used information in the CPU \
156 unsigned long mem_io_pc; /* host pc at which the memory was \
158 target_ulong mem_io_vaddr; /* target virtual addr at which the \
159 memory was accessed */ \
160 uint32_t halted; /* Nonzero if the CPU is in suspend state */ \
161 uint32_t interrupt_request; \
162 volatile sig_atomic_t exit_request; \
163 /* The meaning of the MMU modes is defined in the target code. */ \
164 CPUTLBEntry tlb_table[NB_MMU_MODES][CPU_TLB_SIZE]; \
165 target_phys_addr_t iotlb[NB_MMU_MODES][CPU_TLB_SIZE]; \
166 struct TranslationBlock *tb_jmp_cache[TB_JMP_CACHE_SIZE]; \
167 /* buffer for temporaries in the code generator */ \
168 long temp_buf[CPU_TEMP_BUF_NLONGS]; \
170 int64_t icount_extra; /* Instructions until next timer event. */ \
171 /* Number of cycles left, with interrupt flag in high bit. \
172 This allows a single read-compare-cbranch-write sequence to test \
173 for both decrementer underflow and exceptions. */ \
176 icount_decr_u16 u16; \
178 uint32_t can_do_io; /* nonzero if memory mapped IO is safe. */ \
180 /* from this point: preserved by CPU reset */ \
181 /* ice debug support */ \
182 TAILQ_HEAD(breakpoints_head, CPUBreakpoint) breakpoints; \
183 int singlestep_enabled; \
185 TAILQ_HEAD(watchpoints_head, CPUWatchpoint) watchpoints; \
186 CPUWatchpoint *watchpoint_hit; \
188 struct GDBRegisterState *gdb_regs; \
190 /* Core interrupt code */ \
192 int exception_index; \
194 CPUState *next_cpu; /* next CPU sharing TB cache */ \
195 int cpu_index; /* CPU index (informative) */ \
196 uint32_t host_tid; /* host thread ID */ \
197 int numa_node; /* NUMA node this cpu is belonging to */ \
198 int nr_cores; /* number of cores within this CPU package */ \
199 int nr_threads;/* number of threads within this CPU */ \
200 int running; /* Nonzero if cpu is currently running(usermode). */ \
206 struct QemuThread *thread; \
207 struct QemuCond *halt_cond; \
208 const char *cpu_model_str; \
209 struct KVMState *kvm_state; \
210 struct kvm_run *kvm_run; \
212 uint32_t stop; /* Stop request */ \
213 uint32_t stopped; /* Artificially stopped */ \
214 struct KVMCPUState kvm_cpu_state;