2 * Sparc64 interrupt helpers
4 * Copyright (c) 2003-2005 Fabrice Bellard
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
27 static const char * const excp_names
[0x80] = {
28 [TT_TFAULT
] = "Instruction Access Fault",
29 [TT_TMISS
] = "Instruction Access MMU Miss",
30 [TT_CODE_ACCESS
] = "Instruction Access Error",
31 [TT_ILL_INSN
] = "Illegal Instruction",
32 [TT_PRIV_INSN
] = "Privileged Instruction",
33 [TT_NFPU_INSN
] = "FPU Disabled",
34 [TT_FP_EXCP
] = "FPU Exception",
35 [TT_TOVF
] = "Tag Overflow",
36 [TT_CLRWIN
] = "Clean Windows",
37 [TT_DIV_ZERO
] = "Division By Zero",
38 [TT_DFAULT
] = "Data Access Fault",
39 [TT_DMISS
] = "Data Access MMU Miss",
40 [TT_DATA_ACCESS
] = "Data Access Error",
41 [TT_DPROT
] = "Data Protection Error",
42 [TT_UNALIGNED
] = "Unaligned Memory Access",
43 [TT_PRIV_ACT
] = "Privileged Action",
44 [TT_EXTINT
| 0x1] = "External Interrupt 1",
45 [TT_EXTINT
| 0x2] = "External Interrupt 2",
46 [TT_EXTINT
| 0x3] = "External Interrupt 3",
47 [TT_EXTINT
| 0x4] = "External Interrupt 4",
48 [TT_EXTINT
| 0x5] = "External Interrupt 5",
49 [TT_EXTINT
| 0x6] = "External Interrupt 6",
50 [TT_EXTINT
| 0x7] = "External Interrupt 7",
51 [TT_EXTINT
| 0x8] = "External Interrupt 8",
52 [TT_EXTINT
| 0x9] = "External Interrupt 9",
53 [TT_EXTINT
| 0xa] = "External Interrupt 10",
54 [TT_EXTINT
| 0xb] = "External Interrupt 11",
55 [TT_EXTINT
| 0xc] = "External Interrupt 12",
56 [TT_EXTINT
| 0xd] = "External Interrupt 13",
57 [TT_EXTINT
| 0xe] = "External Interrupt 14",
58 [TT_EXTINT
| 0xf] = "External Interrupt 15",
62 void do_interrupt(CPUSPARCState
*env
)
64 int intno
= env
->exception_index
;
68 if (qemu_loglevel_mask(CPU_LOG_INT
)) {
72 if (intno
< 0 || intno
>= 0x180) {
74 } else if (intno
>= 0x100) {
75 name
= "Trap Instruction";
76 } else if (intno
>= 0xc0) {
78 } else if (intno
>= 0x80) {
79 name
= "Window Spill";
81 name
= excp_names
[intno
];
87 qemu_log("%6d: %s (v=%04x) pc=%016" PRIx64
" npc=%016" PRIx64
88 " SP=%016" PRIx64
"\n",
91 env
->npc
, env
->regwptr
[6]);
92 log_cpu_state(env
, 0);
99 ptr
= (uint8_t *)env
->pc
;
100 for (i
= 0; i
< 16; i
++) {
101 qemu_log(" %02x", ldub(ptr
+ i
));
109 #if !defined(CONFIG_USER_ONLY)
110 if (env
->tl
>= env
->maxtl
) {
111 cpu_abort(env
, "Trap 0x%04x while trap level (%d) >= MAXTL (%d),"
112 " Error state", env
->exception_index
, env
->tl
, env
->maxtl
);
116 if (env
->tl
< env
->maxtl
- 1) {
119 env
->pstate
|= PS_RED
;
120 if (env
->tl
< env
->maxtl
) {
124 tsptr
= cpu_tsptr(env
);
126 tsptr
->tstate
= (cpu_get_ccr(env
) << 32) |
127 ((env
->asi
& 0xff) << 24) | ((env
->pstate
& 0xf3f) << 8) |
129 tsptr
->tpc
= env
->pc
;
130 tsptr
->tnpc
= env
->npc
;
135 cpu_change_pstate(env
, PS_PEF
| PS_PRIV
| PS_IG
);
139 case TT_TMISS
... TT_TMISS
+ 3:
140 case TT_DMISS
... TT_DMISS
+ 3:
141 case TT_DPROT
... TT_DPROT
+ 3:
142 cpu_change_pstate(env
, PS_PEF
| PS_PRIV
| PS_MG
);
145 cpu_change_pstate(env
, PS_PEF
| PS_PRIV
| PS_AG
);
149 if (intno
== TT_CLRWIN
) {
150 cpu_set_cwp(env
, cpu_cwp_dec(env
, env
->cwp
- 1));
151 } else if ((intno
& 0x1c0) == TT_SPILL
) {
152 cpu_set_cwp(env
, cpu_cwp_dec(env
, env
->cwp
- env
->cansave
- 2));
153 } else if ((intno
& 0x1c0) == TT_FILL
) {
154 cpu_set_cwp(env
, cpu_cwp_inc(env
, env
->cwp
+ 1));
156 env
->tbr
&= ~0x7fffULL
;
157 env
->tbr
|= ((env
->tl
> 1) ? 1 << 14 : 0) | (intno
<< 5);
159 env
->npc
= env
->pc
+ 4;
160 env
->exception_index
= -1;
163 trap_state
*cpu_tsptr(CPUSPARCState
* env
)
165 return &env
->ts
[env
->tl
& MAXTL_MASK
];
168 static bool do_modify_softint(CPUSPARCState
*env
, uint32_t value
)
170 if (env
->softint
!= value
) {
171 env
->softint
= value
;
172 #if !defined(CONFIG_USER_ONLY)
173 if (cpu_interrupts_enabled(env
)) {
182 void helper_set_softint(CPUSPARCState
*env
, uint64_t value
)
184 if (do_modify_softint(env
, env
->softint
| (uint32_t)value
)) {
185 trace_int_helper_set_softint(env
->softint
);
189 void helper_clear_softint(CPUSPARCState
*env
, uint64_t value
)
191 if (do_modify_softint(env
, env
->softint
& (uint32_t)~value
)) {
192 trace_int_helper_clear_softint(env
->softint
);
196 void helper_write_softint(CPUSPARCState
*env
, uint64_t value
)
198 if (do_modify_softint(env
, (uint32_t)value
)) {
199 trace_int_helper_write_softint(env
->softint
);