2 * Intel XScale PXA255/270 LCDC emulation.
4 * Copyright (c) 2006 Openedhand Ltd.
5 * Written by Andrzej Zaborowski <balrog@zabor.org>
7 * This code is licensed under the GPLv2.
13 #include "pixel_ops.h"
14 /* FIXME: For graphic_rotate. Should probably be done in common code. */
16 #include "framebuffer.h"
19 target_phys_addr_t branch
;
21 uint8_t palette
[1024];
22 uint8_t pbuffer
[1024];
23 void (*redraw
)(PXA2xxLCDState
*s
, target_phys_addr_t addr
,
24 int *miny
, int *maxy
);
26 target_phys_addr_t descriptor
;
27 target_phys_addr_t source
;
32 struct PXA2xxLCDState
{
69 struct DMAChannel dma_ch
[7];
75 typedef struct QEMU_PACKED
{
82 #define LCCR0 0x000 /* LCD Controller Control register 0 */
83 #define LCCR1 0x004 /* LCD Controller Control register 1 */
84 #define LCCR2 0x008 /* LCD Controller Control register 2 */
85 #define LCCR3 0x00c /* LCD Controller Control register 3 */
86 #define LCCR4 0x010 /* LCD Controller Control register 4 */
87 #define LCCR5 0x014 /* LCD Controller Control register 5 */
89 #define FBR0 0x020 /* DMA Channel 0 Frame Branch register */
90 #define FBR1 0x024 /* DMA Channel 1 Frame Branch register */
91 #define FBR2 0x028 /* DMA Channel 2 Frame Branch register */
92 #define FBR3 0x02c /* DMA Channel 3 Frame Branch register */
93 #define FBR4 0x030 /* DMA Channel 4 Frame Branch register */
94 #define FBR5 0x110 /* DMA Channel 5 Frame Branch register */
95 #define FBR6 0x114 /* DMA Channel 6 Frame Branch register */
97 #define LCSR1 0x034 /* LCD Controller Status register 1 */
98 #define LCSR0 0x038 /* LCD Controller Status register 0 */
99 #define LIIDR 0x03c /* LCD Controller Interrupt ID register */
101 #define TRGBR 0x040 /* TMED RGB Seed register */
102 #define TCR 0x044 /* TMED Control register */
104 #define OVL1C1 0x050 /* Overlay 1 Control register 1 */
105 #define OVL1C2 0x060 /* Overlay 1 Control register 2 */
106 #define OVL2C1 0x070 /* Overlay 2 Control register 1 */
107 #define OVL2C2 0x080 /* Overlay 2 Control register 2 */
108 #define CCR 0x090 /* Cursor Control register */
110 #define CMDCR 0x100 /* Command Control register */
111 #define PRSR 0x104 /* Panel Read Status register */
113 #define PXA_LCDDMA_CHANS 7
114 #define DMA_FDADR 0x00 /* Frame Descriptor Address register */
115 #define DMA_FSADR 0x04 /* Frame Source Address register */
116 #define DMA_FIDR 0x08 /* Frame ID register */
117 #define DMA_LDCMD 0x0c /* Command register */
119 /* LCD Buffer Strength Control register */
120 #define BSCNTR 0x04000054
123 #define LCCR0_ENB (1 << 0)
124 #define LCCR0_CMS (1 << 1)
125 #define LCCR0_SDS (1 << 2)
126 #define LCCR0_LDM (1 << 3)
127 #define LCCR0_SOFM0 (1 << 4)
128 #define LCCR0_IUM (1 << 5)
129 #define LCCR0_EOFM0 (1 << 6)
130 #define LCCR0_PAS (1 << 7)
131 #define LCCR0_DPD (1 << 9)
132 #define LCCR0_DIS (1 << 10)
133 #define LCCR0_QDM (1 << 11)
134 #define LCCR0_PDD (0xff << 12)
135 #define LCCR0_BSM0 (1 << 20)
136 #define LCCR0_OUM (1 << 21)
137 #define LCCR0_LCDT (1 << 22)
138 #define LCCR0_RDSTM (1 << 23)
139 #define LCCR0_CMDIM (1 << 24)
140 #define LCCR0_OUC (1 << 25)
141 #define LCCR0_LDDALT (1 << 26)
142 #define LCCR1_PPL(x) ((x) & 0x3ff)
143 #define LCCR2_LPP(x) ((x) & 0x3ff)
144 #define LCCR3_API (15 << 16)
145 #define LCCR3_BPP(x) ((((x) >> 24) & 7) | (((x) >> 26) & 8))
146 #define LCCR3_PDFOR(x) (((x) >> 30) & 3)
147 #define LCCR4_K1(x) (((x) >> 0) & 7)
148 #define LCCR4_K2(x) (((x) >> 3) & 7)
149 #define LCCR4_K3(x) (((x) >> 6) & 7)
150 #define LCCR4_PALFOR(x) (((x) >> 15) & 3)
151 #define LCCR5_SOFM(ch) (1 << (ch - 1))
152 #define LCCR5_EOFM(ch) (1 << (ch + 7))
153 #define LCCR5_BSM(ch) (1 << (ch + 15))
154 #define LCCR5_IUM(ch) (1 << (ch + 23))
155 #define OVLC1_EN (1 << 31)
156 #define CCR_CEN (1 << 31)
157 #define FBR_BRA (1 << 0)
158 #define FBR_BINT (1 << 1)
159 #define FBR_SRCADDR (0xfffffff << 4)
160 #define LCSR0_LDD (1 << 0)
161 #define LCSR0_SOF0 (1 << 1)
162 #define LCSR0_BER (1 << 2)
163 #define LCSR0_ABC (1 << 3)
164 #define LCSR0_IU0 (1 << 4)
165 #define LCSR0_IU1 (1 << 5)
166 #define LCSR0_OU (1 << 6)
167 #define LCSR0_QD (1 << 7)
168 #define LCSR0_EOF0 (1 << 8)
169 #define LCSR0_BS0 (1 << 9)
170 #define LCSR0_SINT (1 << 10)
171 #define LCSR0_RDST (1 << 11)
172 #define LCSR0_CMDINT (1 << 12)
173 #define LCSR0_BERCH(x) (((x) & 7) << 28)
174 #define LCSR1_SOF(ch) (1 << (ch - 1))
175 #define LCSR1_EOF(ch) (1 << (ch + 7))
176 #define LCSR1_BS(ch) (1 << (ch + 15))
177 #define LCSR1_IU(ch) (1 << (ch + 23))
178 #define LDCMD_LENGTH(x) ((x) & 0x001ffffc)
179 #define LDCMD_EOFINT (1 << 21)
180 #define LDCMD_SOFINT (1 << 22)
181 #define LDCMD_PAL (1 << 26)
183 /* Route internal interrupt lines to the global IC */
184 static void pxa2xx_lcdc_int_update(PXA2xxLCDState
*s
)
187 level
|= (s
->status
[0] & LCSR0_LDD
) && !(s
->control
[0] & LCCR0_LDM
);
188 level
|= (s
->status
[0] & LCSR0_SOF0
) && !(s
->control
[0] & LCCR0_SOFM0
);
189 level
|= (s
->status
[0] & LCSR0_IU0
) && !(s
->control
[0] & LCCR0_IUM
);
190 level
|= (s
->status
[0] & LCSR0_IU1
) && !(s
->control
[5] & LCCR5_IUM(1));
191 level
|= (s
->status
[0] & LCSR0_OU
) && !(s
->control
[0] & LCCR0_OUM
);
192 level
|= (s
->status
[0] & LCSR0_QD
) && !(s
->control
[0] & LCCR0_QDM
);
193 level
|= (s
->status
[0] & LCSR0_EOF0
) && !(s
->control
[0] & LCCR0_EOFM0
);
194 level
|= (s
->status
[0] & LCSR0_BS0
) && !(s
->control
[0] & LCCR0_BSM0
);
195 level
|= (s
->status
[0] & LCSR0_RDST
) && !(s
->control
[0] & LCCR0_RDSTM
);
196 level
|= (s
->status
[0] & LCSR0_CMDINT
) && !(s
->control
[0] & LCCR0_CMDIM
);
197 level
|= (s
->status
[1] & ~s
->control
[5]);
199 qemu_set_irq(s
->irq
, !!level
);
203 /* Set Branch Status interrupt high and poke associated registers */
204 static inline void pxa2xx_dma_bs_set(PXA2xxLCDState
*s
, int ch
)
208 s
->status
[0] |= LCSR0_BS0
;
209 unmasked
= !(s
->control
[0] & LCCR0_BSM0
);
211 s
->status
[1] |= LCSR1_BS(ch
);
212 unmasked
= !(s
->control
[5] & LCCR5_BSM(ch
));
217 s
->status
[0] |= LCSR0_SINT
;
219 s
->liidr
= s
->dma_ch
[ch
].id
;
223 /* Set Start Of Frame Status interrupt high and poke associated registers */
224 static inline void pxa2xx_dma_sof_set(PXA2xxLCDState
*s
, int ch
)
227 if (!(s
->dma_ch
[ch
].command
& LDCMD_SOFINT
))
231 s
->status
[0] |= LCSR0_SOF0
;
232 unmasked
= !(s
->control
[0] & LCCR0_SOFM0
);
234 s
->status
[1] |= LCSR1_SOF(ch
);
235 unmasked
= !(s
->control
[5] & LCCR5_SOFM(ch
));
240 s
->status
[0] |= LCSR0_SINT
;
242 s
->liidr
= s
->dma_ch
[ch
].id
;
246 /* Set End Of Frame Status interrupt high and poke associated registers */
247 static inline void pxa2xx_dma_eof_set(PXA2xxLCDState
*s
, int ch
)
250 if (!(s
->dma_ch
[ch
].command
& LDCMD_EOFINT
))
254 s
->status
[0] |= LCSR0_EOF0
;
255 unmasked
= !(s
->control
[0] & LCCR0_EOFM0
);
257 s
->status
[1] |= LCSR1_EOF(ch
);
258 unmasked
= !(s
->control
[5] & LCCR5_EOFM(ch
));
263 s
->status
[0] |= LCSR0_SINT
;
265 s
->liidr
= s
->dma_ch
[ch
].id
;
269 /* Set Bus Error Status interrupt high and poke associated registers */
270 static inline void pxa2xx_dma_ber_set(PXA2xxLCDState
*s
, int ch
)
272 s
->status
[0] |= LCSR0_BERCH(ch
) | LCSR0_BER
;
274 s
->status
[0] |= LCSR0_SINT
;
276 s
->liidr
= s
->dma_ch
[ch
].id
;
279 /* Set Read Status interrupt high and poke associated registers */
280 static inline void pxa2xx_dma_rdst_set(PXA2xxLCDState
*s
)
282 s
->status
[0] |= LCSR0_RDST
;
283 if (s
->irqlevel
&& !(s
->control
[0] & LCCR0_RDSTM
))
284 s
->status
[0] |= LCSR0_SINT
;
287 /* Load new Frame Descriptors from DMA */
288 static void pxa2xx_descriptor_load(PXA2xxLCDState
*s
)
290 PXAFrameDescriptor desc
;
291 target_phys_addr_t descptr
;
294 for (i
= 0; i
< PXA_LCDDMA_CHANS
; i
++) {
295 s
->dma_ch
[i
].source
= 0;
297 if (!s
->dma_ch
[i
].up
)
300 if (s
->dma_ch
[i
].branch
& FBR_BRA
) {
301 descptr
= s
->dma_ch
[i
].branch
& FBR_SRCADDR
;
302 if (s
->dma_ch
[i
].branch
& FBR_BINT
)
303 pxa2xx_dma_bs_set(s
, i
);
304 s
->dma_ch
[i
].branch
&= ~FBR_BRA
;
306 descptr
= s
->dma_ch
[i
].descriptor
;
308 if (!(descptr
>= PXA2XX_SDRAM_BASE
&& descptr
+
309 sizeof(desc
) <= PXA2XX_SDRAM_BASE
+ ram_size
))
312 cpu_physical_memory_read(descptr
, (void *)&desc
, sizeof(desc
));
313 s
->dma_ch
[i
].descriptor
= tswap32(desc
.fdaddr
);
314 s
->dma_ch
[i
].source
= tswap32(desc
.fsaddr
);
315 s
->dma_ch
[i
].id
= tswap32(desc
.fidr
);
316 s
->dma_ch
[i
].command
= tswap32(desc
.ldcmd
);
320 static uint64_t pxa2xx_lcdc_read(void *opaque
, target_phys_addr_t offset
,
323 PXA2xxLCDState
*s
= (PXA2xxLCDState
*) opaque
;
328 return s
->control
[0];
330 return s
->control
[1];
332 return s
->control
[2];
334 return s
->control
[3];
336 return s
->control
[4];
338 return s
->control
[5];
360 case 0x200 ... 0x1000: /* DMA per-channel registers */
361 ch
= (offset
- 0x200) >> 4;
362 if (!(ch
>= 0 && ch
< PXA_LCDDMA_CHANS
))
365 switch (offset
& 0xf) {
367 return s
->dma_ch
[ch
].descriptor
;
369 return s
->dma_ch
[ch
].source
;
371 return s
->dma_ch
[ch
].id
;
373 return s
->dma_ch
[ch
].command
;
379 return s
->dma_ch
[0].branch
;
381 return s
->dma_ch
[1].branch
;
383 return s
->dma_ch
[2].branch
;
385 return s
->dma_ch
[3].branch
;
387 return s
->dma_ch
[4].branch
;
389 return s
->dma_ch
[5].branch
;
391 return s
->dma_ch
[6].branch
;
408 hw_error("%s: Bad offset " REG_FMT
"\n", __FUNCTION__
, offset
);
414 static void pxa2xx_lcdc_write(void *opaque
, target_phys_addr_t offset
,
415 uint64_t value
, unsigned size
)
417 PXA2xxLCDState
*s
= (PXA2xxLCDState
*) opaque
;
422 /* ACK Quick Disable done */
423 if ((s
->control
[0] & LCCR0_ENB
) && !(value
& LCCR0_ENB
))
424 s
->status
[0] |= LCSR0_QD
;
426 if (!(s
->control
[0] & LCCR0_LCDT
) && (value
& LCCR0_LCDT
))
427 printf("%s: internal frame buffer unsupported\n", __FUNCTION__
);
429 if ((s
->control
[3] & LCCR3_API
) &&
430 (value
& LCCR0_ENB
) && !(value
& LCCR0_LCDT
))
431 s
->status
[0] |= LCSR0_ABC
;
433 s
->control
[0] = value
& 0x07ffffff;
434 pxa2xx_lcdc_int_update(s
);
436 s
->dma_ch
[0].up
= !!(value
& LCCR0_ENB
);
437 s
->dma_ch
[1].up
= (s
->ovl1c
[0] & OVLC1_EN
) || (value
& LCCR0_SDS
);
441 s
->control
[1] = value
;
445 s
->control
[2] = value
;
449 s
->control
[3] = value
& 0xefffffff;
450 s
->bpp
= LCCR3_BPP(value
);
454 s
->control
[4] = value
& 0x83ff81ff;
458 s
->control
[5] = value
& 0x3f3f3f3f;
462 if (!(s
->ovl1c
[0] & OVLC1_EN
) && (value
& OVLC1_EN
))
463 printf("%s: Overlay 1 not supported\n", __FUNCTION__
);
465 s
->ovl1c
[0] = value
& 0x80ffffff;
466 s
->dma_ch
[1].up
= (value
& OVLC1_EN
) || (s
->control
[0] & LCCR0_SDS
);
470 s
->ovl1c
[1] = value
& 0x000fffff;
474 if (!(s
->ovl2c
[0] & OVLC1_EN
) && (value
& OVLC1_EN
))
475 printf("%s: Overlay 2 not supported\n", __FUNCTION__
);
477 s
->ovl2c
[0] = value
& 0x80ffffff;
478 s
->dma_ch
[2].up
= !!(value
& OVLC1_EN
);
479 s
->dma_ch
[3].up
= !!(value
& OVLC1_EN
);
480 s
->dma_ch
[4].up
= !!(value
& OVLC1_EN
);
484 s
->ovl2c
[1] = value
& 0x007fffff;
488 if (!(s
->ccr
& CCR_CEN
) && (value
& CCR_CEN
))
489 printf("%s: Hardware cursor unimplemented\n", __FUNCTION__
);
491 s
->ccr
= value
& 0x81ffffe7;
492 s
->dma_ch
[5].up
= !!(value
& CCR_CEN
);
496 s
->cmdcr
= value
& 0xff;
500 s
->trgbr
= value
& 0x00ffffff;
504 s
->tcr
= value
& 0x7fff;
507 case 0x200 ... 0x1000: /* DMA per-channel registers */
508 ch
= (offset
- 0x200) >> 4;
509 if (!(ch
>= 0 && ch
< PXA_LCDDMA_CHANS
))
512 switch (offset
& 0xf) {
514 s
->dma_ch
[ch
].descriptor
= value
& 0xfffffff0;
523 s
->dma_ch
[0].branch
= value
& 0xfffffff3;
526 s
->dma_ch
[1].branch
= value
& 0xfffffff3;
529 s
->dma_ch
[2].branch
= value
& 0xfffffff3;
532 s
->dma_ch
[3].branch
= value
& 0xfffffff3;
535 s
->dma_ch
[4].branch
= value
& 0xfffffff3;
538 s
->dma_ch
[5].branch
= value
& 0xfffffff3;
541 s
->dma_ch
[6].branch
= value
& 0xfffffff3;
545 s
->bscntr
= value
& 0xf;
552 s
->status
[0] &= ~(value
& 0xfff);
553 if (value
& LCSR0_BER
)
554 s
->status
[0] &= ~LCSR0_BERCH(7);
558 s
->status
[1] &= ~(value
& 0x3e3f3f);
563 hw_error("%s: Bad offset " REG_FMT
"\n", __FUNCTION__
, offset
);
567 static const MemoryRegionOps pxa2xx_lcdc_ops
= {
568 .read
= pxa2xx_lcdc_read
,
569 .write
= pxa2xx_lcdc_write
,
570 .endianness
= DEVICE_NATIVE_ENDIAN
,
573 /* Load new palette for a given DMA channel, convert to internal format */
574 static void pxa2xx_palette_parse(PXA2xxLCDState
*s
, int ch
, int bpp
)
576 int i
, n
, format
, r
, g
, b
, alpha
;
577 uint32_t *dest
, *src
;
578 s
->pal_for
= LCCR4_PALFOR(s
->control
[4]);
596 src
= (uint32_t *) s
->dma_ch
[ch
].pbuffer
;
597 dest
= (uint32_t *) s
->dma_ch
[ch
].palette
;
598 alpha
= r
= g
= b
= 0;
600 for (i
= 0; i
< n
; i
++) {
602 case 0: /* 16 bpp, no transparency */
604 if (s
->control
[0] & LCCR0_CMS
)
605 r
= g
= b
= *src
& 0xff;
607 r
= (*src
& 0xf800) >> 8;
608 g
= (*src
& 0x07e0) >> 3;
609 b
= (*src
& 0x001f) << 3;
612 case 1: /* 16 bpp plus transparency */
613 alpha
= *src
& (1 << 24);
614 if (s
->control
[0] & LCCR0_CMS
)
615 r
= g
= b
= *src
& 0xff;
617 r
= (*src
& 0xf800) >> 8;
618 g
= (*src
& 0x07e0) >> 3;
619 b
= (*src
& 0x001f) << 3;
622 case 2: /* 18 bpp plus transparency */
623 alpha
= *src
& (1 << 24);
624 if (s
->control
[0] & LCCR0_CMS
)
625 r
= g
= b
= *src
& 0xff;
627 r
= (*src
& 0xf80000) >> 16;
628 g
= (*src
& 0x00fc00) >> 8;
629 b
= (*src
& 0x0000f8);
632 case 3: /* 24 bpp plus transparency */
633 alpha
= *src
& (1 << 24);
634 if (s
->control
[0] & LCCR0_CMS
)
635 r
= g
= b
= *src
& 0xff;
637 r
= (*src
& 0xff0000) >> 16;
638 g
= (*src
& 0x00ff00) >> 8;
639 b
= (*src
& 0x0000ff);
643 switch (ds_get_bits_per_pixel(s
->ds
)) {
645 *dest
= rgb_to_pixel8(r
, g
, b
) | alpha
;
648 *dest
= rgb_to_pixel15(r
, g
, b
) | alpha
;
651 *dest
= rgb_to_pixel16(r
, g
, b
) | alpha
;
654 *dest
= rgb_to_pixel24(r
, g
, b
) | alpha
;
657 *dest
= rgb_to_pixel32(r
, g
, b
) | alpha
;
665 static void pxa2xx_lcdc_dma0_redraw_rot0(PXA2xxLCDState
*s
,
666 target_phys_addr_t addr
, int *miny
, int *maxy
)
668 int src_width
, dest_width
;
671 fn
= s
->line_fn
[s
->transp
][s
->bpp
];
675 src_width
= (s
->xres
+ 3) & ~3; /* Pad to a 4 pixels multiple */
676 if (s
->bpp
== pxa_lcdc_19pbpp
|| s
->bpp
== pxa_lcdc_18pbpp
)
678 else if (s
->bpp
> pxa_lcdc_16bpp
)
680 else if (s
->bpp
> pxa_lcdc_8bpp
)
683 dest_width
= s
->xres
* s
->dest_width
;
685 framebuffer_update_display(s
->ds
, s
->sysmem
,
686 addr
, s
->xres
, s
->yres
,
687 src_width
, dest_width
, s
->dest_width
,
689 fn
, s
->dma_ch
[0].palette
, miny
, maxy
);
692 static void pxa2xx_lcdc_dma0_redraw_rot90(PXA2xxLCDState
*s
,
693 target_phys_addr_t addr
, int *miny
, int *maxy
)
695 int src_width
, dest_width
;
698 fn
= s
->line_fn
[s
->transp
][s
->bpp
];
702 src_width
= (s
->xres
+ 3) & ~3; /* Pad to a 4 pixels multiple */
703 if (s
->bpp
== pxa_lcdc_19pbpp
|| s
->bpp
== pxa_lcdc_18pbpp
)
705 else if (s
->bpp
> pxa_lcdc_16bpp
)
707 else if (s
->bpp
> pxa_lcdc_8bpp
)
710 dest_width
= s
->yres
* s
->dest_width
;
712 framebuffer_update_display(s
->ds
, s
->sysmem
,
713 addr
, s
->xres
, s
->yres
,
714 src_width
, s
->dest_width
, -dest_width
,
716 fn
, s
->dma_ch
[0].palette
,
720 static void pxa2xx_lcdc_dma0_redraw_rot180(PXA2xxLCDState
*s
,
721 target_phys_addr_t addr
, int *miny
, int *maxy
)
723 int src_width
, dest_width
;
726 fn
= s
->line_fn
[s
->transp
][s
->bpp
];
732 src_width
= (s
->xres
+ 3) & ~3; /* Pad to a 4 pixels multiple */
733 if (s
->bpp
== pxa_lcdc_19pbpp
|| s
->bpp
== pxa_lcdc_18pbpp
) {
735 } else if (s
->bpp
> pxa_lcdc_16bpp
) {
737 } else if (s
->bpp
> pxa_lcdc_8bpp
) {
741 dest_width
= s
->xres
* s
->dest_width
;
743 framebuffer_update_display(s
->ds
, s
->sysmem
,
744 addr
, s
->xres
, s
->yres
,
745 src_width
, -dest_width
, -s
->dest_width
,
747 fn
, s
->dma_ch
[0].palette
, miny
, maxy
);
750 static void pxa2xx_lcdc_dma0_redraw_rot270(PXA2xxLCDState
*s
,
751 target_phys_addr_t addr
, int *miny
, int *maxy
)
753 int src_width
, dest_width
;
756 fn
= s
->line_fn
[s
->transp
][s
->bpp
];
762 src_width
= (s
->xres
+ 3) & ~3; /* Pad to a 4 pixels multiple */
763 if (s
->bpp
== pxa_lcdc_19pbpp
|| s
->bpp
== pxa_lcdc_18pbpp
) {
765 } else if (s
->bpp
> pxa_lcdc_16bpp
) {
767 } else if (s
->bpp
> pxa_lcdc_8bpp
) {
771 dest_width
= s
->yres
* s
->dest_width
;
773 framebuffer_update_display(s
->ds
, s
->sysmem
,
774 addr
, s
->xres
, s
->yres
,
775 src_width
, -s
->dest_width
, dest_width
,
777 fn
, s
->dma_ch
[0].palette
,
781 static void pxa2xx_lcdc_resize(PXA2xxLCDState
*s
)
784 if (!(s
->control
[0] & LCCR0_ENB
))
787 width
= LCCR1_PPL(s
->control
[1]) + 1;
788 height
= LCCR2_LPP(s
->control
[2]) + 1;
790 if (width
!= s
->xres
|| height
!= s
->yres
) {
791 if (s
->orientation
== 90 || s
->orientation
== 270) {
792 qemu_console_resize(s
->ds
, height
, width
);
794 qemu_console_resize(s
->ds
, width
, height
);
802 static void pxa2xx_update_display(void *opaque
)
804 PXA2xxLCDState
*s
= (PXA2xxLCDState
*) opaque
;
805 target_phys_addr_t fbptr
;
808 if (!(s
->control
[0] & LCCR0_ENB
))
811 pxa2xx_descriptor_load(s
);
813 pxa2xx_lcdc_resize(s
);
816 s
->transp
= s
->dma_ch
[2].up
|| s
->dma_ch
[3].up
;
817 /* Note: With overlay planes the order depends on LCCR0 bit 25. */
818 for (ch
= 0; ch
< PXA_LCDDMA_CHANS
; ch
++)
819 if (s
->dma_ch
[ch
].up
) {
820 if (!s
->dma_ch
[ch
].source
) {
821 pxa2xx_dma_ber_set(s
, ch
);
824 fbptr
= s
->dma_ch
[ch
].source
;
825 if (!(fbptr
>= PXA2XX_SDRAM_BASE
&&
826 fbptr
<= PXA2XX_SDRAM_BASE
+ ram_size
)) {
827 pxa2xx_dma_ber_set(s
, ch
);
831 if (s
->dma_ch
[ch
].command
& LDCMD_PAL
) {
832 cpu_physical_memory_read(fbptr
, s
->dma_ch
[ch
].pbuffer
,
833 MAX(LDCMD_LENGTH(s
->dma_ch
[ch
].command
),
834 sizeof(s
->dma_ch
[ch
].pbuffer
)));
835 pxa2xx_palette_parse(s
, ch
, s
->bpp
);
837 /* Do we need to reparse palette */
838 if (LCCR4_PALFOR(s
->control
[4]) != s
->pal_for
)
839 pxa2xx_palette_parse(s
, ch
, s
->bpp
);
841 /* ACK frame start */
842 pxa2xx_dma_sof_set(s
, ch
);
844 s
->dma_ch
[ch
].redraw(s
, fbptr
, &miny
, &maxy
);
847 /* ACK frame completed */
848 pxa2xx_dma_eof_set(s
, ch
);
852 if (s
->control
[0] & LCCR0_DIS
) {
853 /* ACK last frame completed */
854 s
->control
[0] &= ~LCCR0_ENB
;
855 s
->status
[0] |= LCSR0_LDD
;
859 switch (s
->orientation
) {
861 dpy_update(s
->ds
, 0, miny
, s
->xres
, maxy
- miny
+ 1);
864 dpy_update(s
->ds
, miny
, 0, maxy
- miny
+ 1, s
->xres
);
867 maxy
= s
->yres
- maxy
- 1;
868 miny
= s
->yres
- miny
- 1;
869 dpy_update(s
->ds
, 0, maxy
, s
->xres
, miny
- maxy
+ 1);
872 maxy
= s
->yres
- maxy
- 1;
873 miny
= s
->yres
- miny
- 1;
874 dpy_update(s
->ds
, maxy
, 0, miny
- maxy
+ 1, s
->xres
);
878 pxa2xx_lcdc_int_update(s
);
880 qemu_irq_raise(s
->vsync_cb
);
883 static void pxa2xx_invalidate_display(void *opaque
)
885 PXA2xxLCDState
*s
= (PXA2xxLCDState
*) opaque
;
889 static void pxa2xx_screen_dump(void *opaque
, const char *filename
)
894 static void pxa2xx_lcdc_orientation(void *opaque
, int angle
)
896 PXA2xxLCDState
*s
= (PXA2xxLCDState
*) opaque
;
900 s
->dma_ch
[0].redraw
= pxa2xx_lcdc_dma0_redraw_rot0
;
903 s
->dma_ch
[0].redraw
= pxa2xx_lcdc_dma0_redraw_rot90
;
906 s
->dma_ch
[0].redraw
= pxa2xx_lcdc_dma0_redraw_rot180
;
909 s
->dma_ch
[0].redraw
= pxa2xx_lcdc_dma0_redraw_rot270
;
913 s
->orientation
= angle
;
914 s
->xres
= s
->yres
= -1;
915 pxa2xx_lcdc_resize(s
);
918 static const VMStateDescription vmstate_dma_channel
= {
919 .name
= "dma_channel",
921 .minimum_version_id
= 0,
922 .minimum_version_id_old
= 0,
923 .fields
= (VMStateField
[]) {
924 VMSTATE_UINTTL(branch
, struct DMAChannel
),
925 VMSTATE_UINT8(up
, struct DMAChannel
),
926 VMSTATE_BUFFER(pbuffer
, struct DMAChannel
),
927 VMSTATE_UINTTL(descriptor
, struct DMAChannel
),
928 VMSTATE_UINTTL(source
, struct DMAChannel
),
929 VMSTATE_UINT32(id
, struct DMAChannel
),
930 VMSTATE_UINT32(command
, struct DMAChannel
),
931 VMSTATE_END_OF_LIST()
935 static int pxa2xx_lcdc_post_load(void *opaque
, int version_id
)
937 PXA2xxLCDState
*s
= opaque
;
939 s
->bpp
= LCCR3_BPP(s
->control
[3]);
940 s
->xres
= s
->yres
= s
->pal_for
= -1;
945 static const VMStateDescription vmstate_pxa2xx_lcdc
= {
946 .name
= "pxa2xx_lcdc",
948 .minimum_version_id
= 0,
949 .minimum_version_id_old
= 0,
950 .post_load
= pxa2xx_lcdc_post_load
,
951 .fields
= (VMStateField
[]) {
952 VMSTATE_INT32(irqlevel
, PXA2xxLCDState
),
953 VMSTATE_INT32(transp
, PXA2xxLCDState
),
954 VMSTATE_UINT32_ARRAY(control
, PXA2xxLCDState
, 6),
955 VMSTATE_UINT32_ARRAY(status
, PXA2xxLCDState
, 2),
956 VMSTATE_UINT32_ARRAY(ovl1c
, PXA2xxLCDState
, 2),
957 VMSTATE_UINT32_ARRAY(ovl2c
, PXA2xxLCDState
, 2),
958 VMSTATE_UINT32(ccr
, PXA2xxLCDState
),
959 VMSTATE_UINT32(cmdcr
, PXA2xxLCDState
),
960 VMSTATE_UINT32(trgbr
, PXA2xxLCDState
),
961 VMSTATE_UINT32(tcr
, PXA2xxLCDState
),
962 VMSTATE_UINT32(liidr
, PXA2xxLCDState
),
963 VMSTATE_UINT8(bscntr
, PXA2xxLCDState
),
964 VMSTATE_STRUCT_ARRAY(dma_ch
, PXA2xxLCDState
, 7, 0,
965 vmstate_dma_channel
, struct DMAChannel
),
966 VMSTATE_END_OF_LIST()
971 #include "pxa2xx_template.h"
973 #include "pxa2xx_template.h"
975 #include "pxa2xx_template.h"
977 #include "pxa2xx_template.h"
979 #include "pxa2xx_template.h"
981 PXA2xxLCDState
*pxa2xx_lcdc_init(MemoryRegion
*sysmem
,
982 target_phys_addr_t base
, qemu_irq irq
)
986 s
= (PXA2xxLCDState
*) g_malloc0(sizeof(PXA2xxLCDState
));
991 pxa2xx_lcdc_orientation(s
, graphic_rotate
);
993 memory_region_init_io(&s
->iomem
, &pxa2xx_lcdc_ops
, s
,
994 "pxa2xx-lcd-controller", 0x00100000);
995 memory_region_add_subregion(sysmem
, base
, &s
->iomem
);
997 s
->ds
= graphic_console_init(pxa2xx_update_display
,
998 pxa2xx_invalidate_display
,
999 pxa2xx_screen_dump
, NULL
, s
);
1001 switch (ds_get_bits_per_pixel(s
->ds
)) {
1006 s
->line_fn
[0] = pxa2xx_draw_fn_8
;
1007 s
->line_fn
[1] = pxa2xx_draw_fn_8t
;
1011 s
->line_fn
[0] = pxa2xx_draw_fn_15
;
1012 s
->line_fn
[1] = pxa2xx_draw_fn_15t
;
1016 s
->line_fn
[0] = pxa2xx_draw_fn_16
;
1017 s
->line_fn
[1] = pxa2xx_draw_fn_16t
;
1021 s
->line_fn
[0] = pxa2xx_draw_fn_24
;
1022 s
->line_fn
[1] = pxa2xx_draw_fn_24t
;
1026 s
->line_fn
[0] = pxa2xx_draw_fn_32
;
1027 s
->line_fn
[1] = pxa2xx_draw_fn_32t
;
1031 fprintf(stderr
, "%s: Bad color depth\n", __FUNCTION__
);
1035 vmstate_register(NULL
, 0, &vmstate_pxa2xx_lcdc
, s
);
1040 void pxa2xx_lcd_vsync_notifier(PXA2xxLCDState
*s
, qemu_irq handler
)
1042 s
->vsync_cb
= handler
;