2 * Base driver for Maxim MAX8925
4 * Copyright (C) 2009-2010 Marvell International Ltd.
5 * Haojian Zhuang <haojian.zhuang@marvell.com>
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
12 #include <linux/kernel.h>
13 #include <linux/module.h>
14 #include <linux/i2c.h>
15 #include <linux/irq.h>
16 #include <linux/interrupt.h>
17 #include <linux/platform_device.h>
18 #include <linux/mfd/core.h>
19 #include <linux/mfd/max8925.h>
21 static struct resource backlight_resources
[] = {
23 .name
= "max8925-backlight",
24 .start
= MAX8925_WLED_MODE_CNTL
,
25 .end
= MAX8925_WLED_CNTL
,
26 .flags
= IORESOURCE_IO
,
30 static struct mfd_cell backlight_devs
[] = {
32 .name
= "max8925-backlight",
34 .resources
= &backlight_resources
[0],
39 static struct resource touch_resources
[] = {
41 .name
= "max8925-tsc",
42 .start
= MAX8925_TSC_IRQ
,
43 .end
= MAX8925_ADC_RES_END
,
44 .flags
= IORESOURCE_IO
,
48 static struct mfd_cell touch_devs
[] = {
50 .name
= "max8925-touch",
52 .resources
= &touch_resources
[0],
57 static struct resource power_supply_resources
[] = {
59 .name
= "max8925-power",
60 .start
= MAX8925_CHG_IRQ1
,
61 .end
= MAX8925_CHG_IRQ1_MASK
,
62 .flags
= IORESOURCE_IO
,
66 static struct mfd_cell power_devs
[] = {
68 .name
= "max8925-power",
70 .resources
= &power_supply_resources
[0],
75 static struct resource rtc_resources
[] = {
77 .name
= "max8925-rtc",
78 .start
= MAX8925_RTC_IRQ
,
79 .end
= MAX8925_RTC_IRQ_MASK
,
80 .flags
= IORESOURCE_IO
,
84 static struct mfd_cell rtc_devs
[] = {
86 .name
= "max8925-rtc",
88 .resources
= &rtc_resources
[0],
93 static struct resource onkey_resources
[] = {
95 .name
= "max8925-onkey",
96 .start
= MAX8925_IRQ_GPM_SW_R
,
97 .end
= MAX8925_IRQ_GPM_SW_R
,
98 .flags
= IORESOURCE_IRQ
,
100 .name
= "max8925-onkey",
101 .start
= MAX8925_IRQ_GPM_SW_F
,
102 .end
= MAX8925_IRQ_GPM_SW_F
,
103 .flags
= IORESOURCE_IRQ
,
107 static struct mfd_cell onkey_devs
[] = {
109 .name
= "max8925-onkey",
111 .resources
= &onkey_resources
[0],
116 #define MAX8925_REG_RESOURCE(_start, _end) \
118 .start = MAX8925_##_start, \
119 .end = MAX8925_##_end, \
120 .flags = IORESOURCE_IO, \
123 static struct resource regulator_resources
[] = {
124 MAX8925_REG_RESOURCE(SDCTL1
, SDCTL1
),
125 MAX8925_REG_RESOURCE(SDCTL2
, SDCTL2
),
126 MAX8925_REG_RESOURCE(SDCTL3
, SDCTL3
),
127 MAX8925_REG_RESOURCE(LDOCTL1
, LDOCTL1
),
128 MAX8925_REG_RESOURCE(LDOCTL2
, LDOCTL2
),
129 MAX8925_REG_RESOURCE(LDOCTL3
, LDOCTL3
),
130 MAX8925_REG_RESOURCE(LDOCTL4
, LDOCTL4
),
131 MAX8925_REG_RESOURCE(LDOCTL5
, LDOCTL5
),
132 MAX8925_REG_RESOURCE(LDOCTL6
, LDOCTL6
),
133 MAX8925_REG_RESOURCE(LDOCTL7
, LDOCTL7
),
134 MAX8925_REG_RESOURCE(LDOCTL8
, LDOCTL8
),
135 MAX8925_REG_RESOURCE(LDOCTL9
, LDOCTL9
),
136 MAX8925_REG_RESOURCE(LDOCTL10
, LDOCTL10
),
137 MAX8925_REG_RESOURCE(LDOCTL11
, LDOCTL11
),
138 MAX8925_REG_RESOURCE(LDOCTL12
, LDOCTL12
),
139 MAX8925_REG_RESOURCE(LDOCTL13
, LDOCTL13
),
140 MAX8925_REG_RESOURCE(LDOCTL14
, LDOCTL14
),
141 MAX8925_REG_RESOURCE(LDOCTL15
, LDOCTL15
),
142 MAX8925_REG_RESOURCE(LDOCTL16
, LDOCTL16
),
143 MAX8925_REG_RESOURCE(LDOCTL17
, LDOCTL17
),
144 MAX8925_REG_RESOURCE(LDOCTL18
, LDOCTL18
),
145 MAX8925_REG_RESOURCE(LDOCTL19
, LDOCTL19
),
146 MAX8925_REG_RESOURCE(LDOCTL20
, LDOCTL20
),
149 #define MAX8925_REG_DEVS(_id) \
151 .name = "max8925-regulator", \
152 .num_resources = 1, \
153 .resources = ®ulator_resources[MAX8925_ID_##_id], \
154 .id = MAX8925_ID_##_id, \
157 static struct mfd_cell regulator_devs
[] = {
158 MAX8925_REG_DEVS(SD1
),
159 MAX8925_REG_DEVS(SD2
),
160 MAX8925_REG_DEVS(SD3
),
161 MAX8925_REG_DEVS(LDO1
),
162 MAX8925_REG_DEVS(LDO2
),
163 MAX8925_REG_DEVS(LDO3
),
164 MAX8925_REG_DEVS(LDO4
),
165 MAX8925_REG_DEVS(LDO5
),
166 MAX8925_REG_DEVS(LDO6
),
167 MAX8925_REG_DEVS(LDO7
),
168 MAX8925_REG_DEVS(LDO8
),
169 MAX8925_REG_DEVS(LDO9
),
170 MAX8925_REG_DEVS(LDO10
),
171 MAX8925_REG_DEVS(LDO11
),
172 MAX8925_REG_DEVS(LDO12
),
173 MAX8925_REG_DEVS(LDO13
),
174 MAX8925_REG_DEVS(LDO14
),
175 MAX8925_REG_DEVS(LDO15
),
176 MAX8925_REG_DEVS(LDO16
),
177 MAX8925_REG_DEVS(LDO17
),
178 MAX8925_REG_DEVS(LDO18
),
179 MAX8925_REG_DEVS(LDO19
),
180 MAX8925_REG_DEVS(LDO20
),
184 FLAGS_ADC
= 1, /* register in ADC component */
185 FLAGS_RTC
, /* register in RTC component */
188 struct max8925_irq_data
{
191 int enable
; /* enable or not */
192 int offs
; /* bit offset in mask register */
197 static struct max8925_irq_data max8925_irqs
[] = {
198 [MAX8925_IRQ_VCHG_DC_OVP
] = {
199 .reg
= MAX8925_CHG_IRQ1
,
200 .mask_reg
= MAX8925_CHG_IRQ1_MASK
,
203 [MAX8925_IRQ_VCHG_DC_F
] = {
204 .reg
= MAX8925_CHG_IRQ1
,
205 .mask_reg
= MAX8925_CHG_IRQ1_MASK
,
208 [MAX8925_IRQ_VCHG_DC_R
] = {
209 .reg
= MAX8925_CHG_IRQ1
,
210 .mask_reg
= MAX8925_CHG_IRQ1_MASK
,
213 [MAX8925_IRQ_VCHG_THM_OK_R
] = {
214 .reg
= MAX8925_CHG_IRQ2
,
215 .mask_reg
= MAX8925_CHG_IRQ2_MASK
,
218 [MAX8925_IRQ_VCHG_THM_OK_F
] = {
219 .reg
= MAX8925_CHG_IRQ2
,
220 .mask_reg
= MAX8925_CHG_IRQ2_MASK
,
223 [MAX8925_IRQ_VCHG_SYSLOW_F
] = {
224 .reg
= MAX8925_CHG_IRQ2
,
225 .mask_reg
= MAX8925_CHG_IRQ2_MASK
,
228 [MAX8925_IRQ_VCHG_SYSLOW_R
] = {
229 .reg
= MAX8925_CHG_IRQ2
,
230 .mask_reg
= MAX8925_CHG_IRQ2_MASK
,
233 [MAX8925_IRQ_VCHG_RST
] = {
234 .reg
= MAX8925_CHG_IRQ2
,
235 .mask_reg
= MAX8925_CHG_IRQ2_MASK
,
238 [MAX8925_IRQ_VCHG_DONE
] = {
239 .reg
= MAX8925_CHG_IRQ2
,
240 .mask_reg
= MAX8925_CHG_IRQ2_MASK
,
243 [MAX8925_IRQ_VCHG_TOPOFF
] = {
244 .reg
= MAX8925_CHG_IRQ2
,
245 .mask_reg
= MAX8925_CHG_IRQ2_MASK
,
248 [MAX8925_IRQ_VCHG_TMR_FAULT
] = {
249 .reg
= MAX8925_CHG_IRQ2
,
250 .mask_reg
= MAX8925_CHG_IRQ2_MASK
,
253 [MAX8925_IRQ_GPM_RSTIN
] = {
254 .reg
= MAX8925_ON_OFF_IRQ1
,
255 .mask_reg
= MAX8925_ON_OFF_IRQ1_MASK
,
258 [MAX8925_IRQ_GPM_MPL
] = {
259 .reg
= MAX8925_ON_OFF_IRQ1
,
260 .mask_reg
= MAX8925_ON_OFF_IRQ1_MASK
,
263 [MAX8925_IRQ_GPM_SW_3SEC
] = {
264 .reg
= MAX8925_ON_OFF_IRQ1
,
265 .mask_reg
= MAX8925_ON_OFF_IRQ1_MASK
,
268 [MAX8925_IRQ_GPM_EXTON_F
] = {
269 .reg
= MAX8925_ON_OFF_IRQ1
,
270 .mask_reg
= MAX8925_ON_OFF_IRQ1_MASK
,
273 [MAX8925_IRQ_GPM_EXTON_R
] = {
274 .reg
= MAX8925_ON_OFF_IRQ1
,
275 .mask_reg
= MAX8925_ON_OFF_IRQ1_MASK
,
278 [MAX8925_IRQ_GPM_SW_1SEC
] = {
279 .reg
= MAX8925_ON_OFF_IRQ1
,
280 .mask_reg
= MAX8925_ON_OFF_IRQ1_MASK
,
283 [MAX8925_IRQ_GPM_SW_F
] = {
284 .reg
= MAX8925_ON_OFF_IRQ1
,
285 .mask_reg
= MAX8925_ON_OFF_IRQ1_MASK
,
288 [MAX8925_IRQ_GPM_SW_R
] = {
289 .reg
= MAX8925_ON_OFF_IRQ1
,
290 .mask_reg
= MAX8925_ON_OFF_IRQ1_MASK
,
293 [MAX8925_IRQ_GPM_SYSCKEN_F
] = {
294 .reg
= MAX8925_ON_OFF_IRQ2
,
295 .mask_reg
= MAX8925_ON_OFF_IRQ2_MASK
,
298 [MAX8925_IRQ_GPM_SYSCKEN_R
] = {
299 .reg
= MAX8925_ON_OFF_IRQ2
,
300 .mask_reg
= MAX8925_ON_OFF_IRQ2_MASK
,
303 [MAX8925_IRQ_RTC_ALARM1
] = {
304 .reg
= MAX8925_RTC_IRQ
,
305 .mask_reg
= MAX8925_RTC_IRQ_MASK
,
309 [MAX8925_IRQ_RTC_ALARM0
] = {
310 .reg
= MAX8925_RTC_IRQ
,
311 .mask_reg
= MAX8925_RTC_IRQ_MASK
,
315 [MAX8925_IRQ_TSC_STICK
] = {
316 .reg
= MAX8925_TSC_IRQ
,
317 .mask_reg
= MAX8925_TSC_IRQ_MASK
,
322 [MAX8925_IRQ_TSC_NSTICK
] = {
323 .reg
= MAX8925_TSC_IRQ
,
324 .mask_reg
= MAX8925_TSC_IRQ_MASK
,
331 static inline struct max8925_irq_data
*irq_to_max8925(struct max8925_chip
*chip
,
334 return &max8925_irqs
[irq
- chip
->irq_base
];
337 static irqreturn_t
max8925_irq(int irq
, void *data
)
339 struct max8925_chip
*chip
= data
;
340 struct max8925_irq_data
*irq_data
;
341 struct i2c_client
*i2c
;
342 int read_reg
= -1, value
= 0;
345 for (i
= 0; i
< ARRAY_SIZE(max8925_irqs
); i
++) {
346 irq_data
= &max8925_irqs
[i
];
347 /* TSC IRQ should be serviced in max8925_tsc_irq() */
348 if (irq_data
->tsc_irq
)
350 if (irq_data
->flags
== FLAGS_RTC
)
352 else if (irq_data
->flags
== FLAGS_ADC
)
356 if (read_reg
!= irq_data
->reg
) {
357 read_reg
= irq_data
->reg
;
358 value
= max8925_reg_read(i2c
, irq_data
->reg
);
360 if (value
& irq_data
->enable
)
361 handle_nested_irq(chip
->irq_base
+ i
);
366 static irqreturn_t
max8925_tsc_irq(int irq
, void *data
)
368 struct max8925_chip
*chip
= data
;
369 struct max8925_irq_data
*irq_data
;
370 struct i2c_client
*i2c
;
371 int read_reg
= -1, value
= 0;
374 for (i
= 0; i
< ARRAY_SIZE(max8925_irqs
); i
++) {
375 irq_data
= &max8925_irqs
[i
];
376 /* non TSC IRQ should be serviced in max8925_irq() */
377 if (!irq_data
->tsc_irq
)
379 if (irq_data
->flags
== FLAGS_RTC
)
381 else if (irq_data
->flags
== FLAGS_ADC
)
385 if (read_reg
!= irq_data
->reg
) {
386 read_reg
= irq_data
->reg
;
387 value
= max8925_reg_read(i2c
, irq_data
->reg
);
389 if (value
& irq_data
->enable
)
390 handle_nested_irq(chip
->irq_base
+ i
);
395 static void max8925_irq_lock(struct irq_data
*data
)
397 struct max8925_chip
*chip
= irq_data_get_irq_chip_data(data
);
399 mutex_lock(&chip
->irq_lock
);
402 static void max8925_irq_sync_unlock(struct irq_data
*data
)
404 struct max8925_chip
*chip
= irq_data_get_irq_chip_data(data
);
405 struct max8925_irq_data
*irq_data
;
406 static unsigned char cache_chg
[2] = {0xff, 0xff};
407 static unsigned char cache_on
[2] = {0xff, 0xff};
408 static unsigned char cache_rtc
= 0xff, cache_tsc
= 0xff;
409 unsigned char irq_chg
[2], irq_on
[2];
410 unsigned char irq_rtc
, irq_tsc
;
413 /* Load cached value. In initial, all IRQs are masked */
414 irq_chg
[0] = cache_chg
[0];
415 irq_chg
[1] = cache_chg
[1];
416 irq_on
[0] = cache_on
[0];
417 irq_on
[1] = cache_on
[1];
420 for (i
= 0; i
< ARRAY_SIZE(max8925_irqs
); i
++) {
421 irq_data
= &max8925_irqs
[i
];
422 /* 1 -- disable, 0 -- enable */
423 switch (irq_data
->mask_reg
) {
424 case MAX8925_CHG_IRQ1_MASK
:
425 irq_chg
[0] &= ~irq_data
->enable
;
427 case MAX8925_CHG_IRQ2_MASK
:
428 irq_chg
[1] &= ~irq_data
->enable
;
430 case MAX8925_ON_OFF_IRQ1_MASK
:
431 irq_on
[0] &= ~irq_data
->enable
;
433 case MAX8925_ON_OFF_IRQ2_MASK
:
434 irq_on
[1] &= ~irq_data
->enable
;
436 case MAX8925_RTC_IRQ_MASK
:
437 irq_rtc
&= ~irq_data
->enable
;
439 case MAX8925_TSC_IRQ_MASK
:
440 irq_tsc
&= ~irq_data
->enable
;
443 dev_err(chip
->dev
, "wrong IRQ\n");
447 /* update mask into registers */
448 if (cache_chg
[0] != irq_chg
[0]) {
449 cache_chg
[0] = irq_chg
[0];
450 max8925_reg_write(chip
->i2c
, MAX8925_CHG_IRQ1_MASK
,
453 if (cache_chg
[1] != irq_chg
[1]) {
454 cache_chg
[1] = irq_chg
[1];
455 max8925_reg_write(chip
->i2c
, MAX8925_CHG_IRQ2_MASK
,
458 if (cache_on
[0] != irq_on
[0]) {
459 cache_on
[0] = irq_on
[0];
460 max8925_reg_write(chip
->i2c
, MAX8925_ON_OFF_IRQ1_MASK
,
463 if (cache_on
[1] != irq_on
[1]) {
464 cache_on
[1] = irq_on
[1];
465 max8925_reg_write(chip
->i2c
, MAX8925_ON_OFF_IRQ2_MASK
,
468 if (cache_rtc
!= irq_rtc
) {
470 max8925_reg_write(chip
->rtc
, MAX8925_RTC_IRQ_MASK
, irq_rtc
);
472 if (cache_tsc
!= irq_tsc
) {
474 max8925_reg_write(chip
->adc
, MAX8925_TSC_IRQ_MASK
, irq_tsc
);
477 mutex_unlock(&chip
->irq_lock
);
480 static void max8925_irq_enable(struct irq_data
*data
)
482 struct max8925_chip
*chip
= irq_data_get_irq_chip_data(data
);
483 max8925_irqs
[data
->irq
- chip
->irq_base
].enable
484 = max8925_irqs
[data
->irq
- chip
->irq_base
].offs
;
487 static void max8925_irq_disable(struct irq_data
*data
)
489 struct max8925_chip
*chip
= irq_data_get_irq_chip_data(data
);
490 max8925_irqs
[data
->irq
- chip
->irq_base
].enable
= 0;
493 static struct irq_chip max8925_irq_chip
= {
495 .irq_bus_lock
= max8925_irq_lock
,
496 .irq_bus_sync_unlock
= max8925_irq_sync_unlock
,
497 .irq_enable
= max8925_irq_enable
,
498 .irq_disable
= max8925_irq_disable
,
501 static int max8925_irq_init(struct max8925_chip
*chip
, int irq
,
502 struct max8925_platform_data
*pdata
)
504 unsigned long flags
= IRQF_TRIGGER_FALLING
| IRQF_ONESHOT
;
508 if (!pdata
|| !pdata
->irq_base
) {
509 dev_warn(chip
->dev
, "No interrupt support on IRQ base\n");
512 /* clear all interrupts */
513 max8925_reg_read(chip
->i2c
, MAX8925_CHG_IRQ1
);
514 max8925_reg_read(chip
->i2c
, MAX8925_CHG_IRQ2
);
515 max8925_reg_read(chip
->i2c
, MAX8925_ON_OFF_IRQ1
);
516 max8925_reg_read(chip
->i2c
, MAX8925_ON_OFF_IRQ2
);
517 max8925_reg_read(chip
->rtc
, MAX8925_RTC_IRQ
);
518 max8925_reg_read(chip
->adc
, MAX8925_TSC_IRQ
);
519 /* mask all interrupts except for TSC */
520 max8925_reg_write(chip
->rtc
, MAX8925_ALARM0_CNTL
, 0);
521 max8925_reg_write(chip
->rtc
, MAX8925_ALARM1_CNTL
, 0);
522 max8925_reg_write(chip
->i2c
, MAX8925_CHG_IRQ1_MASK
, 0xff);
523 max8925_reg_write(chip
->i2c
, MAX8925_CHG_IRQ2_MASK
, 0xff);
524 max8925_reg_write(chip
->i2c
, MAX8925_ON_OFF_IRQ1_MASK
, 0xff);
525 max8925_reg_write(chip
->i2c
, MAX8925_ON_OFF_IRQ2_MASK
, 0xff);
526 max8925_reg_write(chip
->rtc
, MAX8925_RTC_IRQ_MASK
, 0xff);
528 mutex_init(&chip
->irq_lock
);
529 chip
->core_irq
= irq
;
530 chip
->irq_base
= pdata
->irq_base
;
532 /* register with genirq */
533 for (i
= 0; i
< ARRAY_SIZE(max8925_irqs
); i
++) {
534 __irq
= i
+ chip
->irq_base
;
535 irq_set_chip_data(__irq
, chip
);
536 irq_set_chip_and_handler(__irq
, &max8925_irq_chip
,
538 irq_set_nested_thread(__irq
, 1);
540 set_irq_flags(__irq
, IRQF_VALID
);
542 irq_set_noprobe(__irq
);
546 dev_warn(chip
->dev
, "No interrupt support on core IRQ\n");
550 ret
= request_threaded_irq(irq
, NULL
, max8925_irq
, flags
,
553 dev_err(chip
->dev
, "Failed to request core IRQ: %d\n", ret
);
558 /* mask TSC interrupt */
559 max8925_reg_write(chip
->adc
, MAX8925_TSC_IRQ_MASK
, 0x0f);
561 if (!pdata
->tsc_irq
) {
562 dev_warn(chip
->dev
, "No interrupt support on TSC IRQ\n");
565 chip
->tsc_irq
= pdata
->tsc_irq
;
567 ret
= request_threaded_irq(chip
->tsc_irq
, NULL
, max8925_tsc_irq
,
568 flags
, "max8925-tsc", chip
);
570 dev_err(chip
->dev
, "Failed to request TSC IRQ: %d\n", ret
);
576 int __devinit
max8925_device_init(struct max8925_chip
*chip
,
577 struct max8925_platform_data
*pdata
)
581 max8925_irq_init(chip
, chip
->i2c
->irq
, pdata
);
583 if (pdata
&& (pdata
->power
|| pdata
->touch
)) {
584 /* enable ADC to control internal reference */
585 max8925_set_bits(chip
->i2c
, MAX8925_RESET_CNFG
, 1, 1);
586 /* enable internal reference for ADC */
587 max8925_set_bits(chip
->adc
, MAX8925_TSC_CNFG1
, 3, 2);
588 /* check for internal reference IRQ */
590 ret
= max8925_reg_read(chip
->adc
, MAX8925_TSC_IRQ
);
591 } while (ret
& MAX8925_NREF_OK
);
592 /* enaable ADC scheduler, interval is 1 second */
593 max8925_set_bits(chip
->adc
, MAX8925_ADC_SCHED
, 3, 2);
596 /* enable Momentary Power Loss */
597 max8925_set_bits(chip
->rtc
, MAX8925_MPL_CNTL
, 1 << 4, 1 << 4);
599 ret
= mfd_add_devices(chip
->dev
, 0, &rtc_devs
[0],
600 ARRAY_SIZE(rtc_devs
),
601 &rtc_resources
[0], 0);
603 dev_err(chip
->dev
, "Failed to add rtc subdev\n");
607 ret
= mfd_add_devices(chip
->dev
, 0, &onkey_devs
[0],
608 ARRAY_SIZE(onkey_devs
),
609 &onkey_resources
[0], 0);
611 dev_err(chip
->dev
, "Failed to add onkey subdev\n");
616 ret
= mfd_add_devices(chip
->dev
, 0, ®ulator_devs
[0],
617 ARRAY_SIZE(regulator_devs
),
618 ®ulator_resources
[0], 0);
620 dev_err(chip
->dev
, "Failed to add regulator subdev\n");
625 if (pdata
&& pdata
->backlight
) {
626 ret
= mfd_add_devices(chip
->dev
, 0, &backlight_devs
[0],
627 ARRAY_SIZE(backlight_devs
),
628 &backlight_resources
[0], 0);
630 dev_err(chip
->dev
, "Failed to add backlight subdev\n");
635 if (pdata
&& pdata
->power
) {
636 ret
= mfd_add_devices(chip
->dev
, 0, &power_devs
[0],
637 ARRAY_SIZE(power_devs
),
638 &power_supply_resources
[0], 0);
640 dev_err(chip
->dev
, "Failed to add power supply "
646 if (pdata
&& pdata
->touch
) {
647 ret
= mfd_add_devices(chip
->dev
, 0, &touch_devs
[0],
648 ARRAY_SIZE(touch_devs
),
649 &touch_resources
[0], 0);
651 dev_err(chip
->dev
, "Failed to add touch subdev\n");
658 mfd_remove_devices(chip
->dev
);
663 void __devexit
max8925_device_exit(struct max8925_chip
*chip
)
666 free_irq(chip
->core_irq
, chip
);
668 free_irq(chip
->tsc_irq
, chip
);
669 mfd_remove_devices(chip
->dev
);
673 MODULE_DESCRIPTION("PMIC Driver for Maxim MAX8925");
674 MODULE_AUTHOR("Haojian Zhuang <haojian.zhuang@marvell.com");
675 MODULE_LICENSE("GPL");