add 'flash list', rewrite 'flash banks'
[openocd/ztw.git] / contrib / libdcc / dcc_stdio.c
blob08a49abf1b82de1cebecbf9d4a2427b361d84d91
1 /***************************************************************************
2 * Copyright (C) 2008 by Dominic Rath *
3 * Dominic.Rath@gmx.de *
4 * Copyright (C) 2008 by Spencer Oliver *
5 * spen@spen-soft.co.uk *
6 * Copyright (C) 2008 by Frederik Kriewtz *
7 * frederik@kriewitz.eu *
8 * *
9 * This program is free software; you can redistribute it and/or modify *
10 * it under the terms of the GNU General Public License as published by *
11 * the Free Software Foundation; either version 2 of the License, or *
12 * (at your option) any later version. *
13 * *
14 * This program is distributed in the hope that it will be useful, *
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
17 * GNU General Public License for more details. *
18 * *
19 * You should have received a copy of the GNU General Public License *
20 * along with this program; if not, write to the *
21 * Free Software Foundation, Inc., *
22 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
23 ***************************************************************************/
25 #include "dcc_stdio.h"
27 #define TARGET_REQ_TRACEMSG 0x00
28 #define TARGET_REQ_DEBUGMSG_ASCII 0x01
29 #define TARGET_REQ_DEBUGMSG_HEXMSG(size) (0x01 | ((size & 0xff) << 8))
30 #define TARGET_REQ_DEBUGCHAR 0x02
32 #if defined(__ARM_ARCH_7M__)
34 /* we use the cortex_m3 DCRDR reg to simulate a arm7_9 dcc channel
35 * DCRDR[7:0] is used by target for status
36 * DCRDR[15:8] is used by target for write buffer
37 * DCRDR[23:16] is used for by host for status
38 * DCRDR[31:24] is used for by host for write buffer */
40 #define NVIC_DBG_DATA_R (*((volatile unsigned short *)0xE000EDF8))
42 #define BUSY 1
44 void dbg_write(unsigned long dcc_data)
46 int len = 4;
48 while (len--)
50 /* wait for data ready */
51 while (NVIC_DBG_DATA_R & BUSY);
53 /* write our data and set write flag - tell host there is data*/
54 NVIC_DBG_DATA_R = (unsigned short)(((dcc_data & 0xff) << 8) | BUSY);
55 dcc_data >>= 8;
59 #elif defined(__ARM_ARCH_4T__) || defined(__ARM_ARCH_5TE__) || defined(__ARM_ARCH_5T__)
61 void dbg_write(unsigned long dcc_data)
63 unsigned long dcc_status;
65 do {
66 asm volatile("mrc p14, 0, %0, c0, c0" : "=r" (dcc_status));
67 } while (dcc_status & 0x2);
69 asm volatile("mcr p14, 0, %0, c1, c0" : : "r" (dcc_data));
72 #else
73 #error unsupported target
74 #endif
76 void dbg_trace_point(unsigned long number)
78 dbg_write(TARGET_REQ_TRACEMSG | (number << 8));
81 void dbg_write_u32(const unsigned long *val, long len)
83 dbg_write(TARGET_REQ_DEBUGMSG_HEXMSG(4) | ((len & 0xffff) << 16));
85 while (len > 0)
87 dbg_write(*val);
89 val++;
90 len--;
94 void dbg_write_u16(const unsigned short *val, long len)
96 unsigned long dcc_data;
98 dbg_write(TARGET_REQ_DEBUGMSG_HEXMSG(2) | ((len & 0xffff) << 16));
100 while (len > 0)
102 dcc_data = val[0]
103 | ((len > 1) ? val[1] << 16: 0x0000);
105 dbg_write(dcc_data);
107 val += 2;
108 len -= 2;
112 void dbg_write_u8(const unsigned char *val, long len)
114 unsigned long dcc_data;
116 dbg_write(TARGET_REQ_DEBUGMSG_HEXMSG(1) | ((len & 0xffff) << 16));
118 while (len > 0)
120 dcc_data = val[0]
121 | ((len > 1) ? val[1] << 8 : 0x00)
122 | ((len > 2) ? val[2] << 16 : 0x00)
123 | ((len > 3) ? val[3] << 24 : 0x00);
125 dbg_write(dcc_data);
127 val += 4;
128 len -= 4;
132 void dbg_write_str(const char *msg)
134 long len;
135 unsigned long dcc_data;
137 for (len = 0; msg[len] && (len < 65536); len++);
139 dbg_write(TARGET_REQ_DEBUGMSG_ASCII | ((len & 0xffff) << 16));
141 while (len > 0)
143 dcc_data = msg[0]
144 | ((len > 1) ? msg[1] << 8 : 0x00)
145 | ((len > 2) ? msg[2] << 16 : 0x00)
146 | ((len > 3) ? msg[3] << 24 : 0x00);
147 dbg_write(dcc_data);
149 msg += 4;
150 len -= 4;
154 void dbg_write_char(char msg)
156 dbg_write(TARGET_REQ_DEBUGCHAR | ((msg & 0xff) << 16));