1 /***************************************************************************
2 * Copyright (C) 2005 by Dominic Rath *
3 * Dominic.Rath@gmx.de *
5 * Copyright (C) 2006 by Magnus Lundin *
8 * Copyright (C) 2008 by Spencer Oliver *
9 * spen@spen-soft.co.uk *
11 * This program is free software; you can redistribute it and/or modify *
12 * it under the terms of the GNU General Public License as published by *
13 * the Free Software Foundation; either version 2 of the License, or *
14 * (at your option) any later version. *
16 * This program is distributed in the hope that it will be useful, *
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
19 * GNU General Public License for more details. *
21 * You should have received a copy of the GNU General Public License *
22 * along with this program; if not, write to the *
23 * Free Software Foundation, Inc., *
24 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
25 ***************************************************************************/
32 #define CORTEX_M3_COMMON_MAGIC 0x1A451A45
34 #define SYSTEM_CONTROL_BASE 0x400FE000
36 #define CPUID 0xE000ED00
37 /* Debug Control Block */
38 #define DCB_DHCSR 0xE000EDF0
39 #define DCB_DCRSR 0xE000EDF4
40 #define DCB_DCRDR 0xE000EDF8
41 #define DCB_DEMCR 0xE000EDFC
43 #define DCRSR_WnR (1 << 16)
45 #define DWT_CTRL 0xE0001000
46 #define DWT_CYCCNT 0xE0001004
47 #define DWT_COMP0 0xE0001020
48 #define DWT_MASK0 0xE0001024
49 #define DWT_FUNCTION0 0xE0001028
51 #define FP_CTRL 0xE0002000
52 #define FP_REMAP 0xE0002004
53 #define FP_COMP0 0xE0002008
54 #define FP_COMP1 0xE000200C
55 #define FP_COMP2 0xE0002010
56 #define FP_COMP3 0xE0002014
57 #define FP_COMP4 0xE0002018
58 #define FP_COMP5 0xE000201C
59 #define FP_COMP6 0xE0002020
60 #define FP_COMP7 0xE0002024
62 #define FPU_CPACR 0xE000ED88
63 #define FPU_FPCCR 0xE000EF34
64 #define FPU_FPCAR 0xE000EF38
65 #define FPU_FPDSCR 0xE000EF3C
67 /* DCB_DHCSR bit and field definitions */
68 #define DBGKEY (0xA05F << 16)
69 #define C_DEBUGEN (1 << 0)
70 #define C_HALT (1 << 1)
71 #define C_STEP (1 << 2)
72 #define C_MASKINTS (1 << 3)
73 #define S_REGRDY (1 << 16)
74 #define S_HALT (1 << 17)
75 #define S_SLEEP (1 << 18)
76 #define S_LOCKUP (1 << 19)
77 #define S_RETIRE_ST (1 << 24)
78 #define S_RESET_ST (1 << 25)
80 /* DCB_DEMCR bit and field definitions */
81 #define TRCENA (1 << 24)
82 #define VC_HARDERR (1 << 10)
83 #define VC_INTERR (1 << 9)
84 #define VC_BUSERR (1 << 8)
85 #define VC_STATERR (1 << 7)
86 #define VC_CHKERR (1 << 6)
87 #define VC_NOCPERR (1 << 5)
88 #define VC_MMERR (1 << 4)
89 #define VC_CORERESET (1 << 0)
91 #define NVIC_ICTR 0xE000E004
92 #define NVIC_ISE0 0xE000E100
93 #define NVIC_ICSR 0xE000ED04
94 #define NVIC_AIRCR 0xE000ED0C
95 #define NVIC_SHCSR 0xE000ED24
96 #define NVIC_CFSR 0xE000ED28
97 #define NVIC_MMFSRb 0xE000ED28
98 #define NVIC_BFSRb 0xE000ED29
99 #define NVIC_USFSRh 0xE000ED2A
100 #define NVIC_HFSR 0xE000ED2C
101 #define NVIC_DFSR 0xE000ED30
102 #define NVIC_MMFAR 0xE000ED34
103 #define NVIC_BFAR 0xE000ED38
105 /* NVIC_AIRCR bits */
106 #define AIRCR_VECTKEY (0x5FA << 16)
107 #define AIRCR_SYSRESETREQ (1 << 2)
108 #define AIRCR_VECTCLRACTIVE (1 << 1)
109 #define AIRCR_VECTRESET (1 << 0)
110 /* NVIC_SHCSR bits */
111 #define SHCSR_BUSFAULTENA (1 << 17)
113 #define DFSR_HALTED 1
115 #define DFSR_DWTTRAP 4
116 #define DFSR_VCATCH 8
119 #define FPCR_LITERAL 1
120 #define FPCR_REPLACE_REMAP (0 << 30)
121 #define FPCR_REPLACE_BKPT_LOW (1 << 30)
122 #define FPCR_REPLACE_BKPT_HIGH (2 << 30)
123 #define FPCR_REPLACE_BKPT_BOTH (3 << 30)
125 struct cortex_m3_fp_comparator
{
129 uint32_t fpcr_address
;
132 struct cortex_m3_dwt_comparator
{
137 uint32_t dwt_comparator_address
;
140 enum cortex_m3_soft_reset_config
{
141 CORTEX_M3_RESET_SYSRESETREQ
,
142 CORTEX_M3_RESET_VECTRESET
,
145 enum cortex_m3_isrmasking_mode
{
146 CORTEX_M3_ISRMASK_AUTO
,
147 CORTEX_M3_ISRMASK_OFF
,
148 CORTEX_M3_ISRMASK_ON
,
151 struct cortex_m3_common
{
153 struct arm_jtag jtag_info
;
155 /* Context information */
157 uint32_t nvic_dfsr
; /* Debug Fault Status Register - shows reason for debug halt */
158 uint32_t nvic_icsr
; /* Interrupt Control State Register - shows active and pending IRQ */
160 /* Flash Patch and Breakpoint (FPB) */
163 int fp_code_available
;
166 struct cortex_m3_fp_comparator
*fp_comparator_list
;
168 /* Data Watchpoint and Trace (DWT) */
170 int dwt_comp_available
;
171 struct cortex_m3_dwt_comparator
*dwt_comparator_list
;
172 struct reg_cache
*dwt_cache
;
174 enum cortex_m3_soft_reset_config soft_reset_config
;
176 enum cortex_m3_isrmasking_mode isrmasking_mode
;
178 struct armv7m_common armv7m
;
181 static inline struct cortex_m3_common
*
182 target_to_cm3(struct target
*target
)
184 return container_of(target
->arch_info
,
185 struct cortex_m3_common
, armv7m
);
188 int cortex_m3_examine(struct target
*target
);
189 int cortex_m3_set_breakpoint(struct target
*target
, struct breakpoint
*breakpoint
);
190 int cortex_m3_unset_breakpoint(struct target
*target
, struct breakpoint
*breakpoint
);
191 int cortex_m3_add_breakpoint(struct target
*target
, struct breakpoint
*breakpoint
);
192 int cortex_m3_remove_breakpoint(struct target
*target
, struct breakpoint
*breakpoint
);
193 int cortex_m3_set_watchpoint(struct target
*target
, struct watchpoint
*watchpoint
);
194 int cortex_m3_unset_watchpoint(struct target
*target
, struct watchpoint
*watchpoint
);
195 int cortex_m3_add_watchpoint(struct target
*target
, struct watchpoint
*watchpoint
);
196 int cortex_m3_remove_watchpoint(struct target
*target
, struct watchpoint
*watchpoint
);
197 void cortex_m3_enable_breakpoints(struct target
*target
);
198 void cortex_m3_enable_watchpoints(struct target
*target
);
199 void cortex_m3_dwt_setup(struct cortex_m3_common
*cm3
, struct target
*target
);
201 #endif /* CORTEX_M3_H */