1 /***************************************************************************
2 * Copyright (C) 2009 by David Brownell *
4 * This program is free software; you can redistribute it and/or modify *
5 * it under the terms of the GNU General Public License as published by *
6 * the Free Software Foundation; either version 2 of the License, or *
7 * (at your option) any later version. *
9 * This program is distributed in the hope that it will be useful, *
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
12 * GNU General Public License for more details. *
14 * You should have received a copy of the GNU General Public License *
15 * along with this program; if not, write to the *
16 * Free Software Foundation, Inc., *
17 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
18 ***************************************************************************/
22 #include "arm_adi_v5.h"
24 #include "armv4_5_mmu.h"
25 #include "armv4_5_cache.h"
35 #define ARMV7_COMMON_MAGIC 0x0A450999
37 /* VA to PA translation operations opc2 values*/
49 struct arm armv4_5_common
;
51 struct reg_cache
*core_cache
;
61 /* Cache and Memory Management Unit */
62 struct armv4_5_mmu_common armv4_5_mmu
;
64 int (*examine_debug_reason
)(struct target
*target
);
65 void (*post_debug_entry
)(struct target
*target
);
67 void (*pre_restore_context
)(struct target
*target
);
70 static inline struct armv7a_common
*
71 target_to_armv7a(struct target
*target
)
73 return container_of(target
->arch_info
, struct armv7a_common
,
77 /* register offsets from armv7a.debug_base */
79 /* See ARMv7a arch spec section C10.2 */
80 #define CPUDBG_DIDR 0x000
82 /* See ARMv7a arch spec section C10.3 */
83 #define CPUDBG_WFAR 0x018
84 /* PCSR at 0x084 -or- 0x0a0 -or- both ... based on flags in DIDR */
85 #define CPUDBG_DSCR 0x088
86 #define CPUDBG_DRCR 0x090
87 #define CPUDBG_PRCR 0x310
88 #define CPUDBG_PRSR 0x314
90 /* See ARMv7a arch spec section C10.4 */
91 #define CPUDBG_DTRRX 0x080
92 #define CPUDBG_ITR 0x084
93 #define CPUDBG_DTRTX 0x08c
95 /* See ARMv7a arch spec section C10.5 */
96 #define CPUDBG_BVR_BASE 0x100
97 #define CPUDBG_BCR_BASE 0x140
98 #define CPUDBG_WVR_BASE 0x180
99 #define CPUDBG_WCR_BASE 0x1C0
100 #define CPUDBG_VCR 0x01C
102 /* See ARMv7a arch spec section C10.6 */
103 #define CPUDBG_OSLAR 0x300
104 #define CPUDBG_OSLSR 0x304
105 #define CPUDBG_OSSRR 0x308
106 #define CPUDBG_ECR 0x024
108 /* See ARMv7a arch spec section C10.7 */
109 #define CPUDBG_DSCCR 0x028
111 /* See ARMv7a arch spec section C10.8 */
112 #define CPUDBG_AUTHSTATUS 0xFB8
114 int armv7a_arch_state(struct target
*target
);
115 struct reg_cache
*armv7a_build_reg_cache(struct target
*target
,
116 struct armv7a_common
*armv7a_common
);
117 int armv7a_init_arch_info(struct target
*target
, struct armv7a_common
*armv7a
);
119 extern const struct command_registration armv7a_command_handlers
[];
121 #endif /* ARMV4_5_H */