target files shouldn't #include <target/...h>
[openocd/cederom.git] / src / target / embeddedice.h
blobcd48ce69713f457475d9e7f070afd4c07bf940f3
1 /***************************************************************************
2 * Copyright (C) 2005, 2006 by Dominic Rath *
3 * Dominic.Rath@gmx.de *
4 * *
5 * Copyright (C) 2007,2008 Øyvind Harboe *
6 * oyvind.harboe@zylin.com *
7 * *
8 * Copyright (C) 2008 by Spencer Oliver *
9 * spen@spen-soft.co.uk *
10 * *
11 * This program is free software; you can redistribute it and/or modify *
12 * it under the terms of the GNU General Public License as published by *
13 * the Free Software Foundation; either version 2 of the License, or *
14 * (at your option) any later version. *
15 * *
16 * This program is distributed in the hope that it will be useful, *
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
19 * GNU General Public License for more details. *
20 * *
21 * You should have received a copy of the GNU General Public License *
22 * along with this program; if not, write to the *
23 * Free Software Foundation, Inc., *
24 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
25 ***************************************************************************/
26 #ifndef EMBEDDED_ICE_H
27 #define EMBEDDED_ICE_H
29 #include "arm7_9_common.h"
31 enum
33 EICE_DBG_CTRL = 0,
34 EICE_DBG_STAT = 1,
35 EICE_COMMS_CTRL = 2,
36 EICE_COMMS_DATA = 3,
37 EICE_W0_ADDR_VALUE = 4,
38 EICE_W0_ADDR_MASK = 5,
39 EICE_W0_DATA_VALUE = 6,
40 EICE_W0_DATA_MASK = 7,
41 EICE_W0_CONTROL_VALUE = 8,
42 EICE_W0_CONTROL_MASK = 9,
43 EICE_W1_ADDR_VALUE = 10,
44 EICE_W1_ADDR_MASK = 11,
45 EICE_W1_DATA_VALUE = 12,
46 EICE_W1_DATA_MASK = 13,
47 EICE_W1_CONTROL_VALUE = 14,
48 EICE_W1_CONTROL_MASK = 15,
49 EICE_VEC_CATCH = 16
52 enum
54 EICE_DBG_CONTROL_ICEDIS = 5,
55 EICE_DBG_CONTROL_MONEN = 4,
56 EICE_DBG_CONTROL_INTDIS = 2,
57 EICE_DBG_CONTROL_DBGRQ = 1,
58 EICE_DBG_CONTROL_DBGACK = 0,
61 enum
63 EICE_DBG_STATUS_IJBIT = 5,
64 EICE_DBG_STATUS_ITBIT = 4,
65 EICE_DBG_STATUS_SYSCOMP = 3,
66 EICE_DBG_STATUS_IFEN = 2,
67 EICE_DBG_STATUS_DBGRQ = 1,
68 EICE_DBG_STATUS_DBGACK = 0
71 enum
73 EICE_W_CTRL_ENABLE = 0x100,
74 EICE_W_CTRL_RANGE = 0x80,
75 EICE_W_CTRL_CHAIN = 0x40,
76 EICE_W_CTRL_EXTERN = 0x20,
77 EICE_W_CTRL_nTRANS = 0x10,
78 EICE_W_CTRL_nOPC = 0x8,
79 EICE_W_CTRL_MAS = 0x6,
80 EICE_W_CTRL_ITBIT = 0x2,
81 EICE_W_CTRL_nRW = 0x1
84 enum
86 EICE_COMM_CTRL_WBIT = 1,
87 EICE_COMM_CTRL_RBIT = 0
90 struct embeddedice_reg
92 int addr;
93 struct arm_jtag *jtag_info;
96 struct reg_cache* embeddedice_build_reg_cache(struct target *target,
97 struct arm7_9_common *arm7_9);
99 int embeddedice_setup(struct target *target);
101 int embeddedice_read_reg(struct reg *reg);
102 int embeddedice_read_reg_w_check(struct reg *reg,
103 uint8_t* check_value, uint8_t* check_mask);
105 void embeddedice_write_reg(struct reg *reg, uint32_t value);
106 void embeddedice_store_reg(struct reg *reg);
108 void embeddedice_set_reg(struct reg *reg, uint32_t value);
109 int embeddedice_set_reg_w_exec(struct reg *reg, uint8_t *buf);
111 int embeddedice_receive(struct arm_jtag *jtag_info, uint32_t *data, uint32_t size);
112 int embeddedice_send(struct arm_jtag *jtag_info, uint32_t *data, uint32_t size);
114 int embeddedice_handshake(struct arm_jtag *jtag_info, int hsbit, uint32_t timeout);
116 /* If many embeddedice_write_reg() follow eachother, then the >1 invocations can be this faster version of
117 * embeddedice_write_reg
119 static __inline__ void embeddedice_write_reg_inner(struct jtag_tap *tap, int reg_addr, uint32_t value)
121 static const int embeddedice_num_bits[] = {32, 6};
122 uint32_t values[2];
124 values[0] = value;
125 values[1] = (1 << 5) | reg_addr;
127 jtag_add_dr_out(tap,
129 embeddedice_num_bits,
130 values,
131 jtag_get_end_state());
134 void embeddedice_write_dcc(struct jtag_tap *tap, int reg_addr, uint8_t *buffer, int little, int count);
136 #endif /* EMBEDDED_ICE_H */