- Replace 'if(' with 'if ('.
[openocd.git] / src / target / mips_m4k.c
blobbe88df8407b0fd4a6458f0300ecbfca277bea8f6
1 /***************************************************************************
2 * Copyright (C) 2008 by Spencer Oliver *
3 * spen@spen-soft.co.uk *
4 * *
5 * Copyright (C) 2008 by David T.L. Wong *
6 * *
7 * This program is free software; you can redistribute it and/or modify *
8 * it under the terms of the GNU General Public License as published by *
9 * the Free Software Foundation; either version 2 of the License, or *
10 * (at your option) any later version. *
11 * *
12 * This program is distributed in the hope that it will be useful, *
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
15 * GNU General Public License for more details. *
16 * *
17 * You should have received a copy of the GNU General Public License *
18 * along with this program; if not, write to the *
19 * Free Software Foundation, Inc., *
20 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
21 ***************************************************************************/
22 #ifdef HAVE_CONFIG_H
23 #include "config.h"
24 #endif
26 #include "mips32.h"
27 #include "mips_m4k.h"
28 #include "mips32_dmaacc.h"
29 #include "target_type.h"
32 /* cli handling */
34 /* forward declarations */
35 int mips_m4k_poll(target_t *target);
36 int mips_m4k_halt(struct target_s *target);
37 int mips_m4k_soft_reset_halt(struct target_s *target);
38 int mips_m4k_resume(struct target_s *target, int current, uint32_t address, int handle_breakpoints, int debug_execution);
39 int mips_m4k_step(struct target_s *target, int current, uint32_t address, int handle_breakpoints);
40 int mips_m4k_read_memory(struct target_s *target, uint32_t address, uint32_t size, uint32_t count, uint8_t *buffer);
41 int mips_m4k_write_memory(struct target_s *target, uint32_t address, uint32_t size, uint32_t count, uint8_t *buffer);
42 int mips_m4k_register_commands(struct command_context_s *cmd_ctx);
43 int mips_m4k_init_target(struct command_context_s *cmd_ctx, struct target_s *target);
44 int mips_m4k_quit(void);
45 int mips_m4k_target_create(struct target_s *target, Jim_Interp *interp);
47 int mips_m4k_examine(struct target_s *target);
48 int mips_m4k_assert_reset(target_t *target);
49 int mips_m4k_deassert_reset(target_t *target);
50 int mips_m4k_checksum_memory(target_t *target, uint32_t address, uint32_t size, uint32_t *checksum);
52 target_type_t mips_m4k_target =
54 .name = "mips_m4k",
56 .poll = mips_m4k_poll,
57 .arch_state = mips32_arch_state,
59 .target_request_data = NULL,
61 .halt = mips_m4k_halt,
62 .resume = mips_m4k_resume,
63 .step = mips_m4k_step,
65 .assert_reset = mips_m4k_assert_reset,
66 .deassert_reset = mips_m4k_deassert_reset,
67 .soft_reset_halt = mips_m4k_soft_reset_halt,
69 .get_gdb_reg_list = mips32_get_gdb_reg_list,
71 .read_memory = mips_m4k_read_memory,
72 .write_memory = mips_m4k_write_memory,
73 .bulk_write_memory = mips_m4k_bulk_write_memory,
74 .checksum_memory = mips_m4k_checksum_memory,
75 .blank_check_memory = NULL,
77 .run_algorithm = mips32_run_algorithm,
79 .add_breakpoint = mips_m4k_add_breakpoint,
80 .remove_breakpoint = mips_m4k_remove_breakpoint,
81 .add_watchpoint = mips_m4k_add_watchpoint,
82 .remove_watchpoint = mips_m4k_remove_watchpoint,
84 .register_commands = mips_m4k_register_commands,
85 .target_create = mips_m4k_target_create,
86 .init_target = mips_m4k_init_target,
87 .examine = mips_m4k_examine,
88 .quit = mips_m4k_quit
91 int mips_m4k_examine_debug_reason(target_t *target)
93 uint32_t break_status;
94 int retval;
96 if ((target->debug_reason != DBG_REASON_DBGRQ)
97 && (target->debug_reason != DBG_REASON_SINGLESTEP))
99 /* get info about inst breakpoint support */
100 if ((retval = target_read_u32(target, EJTAG_IBS, &break_status)) != ERROR_OK)
101 return retval;
102 if (break_status & 0x1f)
104 /* we have halted on a breakpoint */
105 if ((retval = target_write_u32(target, EJTAG_IBS, 0)) != ERROR_OK)
106 return retval;
107 target->debug_reason = DBG_REASON_BREAKPOINT;
110 /* get info about data breakpoint support */
111 if ((retval = target_read_u32(target, 0xFF302000, &break_status)) != ERROR_OK)
112 return retval;
113 if (break_status & 0x1f)
115 /* we have halted on a breakpoint */
116 if ((retval = target_write_u32(target, 0xFF302000, 0)) != ERROR_OK)
117 return retval;
118 target->debug_reason = DBG_REASON_WATCHPOINT;
122 return ERROR_OK;
125 int mips_m4k_debug_entry(target_t *target)
127 mips32_common_t *mips32 = target->arch_info;
128 mips_ejtag_t *ejtag_info = &mips32->ejtag_info;
129 uint32_t debug_reg;
131 /* read debug register */
132 mips_ejtag_read_debug(ejtag_info, &debug_reg);
134 /* make sure break uit configured */
135 mips32_configure_break_unit(target);
137 /* attempt to find halt reason */
138 mips_m4k_examine_debug_reason(target);
140 /* clear single step if active */
141 if (debug_reg & EJTAG_DEBUG_DSS)
143 /* stopped due to single step - clear step bit */
144 mips_ejtag_config_step(ejtag_info, 0);
147 mips32_save_context(target);
149 LOG_DEBUG("entered debug state at PC 0x%" PRIx32 ", target->state: %s",
150 *(uint32_t*)(mips32->core_cache->reg_list[MIPS32_PC].value),
151 Jim_Nvp_value2name_simple( nvp_target_state, target->state )->name);
153 return ERROR_OK;
156 int mips_m4k_poll(target_t *target)
158 int retval;
159 mips32_common_t *mips32 = target->arch_info;
160 mips_ejtag_t *ejtag_info = &mips32->ejtag_info;
161 uint32_t ejtag_ctrl = ejtag_info->ejtag_ctrl;
163 /* read ejtag control reg */
164 jtag_set_end_state(TAP_IDLE);
165 mips_ejtag_set_instr(ejtag_info, EJTAG_INST_CONTROL, NULL);
166 mips_ejtag_drscan_32(ejtag_info, &ejtag_ctrl);
168 /* clear this bit before handling polling
169 * as after reset registers will read zero */
170 if (ejtag_ctrl & EJTAG_CTRL_ROCC)
172 /* we have detected a reset, clear flag
173 * otherwise ejtag will not work */
174 jtag_set_end_state(TAP_IDLE);
175 ejtag_ctrl = ejtag_info->ejtag_ctrl & ~EJTAG_CTRL_ROCC;
177 mips_ejtag_set_instr(ejtag_info, EJTAG_INST_CONTROL, NULL);
178 mips_ejtag_drscan_32(ejtag_info, &ejtag_ctrl);
179 LOG_DEBUG("Reset Detected");
182 /* check for processor halted */
183 if (ejtag_ctrl & EJTAG_CTRL_BRKST)
185 if ((target->state == TARGET_RUNNING) || (target->state == TARGET_RESET))
187 jtag_set_end_state(TAP_IDLE);
188 mips_ejtag_set_instr(ejtag_info, EJTAG_INST_NORMALBOOT, NULL);
190 target->state = TARGET_HALTED;
192 if ((retval = mips_m4k_debug_entry(target)) != ERROR_OK)
193 return retval;
195 target_call_event_callbacks(target, TARGET_EVENT_HALTED);
197 else if (target->state == TARGET_DEBUG_RUNNING)
199 target->state = TARGET_HALTED;
201 if ((retval = mips_m4k_debug_entry(target)) != ERROR_OK)
202 return retval;
204 target_call_event_callbacks(target, TARGET_EVENT_DEBUG_HALTED);
207 else
209 target->state = TARGET_RUNNING;
212 // LOG_DEBUG("ctrl=0x%08X", ejtag_ctrl);
214 return ERROR_OK;
217 int mips_m4k_halt(struct target_s *target)
219 mips32_common_t *mips32 = target->arch_info;
220 mips_ejtag_t *ejtag_info = &mips32->ejtag_info;
222 LOG_DEBUG("target->state: %s",
223 Jim_Nvp_value2name_simple( nvp_target_state, target->state )->name);
225 if (target->state == TARGET_HALTED)
227 LOG_DEBUG("target was already halted");
228 return ERROR_OK;
231 if (target->state == TARGET_UNKNOWN)
233 LOG_WARNING("target was in unknown state when halt was requested");
236 if (target->state == TARGET_RESET)
238 if ((jtag_get_reset_config() & RESET_SRST_PULLS_TRST) && jtag_get_srst())
240 LOG_ERROR("can't request a halt while in reset if nSRST pulls nTRST");
241 return ERROR_TARGET_FAILURE;
243 else
245 /* we came here in a reset_halt or reset_init sequence
246 * debug entry was already prepared in mips32_prepare_reset_halt()
248 target->debug_reason = DBG_REASON_DBGRQ;
250 return ERROR_OK;
254 /* break processor */
255 mips_ejtag_enter_debug(ejtag_info);
257 target->debug_reason = DBG_REASON_DBGRQ;
259 return ERROR_OK;
262 int mips_m4k_assert_reset(target_t *target)
264 mips32_common_t *mips32 = target->arch_info;
265 mips_ejtag_t *ejtag_info = &mips32->ejtag_info;
267 LOG_DEBUG("target->state: %s",
268 Jim_Nvp_value2name_simple( nvp_target_state, target->state )->name);
270 enum reset_types jtag_reset_config = jtag_get_reset_config();
271 if (!(jtag_reset_config & RESET_HAS_SRST))
273 LOG_ERROR("Can't assert SRST");
274 return ERROR_FAIL;
277 if (target->reset_halt)
279 /* use hardware to catch reset */
280 jtag_set_end_state(TAP_IDLE);
281 mips_ejtag_set_instr(ejtag_info, EJTAG_INST_EJTAGBOOT, NULL);
283 else
285 jtag_set_end_state(TAP_IDLE);
286 mips_ejtag_set_instr(ejtag_info, EJTAG_INST_NORMALBOOT, NULL);
289 if (strcmp(target->variant, "ejtag_srst") == 0)
291 uint32_t ejtag_ctrl = ejtag_info->ejtag_ctrl | EJTAG_CTRL_PRRST | EJTAG_CTRL_PERRST;
292 LOG_DEBUG("Using EJTAG reset (PRRST) to reset processor...");
293 mips_ejtag_set_instr(ejtag_info, EJTAG_INST_CONTROL, NULL);
294 mips_ejtag_drscan_32(ejtag_info, &ejtag_ctrl);
296 else
298 /* here we should issue a srst only, but we may have to assert trst as well */
299 if (jtag_reset_config & RESET_SRST_PULLS_TRST)
301 jtag_add_reset(1, 1);
303 else
305 jtag_add_reset(0, 1);
309 target->state = TARGET_RESET;
310 jtag_add_sleep(50000);
312 mips32_invalidate_core_regs(target);
314 if (target->reset_halt)
316 int retval;
317 if ((retval = target_halt(target))!=ERROR_OK)
318 return retval;
321 return ERROR_OK;
324 int mips_m4k_deassert_reset(target_t *target)
326 LOG_DEBUG("target->state: %s",
327 Jim_Nvp_value2name_simple( nvp_target_state, target->state )->name);
329 /* deassert reset lines */
330 jtag_add_reset(0, 0);
332 return ERROR_OK;
335 int mips_m4k_soft_reset_halt(struct target_s *target)
337 /* TODO */
338 return ERROR_OK;
341 int mips_m4k_single_step_core(target_t *target)
343 mips32_common_t *mips32 = target->arch_info;
344 mips_ejtag_t *ejtag_info = &mips32->ejtag_info;
346 /* configure single step mode */
347 mips_ejtag_config_step(ejtag_info, 1);
349 /* disable interrupts while stepping */
350 mips32_enable_interrupts(target, 0);
352 /* exit debug mode */
353 mips_ejtag_exit_debug(ejtag_info);
355 mips_m4k_debug_entry(target);
357 return ERROR_OK;
360 int mips_m4k_resume(struct target_s *target, int current, uint32_t address, int handle_breakpoints, int debug_execution)
362 mips32_common_t *mips32 = target->arch_info;
363 mips_ejtag_t *ejtag_info = &mips32->ejtag_info;
364 breakpoint_t *breakpoint = NULL;
365 uint32_t resume_pc;
367 if (target->state != TARGET_HALTED)
369 LOG_WARNING("target not halted");
370 return ERROR_TARGET_NOT_HALTED;
373 if (!debug_execution)
375 target_free_all_working_areas(target);
376 mips_m4k_enable_breakpoints(target);
377 mips_m4k_enable_watchpoints(target);
380 /* current = 1: continue on current pc, otherwise continue at <address> */
381 if (!current)
383 buf_set_u32(mips32->core_cache->reg_list[MIPS32_PC].value, 0, 32, address);
384 mips32->core_cache->reg_list[MIPS32_PC].dirty = 1;
385 mips32->core_cache->reg_list[MIPS32_PC].valid = 1;
388 resume_pc = buf_get_u32(mips32->core_cache->reg_list[MIPS32_PC].value, 0, 32);
390 mips32_restore_context(target);
392 /* the front-end may request us not to handle breakpoints */
393 if (handle_breakpoints)
395 /* Single step past breakpoint at current address */
396 if ((breakpoint = breakpoint_find(target, resume_pc)))
398 LOG_DEBUG("unset breakpoint at 0x%8.8" PRIx32 "", breakpoint->address);
399 mips_m4k_unset_breakpoint(target, breakpoint);
400 mips_m4k_single_step_core(target);
401 mips_m4k_set_breakpoint(target, breakpoint);
405 /* enable interrupts if we are running */
406 mips32_enable_interrupts(target, !debug_execution);
408 /* exit debug mode */
409 mips_ejtag_exit_debug(ejtag_info);
410 target->debug_reason = DBG_REASON_NOTHALTED;
412 /* registers are now invalid */
413 mips32_invalidate_core_regs(target);
415 if (!debug_execution)
417 target->state = TARGET_RUNNING;
418 target_call_event_callbacks(target, TARGET_EVENT_RESUMED);
419 LOG_DEBUG("target resumed at 0x%" PRIx32 "", resume_pc);
421 else
423 target->state = TARGET_DEBUG_RUNNING;
424 target_call_event_callbacks(target, TARGET_EVENT_DEBUG_RESUMED);
425 LOG_DEBUG("target debug resumed at 0x%" PRIx32 "", resume_pc);
428 return ERROR_OK;
431 int mips_m4k_step(struct target_s *target, int current, uint32_t address, int handle_breakpoints)
433 /* get pointers to arch-specific information */
434 mips32_common_t *mips32 = target->arch_info;
435 mips_ejtag_t *ejtag_info = &mips32->ejtag_info;
436 breakpoint_t *breakpoint = NULL;
438 if (target->state != TARGET_HALTED)
440 LOG_WARNING("target not halted");
441 return ERROR_TARGET_NOT_HALTED;
444 /* current = 1: continue on current pc, otherwise continue at <address> */
445 if (!current)
446 buf_set_u32(mips32->core_cache->reg_list[MIPS32_PC].value, 0, 32, address);
448 /* the front-end may request us not to handle breakpoints */
449 if (handle_breakpoints)
450 if ((breakpoint = breakpoint_find(target, buf_get_u32(mips32->core_cache->reg_list[MIPS32_PC].value, 0, 32))))
451 mips_m4k_unset_breakpoint(target, breakpoint);
453 /* restore context */
454 mips32_restore_context(target);
456 /* configure single step mode */
457 mips_ejtag_config_step(ejtag_info, 1);
459 target->debug_reason = DBG_REASON_SINGLESTEP;
461 target_call_event_callbacks(target, TARGET_EVENT_RESUMED);
463 /* disable interrupts while stepping */
464 mips32_enable_interrupts(target, 0);
466 /* exit debug mode */
467 mips_ejtag_exit_debug(ejtag_info);
469 /* registers are now invalid */
470 mips32_invalidate_core_regs(target);
472 if (breakpoint)
473 mips_m4k_set_breakpoint(target, breakpoint);
475 LOG_DEBUG("target stepped ");
477 mips_m4k_debug_entry(target);
478 target_call_event_callbacks(target, TARGET_EVENT_HALTED);
480 return ERROR_OK;
483 void mips_m4k_enable_breakpoints(struct target_s *target)
485 breakpoint_t *breakpoint = target->breakpoints;
487 /* set any pending breakpoints */
488 while (breakpoint)
490 if (breakpoint->set == 0)
491 mips_m4k_set_breakpoint(target, breakpoint);
492 breakpoint = breakpoint->next;
496 int mips_m4k_set_breakpoint(struct target_s *target, breakpoint_t *breakpoint)
498 mips32_common_t *mips32 = target->arch_info;
499 mips32_comparator_t * comparator_list = mips32->inst_break_list;
500 int retval;
502 if (breakpoint->set)
504 LOG_WARNING("breakpoint already set");
505 return ERROR_OK;
508 if (breakpoint->type == BKPT_HARD)
510 int bp_num = 0;
512 while(comparator_list[bp_num].used && (bp_num < mips32->num_inst_bpoints))
513 bp_num++;
514 if (bp_num >= mips32->num_inst_bpoints)
516 LOG_DEBUG("ERROR Can not find free FP Comparator");
517 LOG_WARNING("ERROR Can not find free FP Comparator");
518 exit(-1);
520 breakpoint->set = bp_num + 1;
521 comparator_list[bp_num].used = 1;
522 comparator_list[bp_num].bp_value = breakpoint->address;
523 target_write_u32(target, comparator_list[bp_num].reg_address, comparator_list[bp_num].bp_value);
524 target_write_u32(target, comparator_list[bp_num].reg_address + 0x08, 0x00000000);
525 target_write_u32(target, comparator_list[bp_num].reg_address + 0x18, 1);
526 LOG_DEBUG("bp_num %i bp_value 0x%" PRIx32 "", bp_num, comparator_list[bp_num].bp_value);
528 else if (breakpoint->type == BKPT_SOFT)
530 if (breakpoint->length == 4)
532 uint32_t verify = 0xffffffff;
534 if ((retval = target_read_memory(target, breakpoint->address, breakpoint->length, 1, breakpoint->orig_instr)) != ERROR_OK)
536 return retval;
538 if ((retval = target_write_u32(target, breakpoint->address, MIPS32_SDBBP)) != ERROR_OK)
540 return retval;
543 if ((retval = target_read_u32(target, breakpoint->address, &verify)) != ERROR_OK)
545 return retval;
547 if (verify != MIPS32_SDBBP)
549 LOG_ERROR("Unable to set 32bit breakpoint at address %08" PRIx32 " - check that memory is read/writable", breakpoint->address);
550 return ERROR_OK;
553 else
555 uint16_t verify = 0xffff;
557 if ((retval = target_read_memory(target, breakpoint->address, breakpoint->length, 1, breakpoint->orig_instr)) != ERROR_OK)
559 return retval;
561 if ((retval = target_write_u16(target, breakpoint->address, MIPS16_SDBBP)) != ERROR_OK)
563 return retval;
566 if ((retval = target_read_u16(target, breakpoint->address, &verify)) != ERROR_OK)
568 return retval;
570 if (verify != MIPS16_SDBBP)
572 LOG_ERROR("Unable to set 16bit breakpoint at address %08" PRIx32 " - check that memory is read/writable", breakpoint->address);
573 return ERROR_OK;
577 breakpoint->set = 20; /* Any nice value but 0 */
580 return ERROR_OK;
583 int mips_m4k_unset_breakpoint(struct target_s *target, breakpoint_t *breakpoint)
585 /* get pointers to arch-specific information */
586 mips32_common_t *mips32 = target->arch_info;
587 mips32_comparator_t * comparator_list = mips32->inst_break_list;
588 int retval;
590 if (!breakpoint->set)
592 LOG_WARNING("breakpoint not set");
593 return ERROR_OK;
596 if (breakpoint->type == BKPT_HARD)
598 int bp_num = breakpoint->set - 1;
599 if ((bp_num < 0) || (bp_num >= mips32->num_inst_bpoints))
601 LOG_DEBUG("Invalid FP Comparator number in breakpoint");
602 return ERROR_OK;
604 comparator_list[bp_num].used = 0;
605 comparator_list[bp_num].bp_value = 0;
606 target_write_u32(target, comparator_list[bp_num].reg_address + 0x18, 0);
608 else
610 /* restore original instruction (kept in target endianness) */
611 if (breakpoint->length == 4)
613 uint32_t current_instr;
615 /* check that user program has not modified breakpoint instruction */
616 if ((retval = target_read_memory(target, breakpoint->address, 4, 1, (uint8_t*)&current_instr)) != ERROR_OK)
618 return retval;
620 if (current_instr == MIPS32_SDBBP)
622 if ((retval = target_write_memory(target, breakpoint->address, 4, 1, breakpoint->orig_instr)) != ERROR_OK)
624 return retval;
628 else
630 uint16_t current_instr;
632 /* check that user program has not modified breakpoint instruction */
633 if ((retval = target_read_memory(target, breakpoint->address, 2, 1, (uint8_t*)&current_instr)) != ERROR_OK)
635 return retval;
638 if (current_instr == MIPS16_SDBBP)
640 if ((retval = target_write_memory(target, breakpoint->address, 2, 1, breakpoint->orig_instr)) != ERROR_OK)
642 return retval;
647 breakpoint->set = 0;
649 return ERROR_OK;
652 int mips_m4k_add_breakpoint(struct target_s *target, breakpoint_t *breakpoint)
654 mips32_common_t *mips32 = target->arch_info;
656 if (breakpoint->type == BKPT_HARD)
658 if (mips32->num_inst_bpoints_avail < 1)
660 LOG_INFO("no hardware breakpoint available");
661 return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
664 mips32->num_inst_bpoints_avail--;
667 mips_m4k_set_breakpoint(target, breakpoint);
669 return ERROR_OK;
672 int mips_m4k_remove_breakpoint(struct target_s *target, breakpoint_t *breakpoint)
674 /* get pointers to arch-specific information */
675 mips32_common_t *mips32 = target->arch_info;
677 if (target->state != TARGET_HALTED)
679 LOG_WARNING("target not halted");
680 return ERROR_TARGET_NOT_HALTED;
683 if (breakpoint->set)
685 mips_m4k_unset_breakpoint(target, breakpoint);
688 if (breakpoint->type == BKPT_HARD)
689 mips32->num_inst_bpoints_avail++;
691 return ERROR_OK;
694 int mips_m4k_set_watchpoint(struct target_s *target, watchpoint_t *watchpoint)
696 /* TODO */
697 return ERROR_OK;
700 int mips_m4k_unset_watchpoint(struct target_s *target, watchpoint_t *watchpoint)
702 /* TODO */
703 return ERROR_OK;
706 int mips_m4k_add_watchpoint(struct target_s *target, watchpoint_t *watchpoint)
708 /* TODO */
709 return ERROR_OK;
712 int mips_m4k_remove_watchpoint(struct target_s *target, watchpoint_t *watchpoint)
714 /* TODO */
715 return ERROR_OK;
718 void mips_m4k_enable_watchpoints(struct target_s *target)
720 watchpoint_t *watchpoint = target->watchpoints;
722 /* set any pending watchpoints */
723 while (watchpoint)
725 if (watchpoint->set == 0)
726 mips_m4k_set_watchpoint(target, watchpoint);
727 watchpoint = watchpoint->next;
731 int mips_m4k_read_memory(struct target_s *target, uint32_t address, uint32_t size, uint32_t count, uint8_t *buffer)
733 mips32_common_t *mips32 = target->arch_info;
734 mips_ejtag_t *ejtag_info = &mips32->ejtag_info;
736 LOG_DEBUG("address: 0x%8.8" PRIx32 ", size: 0x%8.8" PRIx32 ", count: 0x%8.8" PRIx32 "", address, size, count);
738 if (target->state != TARGET_HALTED)
740 LOG_WARNING("target not halted");
741 return ERROR_TARGET_NOT_HALTED;
744 /* sanitize arguments */
745 if (((size != 4) && (size != 2) && (size != 1)) || (count == 0) || !(buffer))
746 return ERROR_INVALID_ARGUMENTS;
748 if (((size == 4) && (address & 0x3u)) || ((size == 2) && (address & 0x1u)))
749 return ERROR_TARGET_UNALIGNED_ACCESS;
751 /* if noDMA off, use DMAACC mode for memory read */
752 int retval;
753 if (ejtag_info->impcode & EJTAG_IMP_NODMA)
754 retval = mips32_pracc_read_mem(ejtag_info, address, size, count, (void *)buffer);
755 else
756 retval = mips32_dmaacc_read_mem(ejtag_info, address, size, count, (void *)buffer);
757 if (ERROR_OK != retval)
758 return retval;
760 /* TAP data register is loaded LSB first (little endian) */
761 if (target->endianness == TARGET_BIG_ENDIAN)
763 uint32_t i, t32;
764 uint16_t t16;
766 for(i = 0; i < (count*size); i += size)
768 switch(size)
770 case 4:
771 t32 = le_to_h_u32(&buffer[i]);
772 h_u32_to_be(&buffer[i], t32);
773 break;
774 case 2:
775 t16 = le_to_h_u16(&buffer[i]);
776 h_u16_to_be(&buffer[i], t16);
777 break;
782 return ERROR_OK;
785 int mips_m4k_write_memory(struct target_s *target, uint32_t address, uint32_t size, uint32_t count, uint8_t *buffer)
787 mips32_common_t *mips32 = target->arch_info;
788 mips_ejtag_t *ejtag_info = &mips32->ejtag_info;
790 LOG_DEBUG("address: 0x%8.8" PRIx32 ", size: 0x%8.8" PRIx32 ", count: 0x%8.8" PRIx32 "", address, size, count);
792 if (target->state != TARGET_HALTED)
794 LOG_WARNING("target not halted");
795 return ERROR_TARGET_NOT_HALTED;
798 /* sanitize arguments */
799 if (((size != 4) && (size != 2) && (size != 1)) || (count == 0) || !(buffer))
800 return ERROR_INVALID_ARGUMENTS;
802 if (((size == 4) && (address & 0x3u)) || ((size == 2) && (address & 0x1u)))
803 return ERROR_TARGET_UNALIGNED_ACCESS;
805 /* TAP data register is loaded LSB first (little endian) */
806 if (target->endianness == TARGET_BIG_ENDIAN)
808 uint32_t i, t32;
809 uint16_t t16;
811 for(i = 0; i < (count*size); i += size)
813 switch(size)
815 case 4:
816 t32 = be_to_h_u32(&buffer[i]);
817 h_u32_to_le(&buffer[i], t32);
818 break;
819 case 2:
820 t16 = be_to_h_u16(&buffer[i]);
821 h_u16_to_le(&buffer[i], t16);
822 break;
827 /* if noDMA off, use DMAACC mode for memory write */
828 if (ejtag_info->impcode & EJTAG_IMP_NODMA)
829 return mips32_pracc_write_mem(ejtag_info, address, size, count, (void *)buffer);
830 else
831 return mips32_dmaacc_write_mem(ejtag_info, address, size, count, (void *)buffer);
834 int mips_m4k_register_commands(struct command_context_s *cmd_ctx)
836 int retval;
838 retval = mips32_register_commands(cmd_ctx);
839 return retval;
842 int mips_m4k_init_target(struct command_context_s *cmd_ctx, struct target_s *target)
844 mips32_build_reg_cache(target);
846 return ERROR_OK;
849 int mips_m4k_quit(void)
851 return ERROR_OK;
854 int mips_m4k_init_arch_info(target_t *target, mips_m4k_common_t *mips_m4k, jtag_tap_t *tap)
856 mips32_common_t *mips32 = &mips_m4k->mips32_common;
858 mips_m4k->common_magic = MIPSM4K_COMMON_MAGIC;
860 /* initialize mips4k specific info */
861 mips32_init_arch_info(target, mips32, tap);
862 mips32->arch_info = mips_m4k;
864 return ERROR_OK;
867 int mips_m4k_target_create(struct target_s *target, Jim_Interp *interp)
869 mips_m4k_common_t *mips_m4k = calloc(1,sizeof(mips_m4k_common_t));
871 mips_m4k_init_arch_info(target, mips_m4k, target->tap);
873 return ERROR_OK;
876 int mips_m4k_examine(struct target_s *target)
878 int retval;
879 mips32_common_t *mips32 = target->arch_info;
880 mips_ejtag_t *ejtag_info = &mips32->ejtag_info;
881 uint32_t idcode = 0;
883 if (!target_was_examined(target))
885 mips_ejtag_get_idcode(ejtag_info, &idcode);
886 ejtag_info->idcode = idcode;
888 if (((idcode >> 1) & 0x7FF) == 0x29)
890 /* we are using a pic32mx so select ejtag port
891 * as it is not selected by default */
892 mips_ejtag_set_instr(ejtag_info, 0x05, NULL);
893 LOG_DEBUG("PIC32MX Detected - using EJTAG Interface");
897 /* init rest of ejtag interface */
898 if ((retval = mips_ejtag_init(ejtag_info)) != ERROR_OK)
899 return retval;
901 if ((retval = mips32_examine(target)) != ERROR_OK)
902 return retval;
904 return ERROR_OK;
907 int mips_m4k_bulk_write_memory(target_t *target, uint32_t address, uint32_t count, uint8_t *buffer)
909 return mips_m4k_write_memory(target, address, 4, count, buffer);
912 int mips_m4k_checksum_memory(target_t *target, uint32_t address, uint32_t size, uint32_t *checksum)
914 return ERROR_FAIL; /* use bulk read method */