1 /***************************************************************************
2 * Copyright (C) 2005 by Dominic Rath *
3 * Dominic.Rath@gmx.de *
5 * Copyright (C) 2008 by Spencer Oliver *
6 * spen@spen-soft.co.uk *
8 * Copyright (C) 2008 by Hongtao Zheng *
11 * This program is free software; you can redistribute it and/or modify *
12 * it under the terms of the GNU General Public License as published by *
13 * the Free Software Foundation; either version 2 of the License, or *
14 * (at your option) any later version. *
16 * This program is distributed in the hope that it will be useful, *
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
19 * GNU General Public License for more details. *
21 * You should have received a copy of the GNU General Public License *
22 * along with this program; if not, write to the *
23 * Free Software Foundation, Inc., *
24 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA. *
25 ***************************************************************************/
32 #include "target_type.h"
34 #include "arm_opcodes.h"
37 * NOTE: this holds code that's used with multiple ARM9 processors:
38 * - ARM9TDMI (ARMv4T) ... in ARM920, ARM922, and ARM940 cores
39 * - ARM9E-S (ARMv5TE) ... in ARM946, ARM966, and ARM968 cores
40 * - ARM9EJS (ARMv5TEJ) ... in ARM926 core
42 * In short, the file name is a misnomer ... it is NOT specific to
43 * that first generation ARM9 processor, or cores using it.
47 #define _DEBUG_INSTRUCTION_EXECUTION_
50 enum arm9tdmi_vector_bit
{
51 ARM9TDMI_RESET_VECTOR
= 0x01,
52 ARM9TDMI_UNDEF_VECTOR
= 0x02,
53 ARM9TDMI_SWI_VECTOR
= 0x04,
54 ARM9TDMI_PABT_VECTOR
= 0x08,
55 ARM9TDMI_DABT_VECTOR
= 0x10,
56 /* BIT(5) reserved -- must be zero */
57 ARM9TDMI_IRQ_VECTOR
= 0x40,
58 ARM9TDMI_FIQ_VECTOR
= 0x80,
61 static const struct arm9tdmi_vector
{
64 } arm9tdmi_vectors
[] = {
65 {"reset", ARM9TDMI_RESET_VECTOR
},
66 {"undef", ARM9TDMI_UNDEF_VECTOR
},
67 {"swi", ARM9TDMI_SWI_VECTOR
},
68 {"pabt", ARM9TDMI_PABT_VECTOR
},
69 {"dabt", ARM9TDMI_DABT_VECTOR
},
70 {"irq", ARM9TDMI_IRQ_VECTOR
},
71 {"fiq", ARM9TDMI_FIQ_VECTOR
},
75 int arm9tdmi_examine_debug_reason(struct target
*target
)
77 int retval
= ERROR_OK
;
78 struct arm7_9_common
*arm7_9
= target_to_arm7_9(target
);
80 /* only check the debug reason if we don't know it already */
81 if ((target
->debug_reason
!= DBG_REASON_DBGRQ
)
82 && (target
->debug_reason
!= DBG_REASON_SINGLESTEP
)) {
83 struct scan_field fields
[3];
85 uint8_t instructionbus
[4];
88 fields
[0].num_bits
= 32;
89 fields
[0].out_value
= NULL
;
90 fields
[0].in_value
= databus
;
92 fields
[1].num_bits
= 3;
93 fields
[1].out_value
= NULL
;
94 fields
[1].in_value
= &debug_reason
;
96 fields
[2].num_bits
= 32;
97 fields
[2].out_value
= NULL
;
98 fields
[2].in_value
= instructionbus
;
100 retval
= arm_jtag_scann(&arm7_9
->jtag_info
, 0x1, TAP_DRPAUSE
);
101 if (retval
!= ERROR_OK
)
103 retval
= arm_jtag_set_instr(&arm7_9
->jtag_info
, arm7_9
->jtag_info
.intest_instr
, NULL
, TAP_DRPAUSE
);
104 if (retval
!= ERROR_OK
)
107 jtag_add_dr_scan(arm7_9
->jtag_info
.tap
, 3, fields
, TAP_DRPAUSE
);
108 retval
= jtag_execute_queue();
109 if (retval
!= ERROR_OK
)
112 fields
[0].in_value
= NULL
;
113 fields
[0].out_value
= databus
;
114 fields
[1].in_value
= NULL
;
115 fields
[1].out_value
= &debug_reason
;
116 fields
[2].in_value
= NULL
;
117 fields
[2].out_value
= instructionbus
;
119 jtag_add_dr_scan(arm7_9
->jtag_info
.tap
, 3, fields
, TAP_DRPAUSE
);
121 if (debug_reason
& 0x4)
122 if (debug_reason
& 0x2)
123 target
->debug_reason
= DBG_REASON_WPTANDBKPT
;
125 target
->debug_reason
= DBG_REASON_WATCHPOINT
;
127 target
->debug_reason
= DBG_REASON_BREAKPOINT
;
133 /* put an instruction in the ARM9TDMI pipeline or write the data bus,
134 * and optionally read data
136 int arm9tdmi_clock_out(struct arm_jtag
*jtag_info
, uint32_t instr
,
137 uint32_t out
, uint32_t *in
, int sysspeed
)
139 int retval
= ERROR_OK
;
140 struct scan_field fields
[3];
142 uint8_t instr_buf
[4];
143 uint8_t sysspeed_buf
= 0x0;
146 buf_set_u32(out_buf
, 0, 32, out
);
148 buf_set_u32(instr_buf
, 0, 32, flip_u32(instr
, 32));
151 buf_set_u32(&sysspeed_buf
, 2, 1, 1);
153 retval
= arm_jtag_scann(jtag_info
, 0x1, TAP_DRPAUSE
);
154 if (retval
!= ERROR_OK
)
157 retval
= arm_jtag_set_instr(jtag_info
, jtag_info
->intest_instr
, NULL
, TAP_DRPAUSE
);
158 if (retval
!= ERROR_OK
)
161 fields
[0].num_bits
= 32;
162 fields
[0].out_value
= out_buf
;
163 fields
[0].in_value
= NULL
;
165 fields
[1].num_bits
= 3;
166 fields
[1].out_value
= &sysspeed_buf
;
167 fields
[1].in_value
= NULL
;
169 fields
[2].num_bits
= 32;
170 fields
[2].out_value
= instr_buf
;
171 fields
[2].in_value
= NULL
;
174 fields
[0].in_value
= (uint8_t *)in
;
175 jtag_add_dr_scan(jtag_info
->tap
, 3, fields
, TAP_DRPAUSE
);
177 jtag_add_callback(arm_le_to_h_u32
, (jtag_callback_data_t
)in
);
179 jtag_add_dr_scan(jtag_info
->tap
, 3, fields
, TAP_DRPAUSE
);
181 jtag_add_runtest(0, TAP_DRPAUSE
);
183 #ifdef _DEBUG_INSTRUCTION_EXECUTION_
185 retval
= jtag_execute_queue();
186 if (retval
!= ERROR_OK
)
190 LOG_DEBUG("instr: 0x%8.8x, out: 0x%8.8x, in: 0x%8.8x", instr
, out
, *in
);
192 LOG_DEBUG("instr: 0x%8.8x, out: 0x%8.8x", instr
, out
);
199 /* just read data (instruction and data-out = don't care) */
200 int arm9tdmi_clock_data_in(struct arm_jtag
*jtag_info
, uint32_t *in
)
202 int retval
= ERROR_OK
;
203 struct scan_field fields
[3];
205 retval
= arm_jtag_scann(jtag_info
, 0x1, TAP_DRPAUSE
);
206 if (retval
!= ERROR_OK
)
209 retval
= arm_jtag_set_instr(jtag_info
, jtag_info
->intest_instr
, NULL
, TAP_DRPAUSE
);
210 if (retval
!= ERROR_OK
)
213 fields
[0].num_bits
= 32;
214 fields
[0].out_value
= NULL
;
215 fields
[0].in_value
= (uint8_t *)in
;
217 fields
[1].num_bits
= 3;
218 fields
[1].out_value
= NULL
;
219 fields
[1].in_value
= NULL
;
221 fields
[2].num_bits
= 32;
222 fields
[2].out_value
= NULL
;
223 fields
[2].in_value
= NULL
;
225 jtag_add_dr_scan(jtag_info
->tap
, 3, fields
, TAP_DRPAUSE
);
227 jtag_add_callback(arm_le_to_h_u32
, (jtag_callback_data_t
)in
);
229 jtag_add_runtest(0, TAP_DRPAUSE
);
231 #ifdef _DEBUG_INSTRUCTION_EXECUTION_
233 retval
= jtag_execute_queue();
234 if (retval
!= ERROR_OK
)
238 LOG_DEBUG("in: 0x%8.8x", *in
);
240 LOG_ERROR("BUG: called with in == NULL");
247 /* clock the target, and read the databus
248 * the *in pointer points to a buffer where elements of 'size' bytes
249 * are stored in big (be == 1) or little (be == 0) endianness
251 int arm9tdmi_clock_data_in_endianness(struct arm_jtag
*jtag_info
,
252 void *in
, int size
, int be
)
254 int retval
= ERROR_OK
;
255 struct scan_field fields
[2];
257 retval
= arm_jtag_scann(jtag_info
, 0x1, TAP_DRPAUSE
);
258 if (retval
!= ERROR_OK
)
261 retval
= arm_jtag_set_instr(jtag_info
, jtag_info
->intest_instr
, NULL
, TAP_DRPAUSE
);
262 if (retval
!= ERROR_OK
)
266 fields
[0].num_bits
= 32;
267 fields
[0].out_value
= NULL
;
268 fields
[0].in_value
= in
;
270 fields
[1].num_bits
= 3 + 32;
271 fields
[1].out_value
= NULL
;
272 fields
[1].in_value
= NULL
;
274 /* Discard irrelevant bits of the scan, making sure we don't write more
275 * than size bytes to in */
276 fields
[0].num_bits
= size
* 8;
277 fields
[0].out_value
= NULL
;
278 fields
[0].in_value
= in
;
280 fields
[1].num_bits
= 3 + 32 + 32 - size
* 8;
281 fields
[1].out_value
= NULL
;
282 fields
[1].in_value
= NULL
;
285 jtag_add_dr_scan(jtag_info
->tap
, 2, fields
, TAP_DRPAUSE
);
287 jtag_add_callback4(arm7_9_endianness_callback
,
288 (jtag_callback_data_t
)in
,
289 (jtag_callback_data_t
)size
,
290 (jtag_callback_data_t
)be
,
291 (jtag_callback_data_t
)0);
293 jtag_add_runtest(0, TAP_DRPAUSE
);
295 #ifdef _DEBUG_INSTRUCTION_EXECUTION_
297 retval
= jtag_execute_queue();
298 if (retval
!= ERROR_OK
)
302 LOG_DEBUG("in: 0x%8.8x", *(uint32_t *)in
);
304 LOG_ERROR("BUG: called with in == NULL");
311 static void arm9tdmi_change_to_arm(struct target
*target
,
312 uint32_t *r0
, uint32_t *pc
)
314 int retval
= ERROR_OK
;
315 struct arm7_9_common
*arm7_9
= target_to_arm7_9(target
);
316 struct arm_jtag
*jtag_info
= &arm7_9
->jtag_info
;
318 /* save r0 before using it and put system in ARM state
319 * to allow common handling of ARM and THUMB debugging */
321 /* fetch STR r0, [r0] */
322 arm9tdmi_clock_out(jtag_info
, ARMV4_5_T_STR(0, 0), 0, NULL
, 0);
323 arm9tdmi_clock_out(jtag_info
, ARMV4_5_T_NOP
, 0, NULL
, 0);
324 arm9tdmi_clock_out(jtag_info
, ARMV4_5_T_NOP
, 0, NULL
, 0);
325 /* STR r0, [r0] in Memory */
326 arm9tdmi_clock_out(jtag_info
, ARMV4_5_T_NOP
, 0, r0
, 0);
328 /* MOV r0, r15 fetched, STR in Decode */
329 arm9tdmi_clock_out(jtag_info
, ARMV4_5_T_MOV(0, 15), 0, NULL
, 0);
330 arm9tdmi_clock_out(jtag_info
, ARMV4_5_T_NOP
, 0, NULL
, 0);
331 arm9tdmi_clock_out(jtag_info
, ARMV4_5_T_STR(0, 0), 0, NULL
, 0);
332 arm9tdmi_clock_out(jtag_info
, ARMV4_5_T_NOP
, 0, NULL
, 0);
333 arm9tdmi_clock_out(jtag_info
, ARMV4_5_T_NOP
, 0, NULL
, 0);
334 /* nothing fetched, STR r0, [r0] in Memory */
335 arm9tdmi_clock_out(jtag_info
, ARMV4_5_T_NOP
, 0, pc
, 0);
337 /* use pc-relative LDR to clear r0[1:0] (for switch to ARM mode) */
338 arm9tdmi_clock_out(jtag_info
, ARMV4_5_T_LDR_PCREL(0), 0, NULL
, 0);
340 arm9tdmi_clock_out(jtag_info
, ARMV4_5_T_NOP
, 0, NULL
, 0);
342 arm9tdmi_clock_out(jtag_info
, ARMV4_5_T_NOP
, 0, NULL
, 0);
343 /* LDR in Memory (to account for interlock) */
344 arm9tdmi_clock_out(jtag_info
, ARMV4_5_T_NOP
, 0, NULL
, 0);
347 arm9tdmi_clock_out(jtag_info
, ARMV4_5_T_BX(0), 0, NULL
, 0);
348 /* NOP fetched, BX in Decode, MOV in Execute */
349 arm9tdmi_clock_out(jtag_info
, ARMV4_5_T_NOP
, 0, NULL
, 0);
350 /* NOP fetched, BX in Execute (1) */
351 arm9tdmi_clock_out(jtag_info
, ARMV4_5_T_NOP
, 0, NULL
, 0);
353 retval
= jtag_execute_queue();
354 if (retval
!= ERROR_OK
)
357 /* fix program counter:
358 * MOV r0, r15 was the 5th instruction (+8)
359 * reading PC in Thumb state gives address of instruction + 4
364 void arm9tdmi_read_core_regs(struct target
*target
,
365 uint32_t mask
, uint32_t *core_regs
[16])
368 struct arm7_9_common
*arm7_9
= target_to_arm7_9(target
);
369 struct arm_jtag
*jtag_info
= &arm7_9
->jtag_info
;
371 /* STMIA r0-15, [r0] at debug speed
372 * register values will start to appear on 4th DCLK
374 arm9tdmi_clock_out(jtag_info
, ARMV4_5_STMIA(0, mask
& 0xffff, 0, 0), 0, NULL
, 0);
376 /* fetch NOP, STM in DECODE stage */
377 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
378 /* fetch NOP, STM in EXECUTE stage (1st cycle) */
379 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
381 for (i
= 0; i
<= 15; i
++) {
383 /* nothing fetched, STM in MEMORY (i'th cycle) */
384 arm9tdmi_clock_data_in(jtag_info
, core_regs
[i
]);
388 static void arm9tdmi_read_core_regs_target_buffer(struct target
*target
,
389 uint32_t mask
, void *buffer
, int size
)
392 struct arm7_9_common
*arm7_9
= target_to_arm7_9(target
);
393 struct arm_jtag
*jtag_info
= &arm7_9
->jtag_info
;
394 int be
= (target
->endianness
== TARGET_BIG_ENDIAN
) ? 1 : 0;
395 uint32_t *buf_u32
= buffer
;
396 uint16_t *buf_u16
= buffer
;
397 uint8_t *buf_u8
= buffer
;
399 /* STMIA r0-15, [r0] at debug speed
400 * register values will start to appear on 4th DCLK
402 arm9tdmi_clock_out(jtag_info
, ARMV4_5_STMIA(0, mask
& 0xffff, 0, 0), 0, NULL
, 0);
404 /* fetch NOP, STM in DECODE stage */
405 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
406 /* fetch NOP, STM in EXECUTE stage (1st cycle) */
407 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
409 for (i
= 0; i
<= 15; i
++) {
411 /* nothing fetched, STM in MEMORY (i'th cycle) */
414 arm9tdmi_clock_data_in_endianness(jtag_info
, buf_u32
++, 4, be
);
417 arm9tdmi_clock_data_in_endianness(jtag_info
, buf_u16
++, 2, be
);
420 arm9tdmi_clock_data_in_endianness(jtag_info
, buf_u8
++, 1, be
);
426 static void arm9tdmi_read_xpsr(struct target
*target
, uint32_t *xpsr
, int spsr
)
428 struct arm7_9_common
*arm7_9
= target_to_arm7_9(target
);
429 struct arm_jtag
*jtag_info
= &arm7_9
->jtag_info
;
432 arm9tdmi_clock_out(jtag_info
, ARMV4_5_MRS(0, spsr
& 1), 0, NULL
, 0);
433 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
434 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
435 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
436 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
439 arm9tdmi_clock_out(jtag_info
, ARMV4_5_STR(0, 15), 0, NULL
, 0);
440 /* fetch NOP, STR in DECODE stage */
441 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
442 /* fetch NOP, STR in EXECUTE stage (1st cycle) */
443 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
444 /* nothing fetched, STR in MEMORY */
445 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, xpsr
, 0);
448 static void arm9tdmi_write_xpsr(struct target
*target
, uint32_t xpsr
, int spsr
)
450 struct arm7_9_common
*arm7_9
= target_to_arm7_9(target
);
451 struct arm_jtag
*jtag_info
= &arm7_9
->jtag_info
;
453 LOG_DEBUG("xpsr: %8.8" PRIx32
", spsr: %i", xpsr
, spsr
);
456 arm9tdmi_clock_out(jtag_info
, ARMV4_5_MSR_IM(xpsr
& 0xff, 0, 1, spsr
), 0, NULL
, 0);
457 /* MSR2 fetched, MSR1 in DECODE */
458 arm9tdmi_clock_out(jtag_info
, ARMV4_5_MSR_IM((xpsr
& 0xff00) >> 8, 0xc, 2, spsr
), 0, NULL
, 0);
459 /* MSR3 fetched, MSR1 in EXECUTE (1), MSR2 in DECODE */
460 arm9tdmi_clock_out(jtag_info
, ARMV4_5_MSR_IM((xpsr
& 0xff0000) >> 16, 0x8, 4, spsr
), 0, NULL
, 0);
461 /* nothing fetched, MSR1 in EXECUTE (2) */
462 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
463 /* nothing fetched, MSR1 in EXECUTE (3) */
464 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
465 /* MSR4 fetched, MSR2 in EXECUTE (1), MSR3 in DECODE */
466 arm9tdmi_clock_out(jtag_info
, ARMV4_5_MSR_IM((xpsr
& 0xff000000) >> 24, 0x4, 8, spsr
), 0, NULL
, 0);
467 /* nothing fetched, MSR2 in EXECUTE (2) */
468 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
469 /* nothing fetched, MSR2 in EXECUTE (3) */
470 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
471 /* NOP fetched, MSR3 in EXECUTE (1), MSR4 in DECODE */
472 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
473 /* nothing fetched, MSR3 in EXECUTE (2) */
474 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
475 /* nothing fetched, MSR3 in EXECUTE (3) */
476 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
477 /* NOP fetched, MSR4 in EXECUTE (1) */
478 /* last MSR writes flags, which takes only one cycle */
479 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
482 static void arm9tdmi_write_xpsr_im8(struct target
*target
,
483 uint8_t xpsr_im
, int rot
, int spsr
)
485 struct arm7_9_common
*arm7_9
= target_to_arm7_9(target
);
486 struct arm_jtag
*jtag_info
= &arm7_9
->jtag_info
;
488 LOG_DEBUG("xpsr_im: %2.2x, rot: %i, spsr: %i", xpsr_im
, rot
, spsr
);
491 arm9tdmi_clock_out(jtag_info
, ARMV4_5_MSR_IM(xpsr_im
, rot
, 1, spsr
), 0, NULL
, 0);
492 /* NOP fetched, MSR in DECODE */
493 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
494 /* NOP fetched, MSR in EXECUTE (1) */
495 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
497 /* rot == 4 writes flags, which takes only one cycle */
499 /* nothing fetched, MSR in EXECUTE (2) */
500 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
501 /* nothing fetched, MSR in EXECUTE (3) */
502 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
506 void arm9tdmi_write_core_regs(struct target
*target
,
507 uint32_t mask
, uint32_t core_regs
[16])
510 struct arm7_9_common
*arm7_9
= target_to_arm7_9(target
);
511 struct arm_jtag
*jtag_info
= &arm7_9
->jtag_info
;
513 /* LDMIA r0-15, [r0] at debug speed
514 * register values will start to appear on 4th DCLK
516 arm9tdmi_clock_out(jtag_info
, ARMV4_5_LDMIA(0, mask
& 0xffff, 0, 0), 0, NULL
, 0);
518 /* fetch NOP, LDM in DECODE stage */
519 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
520 /* fetch NOP, LDM in EXECUTE stage (1st cycle) */
521 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
523 for (i
= 0; i
<= 15; i
++) {
525 /* nothing fetched, LDM still in EXECUTE (1 + i cycle) */
526 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, core_regs
[i
], NULL
, 0);
528 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
531 void arm9tdmi_load_word_regs(struct target
*target
, uint32_t mask
)
533 struct arm7_9_common
*arm7_9
= target_to_arm7_9(target
);
534 struct arm_jtag
*jtag_info
= &arm7_9
->jtag_info
;
536 /* put system-speed load-multiple into the pipeline */
537 arm9tdmi_clock_out(jtag_info
, ARMV4_5_LDMIA(0, mask
& 0xffff, 0, 1), 0, NULL
, 0);
538 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 1);
541 void arm9tdmi_load_hword_reg(struct target
*target
, int num
)
543 struct arm7_9_common
*arm7_9
= target_to_arm7_9(target
);
544 struct arm_jtag
*jtag_info
= &arm7_9
->jtag_info
;
546 /* put system-speed load half-word into the pipeline */
547 arm9tdmi_clock_out(jtag_info
, ARMV4_5_LDRH_IP(num
, 0), 0, NULL
, 0);
548 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 1);
551 void arm9tdmi_load_byte_reg(struct target
*target
, int num
)
553 struct arm7_9_common
*arm7_9
= target_to_arm7_9(target
);
554 struct arm_jtag
*jtag_info
= &arm7_9
->jtag_info
;
556 /* put system-speed load byte into the pipeline */
557 arm9tdmi_clock_out(jtag_info
, ARMV4_5_LDRB_IP(num
, 0), 0, NULL
, 0);
558 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 1);
561 void arm9tdmi_store_word_regs(struct target
*target
, uint32_t mask
)
563 struct arm7_9_common
*arm7_9
= target_to_arm7_9(target
);
564 struct arm_jtag
*jtag_info
= &arm7_9
->jtag_info
;
566 /* put system-speed store-multiple into the pipeline */
567 arm9tdmi_clock_out(jtag_info
, ARMV4_5_STMIA(0, mask
, 0, 1), 0, NULL
, 0);
568 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 1);
571 void arm9tdmi_store_hword_reg(struct target
*target
, int num
)
573 struct arm7_9_common
*arm7_9
= target_to_arm7_9(target
);
574 struct arm_jtag
*jtag_info
= &arm7_9
->jtag_info
;
576 /* put system-speed store half-word into the pipeline */
577 arm9tdmi_clock_out(jtag_info
, ARMV4_5_STRH_IP(num
, 0), 0, NULL
, 0);
578 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 1);
581 void arm9tdmi_store_byte_reg(struct target
*target
, int num
)
583 struct arm7_9_common
*arm7_9
= target_to_arm7_9(target
);
584 struct arm_jtag
*jtag_info
= &arm7_9
->jtag_info
;
586 /* put system-speed store byte into the pipeline */
587 arm9tdmi_clock_out(jtag_info
, ARMV4_5_STRB_IP(num
, 0), 0, NULL
, 0);
588 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 1);
591 static void arm9tdmi_write_pc(struct target
*target
, uint32_t pc
)
593 struct arm7_9_common
*arm7_9
= target_to_arm7_9(target
);
594 struct arm_jtag
*jtag_info
= &arm7_9
->jtag_info
;
596 /* LDMIA r0-15, [r0] at debug speed
597 * register values will start to appear on 4th DCLK
599 arm9tdmi_clock_out(jtag_info
, ARMV4_5_LDMIA(0, 0x8000, 0, 0), 0, NULL
, 0);
601 /* fetch NOP, LDM in DECODE stage */
602 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
603 /* fetch NOP, LDM in EXECUTE stage (1st cycle) */
604 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
605 /* nothing fetched, LDM in EXECUTE stage (2nd cycle) (output data) */
606 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, pc
, NULL
, 0);
607 /* nothing fetched, LDM in EXECUTE stage (3rd cycle) */
608 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
609 /* fetch NOP, LDM in EXECUTE stage (4th cycle) */
610 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
611 /* fetch NOP, LDM in EXECUTE stage (5th cycle) */
612 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
615 void arm9tdmi_branch_resume(struct target
*target
)
617 struct arm7_9_common
*arm7_9
= target_to_arm7_9(target
);
618 struct arm_jtag
*jtag_info
= &arm7_9
->jtag_info
;
620 arm9tdmi_clock_out(jtag_info
, ARMV4_5_B(0xfffffc, 0), 0, NULL
, 0);
621 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 1);
624 static void arm9tdmi_branch_resume_thumb(struct target
*target
)
628 struct arm7_9_common
*arm7_9
= target_to_arm7_9(target
);
629 struct arm
*arm
= &arm7_9
->arm
;
630 struct arm_jtag
*jtag_info
= &arm7_9
->jtag_info
;
631 struct reg
*dbg_stat
= &arm7_9
->eice_cache
->reg_list
[EICE_DBG_STAT
];
633 /* LDMIA r0-15, [r0] at debug speed
634 * register values will start to appear on 4th DCLK
636 arm9tdmi_clock_out(jtag_info
, ARMV4_5_LDMIA(0, 0x1, 0, 0), 0, NULL
, 0);
638 /* fetch NOP, LDM in DECODE stage */
639 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
640 /* fetch NOP, LDM in EXECUTE stage (1st cycle) */
641 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
642 /* nothing fetched, LDM in EXECUTE stage (2nd cycle) */
643 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
,
644 buf_get_u32(arm
->pc
->value
, 0, 32) | 1, NULL
, 0);
645 /* nothing fetched, LDM in EXECUTE stage (3rd cycle) */
646 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
648 /* Branch and eXchange */
649 arm9tdmi_clock_out(jtag_info
, ARMV4_5_BX(0), 0, NULL
, 0);
651 embeddedice_read_reg(dbg_stat
);
653 /* fetch NOP, BX in DECODE stage */
654 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
656 embeddedice_read_reg(dbg_stat
);
658 /* fetch NOP, BX in EXECUTE stage (1st cycle) */
659 arm9tdmi_clock_out(jtag_info
, ARMV4_5_NOP
, 0, NULL
, 0);
661 /* target is now in Thumb state */
662 embeddedice_read_reg(dbg_stat
);
664 /* load r0 value, MOV_IM in Decode*/
665 arm9tdmi_clock_out(jtag_info
, ARMV4_5_T_LDR_PCREL(0), 0, NULL
, 0);
666 /* fetch NOP, LDR in Decode, MOV_IM in Execute */
667 arm9tdmi_clock_out(jtag_info
, ARMV4_5_T_NOP
, 0, NULL
, 0);
668 /* fetch NOP, LDR in Execute */
669 arm9tdmi_clock_out(jtag_info
, ARMV4_5_T_NOP
, 0, NULL
, 0);
670 /* nothing fetched, LDR in EXECUTE stage (2nd cycle) */
671 arm9tdmi_clock_out(jtag_info
, ARMV4_5_T_NOP
,
672 buf_get_u32(arm
->core_cache
->reg_list
[0].value
, 0, 32), NULL
, 0);
673 /* nothing fetched, LDR in EXECUTE stage (3rd cycle) */
674 arm9tdmi_clock_out(jtag_info
, ARMV4_5_T_NOP
, 0, NULL
, 0);
676 arm9tdmi_clock_out(jtag_info
, ARMV4_5_T_NOP
, 0, NULL
, 0);
677 arm9tdmi_clock_out(jtag_info
, ARMV4_5_T_NOP
, 0, NULL
, 0);
679 embeddedice_read_reg(dbg_stat
);
681 arm9tdmi_clock_out(jtag_info
, ARMV4_5_T_B(0x7f7), 0, NULL
, 1);
682 arm9tdmi_clock_out(jtag_info
, ARMV4_5_T_NOP
, 0, NULL
, 0);
685 void arm9tdmi_enable_single_step(struct target
*target
, uint32_t next_pc
)
687 struct arm7_9_common
*arm7_9
= target_to_arm7_9(target
);
689 if (arm7_9
->has_single_step
) {
690 buf_set_u32(arm7_9
->eice_cache
->reg_list
[EICE_DBG_CTRL
].value
, 3, 1, 1);
691 embeddedice_store_reg(&arm7_9
->eice_cache
->reg_list
[EICE_DBG_CTRL
]);
693 arm7_9_enable_eice_step(target
, next_pc
);
696 void arm9tdmi_disable_single_step(struct target
*target
)
698 struct arm7_9_common
*arm7_9
= target_to_arm7_9(target
);
700 if (arm7_9
->has_single_step
) {
701 buf_set_u32(arm7_9
->eice_cache
->reg_list
[EICE_DBG_CTRL
].value
, 3, 1, 0);
702 embeddedice_store_reg(&arm7_9
->eice_cache
->reg_list
[EICE_DBG_CTRL
]);
704 arm7_9_disable_eice_step(target
);
707 static void arm9tdmi_build_reg_cache(struct target
*target
)
709 struct reg_cache
**cache_p
= register_get_last_cache_p(&target
->reg_cache
);
710 struct arm
*arm
= target_to_arm(target
);
712 (*cache_p
) = arm_build_reg_cache(target
, arm
);
715 int arm9tdmi_init_target(struct command_context
*cmd_ctx
,
716 struct target
*target
)
718 arm9tdmi_build_reg_cache(target
);
722 int arm9tdmi_init_arch_info(struct target
*target
,
723 struct arm7_9_common
*arm7_9
, struct jtag_tap
*tap
)
725 /* prepare JTAG information for the new target */
726 arm7_9
->jtag_info
.tap
= tap
;
727 arm7_9
->jtag_info
.scann_size
= 5;
729 /* register arch-specific functions */
730 arm7_9
->examine_debug_reason
= arm9tdmi_examine_debug_reason
;
731 arm7_9
->change_to_arm
= arm9tdmi_change_to_arm
;
732 arm7_9
->read_core_regs
= arm9tdmi_read_core_regs
;
733 arm7_9
->read_core_regs_target_buffer
= arm9tdmi_read_core_regs_target_buffer
;
734 arm7_9
->read_xpsr
= arm9tdmi_read_xpsr
;
736 arm7_9
->write_xpsr
= arm9tdmi_write_xpsr
;
737 arm7_9
->write_xpsr_im8
= arm9tdmi_write_xpsr_im8
;
738 arm7_9
->write_core_regs
= arm9tdmi_write_core_regs
;
740 arm7_9
->load_word_regs
= arm9tdmi_load_word_regs
;
741 arm7_9
->load_hword_reg
= arm9tdmi_load_hword_reg
;
742 arm7_9
->load_byte_reg
= arm9tdmi_load_byte_reg
;
744 arm7_9
->store_word_regs
= arm9tdmi_store_word_regs
;
745 arm7_9
->store_hword_reg
= arm9tdmi_store_hword_reg
;
746 arm7_9
->store_byte_reg
= arm9tdmi_store_byte_reg
;
748 arm7_9
->write_pc
= arm9tdmi_write_pc
;
749 arm7_9
->branch_resume
= arm9tdmi_branch_resume
;
750 arm7_9
->branch_resume_thumb
= arm9tdmi_branch_resume_thumb
;
752 arm7_9
->enable_single_step
= arm9tdmi_enable_single_step
;
753 arm7_9
->disable_single_step
= arm9tdmi_disable_single_step
;
755 arm7_9
->write_memory
= arm7_9_write_memory
;
756 arm7_9
->bulk_write_memory
= arm7_9_bulk_write_memory
;
758 arm7_9
->post_debug_entry
= NULL
;
760 arm7_9
->pre_restore_context
= NULL
;
762 /* initialize arch-specific breakpoint handling */
763 arm7_9
->arm_bkpt
= 0xdeeedeee;
764 arm7_9
->thumb_bkpt
= 0xdeee;
766 arm7_9
->dbgreq_adjust_pc
= 3;
768 arm7_9_init_arch_info(target
, arm7_9
);
770 /* override use of DBGRQ, this is safe on ARM9TDMI */
771 arm7_9
->use_dbgrq
= 1;
773 /* all ARM9s have the vector catch register */
774 arm7_9
->has_vector_catch
= 1;
779 static int arm9tdmi_target_create(struct target
*target
, Jim_Interp
*interp
)
781 struct arm7_9_common
*arm7_9
= calloc(1, sizeof(struct arm7_9_common
));
783 arm9tdmi_init_arch_info(target
, arm7_9
, target
->tap
);
784 arm7_9
->arm
.is_armv4
= true;
789 COMMAND_HANDLER(handle_arm9tdmi_catch_vectors_command
)
791 struct target
*target
= get_current_target(CMD_CTX
);
792 struct arm7_9_common
*arm7_9
= target_to_arm7_9(target
);
793 struct reg
*vector_catch
;
794 uint32_t vector_catch_value
;
796 if (!target_was_examined(target
)) {
797 LOG_ERROR("Target not examined yet");
801 /* it's uncommon, but some ARM7 chips can support this */
802 if (arm7_9
->common_magic
!= ARM7_9_COMMON_MAGIC
803 || !arm7_9
->has_vector_catch
) {
804 command_print(CMD_CTX
, "target doesn't have EmbeddedICE "
805 "with vector_catch");
806 return ERROR_TARGET_INVALID
;
809 vector_catch
= &arm7_9
->eice_cache
->reg_list
[EICE_VEC_CATCH
];
811 /* read the vector catch register if necessary */
812 if (!vector_catch
->valid
)
813 embeddedice_read_reg(vector_catch
);
815 /* get the current setting */
816 vector_catch_value
= buf_get_u32(vector_catch
->value
, 0, 8);
819 vector_catch_value
= 0x0;
820 if (strcmp(CMD_ARGV
[0], "all") == 0)
821 vector_catch_value
= 0xdf;
822 else if (strcmp(CMD_ARGV
[0], "none") == 0) {
825 for (unsigned i
= 0; i
< CMD_ARGC
; i
++) {
826 /* go through list of vectors */
828 for (j
= 0; arm9tdmi_vectors
[j
].name
; j
++) {
829 if (strcmp(CMD_ARGV
[i
], arm9tdmi_vectors
[j
].name
) == 0) {
830 vector_catch_value
|= arm9tdmi_vectors
[j
].value
;
835 /* complain if vector wasn't found */
836 if (!arm9tdmi_vectors
[j
].name
) {
837 command_print(CMD_CTX
, "vector '%s' not found, leaving current setting unchanged", CMD_ARGV
[i
]);
839 /* reread current setting */
840 vector_catch_value
= buf_get_u32(
848 /* store new settings */
849 buf_set_u32(vector_catch
->value
, 0, 8, vector_catch_value
);
850 embeddedice_store_reg(vector_catch
);
853 /* output current settings */
854 for (unsigned i
= 0; arm9tdmi_vectors
[i
].name
; i
++) {
855 command_print(CMD_CTX
, "%s: %s", arm9tdmi_vectors
[i
].name
,
856 (vector_catch_value
& arm9tdmi_vectors
[i
].value
)
857 ? "catch" : "don't catch");
863 static const struct command_registration arm9tdmi_exec_command_handlers
[] = {
865 .name
= "vector_catch",
866 .handler
= handle_arm9tdmi_catch_vectors_command
,
867 .mode
= COMMAND_EXEC
,
868 .help
= "Display, after optionally updating, configuration "
869 "of vector catch unit.",
870 .usage
= "[all|none|(reset|undef|swi|pabt|dabt|irq|fiq)*]",
872 COMMAND_REGISTRATION_DONE
874 const struct command_registration arm9tdmi_command_handlers
[] = {
876 .chain
= arm7_9_command_handlers
,
881 .help
= "arm9 command group",
883 .chain
= arm9tdmi_exec_command_handlers
,
885 COMMAND_REGISTRATION_DONE
888 /** Holds methods for ARM9TDMI targets. */
889 struct target_type arm9tdmi_target
= {
893 .arch_state
= arm_arch_state
,
895 .target_request_data
= arm7_9_target_request_data
,
898 .resume
= arm7_9_resume
,
901 .assert_reset
= arm7_9_assert_reset
,
902 .deassert_reset
= arm7_9_deassert_reset
,
903 .soft_reset_halt
= arm7_9_soft_reset_halt
,
905 .get_gdb_reg_list
= arm_get_gdb_reg_list
,
907 .read_memory
= arm7_9_read_memory
,
908 .write_memory
= arm7_9_write_memory_opt
,
910 .checksum_memory
= arm_checksum_memory
,
911 .blank_check_memory
= arm_blank_check_memory
,
913 .run_algorithm
= armv4_5_run_algorithm
,
915 .add_breakpoint
= arm7_9_add_breakpoint
,
916 .remove_breakpoint
= arm7_9_remove_breakpoint
,
917 .add_watchpoint
= arm7_9_add_watchpoint
,
918 .remove_watchpoint
= arm7_9_remove_watchpoint
,
920 .commands
= arm9tdmi_command_handlers
,
921 .target_create
= arm9tdmi_target_create
,
922 .init_target
= arm9tdmi_init_target
,
923 .examine
= arm7_9_examine
,
924 .check_reset
= arm7_9_check_reset
,