1 # script for stm32f1x family
4 # stm32 devices support both JTAG and SWD transports.
6 source [find target/swj-dp.tcl]
7 source [find mem_helper.tcl]
9 if { [info exists CHIPNAME] } {
10 set _CHIPNAME $CHIPNAME
12 set _CHIPNAME stm32f1x
17 # Work-area is a space in RAM used for flash programming
18 # By default use 4kB (as found on some STM32F100s)
19 if { [info exists WORKAREASIZE] } {
20 set _WORKAREASIZE $WORKAREASIZE
22 set _WORKAREASIZE 0x1000
26 if { [info exists CPUTAPID] } {
27 set _CPUTAPID $CPUTAPID
30 # See STM Document RM0008 Section 26.6.3
31 set _CPUTAPID 0x3ba00477
33 # this is the SW-DP tap id not the jtag tap id
34 set _CPUTAPID 0x1ba01477
38 swj_newdap $_CHIPNAME cpu -irlen 4 -ircapture 0x1 -irmask 0xf -expected-id $_CPUTAPID
41 jtag newtap $_CHIPNAME bs -irlen 5
44 set _TARGETNAME $_CHIPNAME.cpu
45 target create $_TARGETNAME cortex_m -endian $_ENDIAN -chain-position $_TARGETNAME
47 $_TARGETNAME configure -work-area-phys 0x20000000 -work-area-size $_WORKAREASIZE -work-area-backup 0
49 # flash size will be probed
50 set _FLASHNAME $_CHIPNAME.flash
51 flash bank $_FLASHNAME stm32f1x 0x08000000 0 0 0 $_TARGETNAME
53 # JTAG speed should be <= F_CPU/6. F_CPU after reset is 8MHz, so use F_JTAG = 1MHz
56 adapter_nsrst_delay 100
61 reset_config srst_nogate
64 # if srst is not fitted use SYSRESETREQ to
65 # perform a soft reset
66 cortex_m reset_config sysresetreq
69 $_TARGETNAME configure -event examine-end {
70 # DBGMCU_CR |= DBG_WWDG_STOP | DBG_IWDG_STOP |
71 # DBG_STANDBY | DBG_STOP | DBG_SLEEP
72 mmw 0xE0042004 0x00000307 0
75 $_TARGETNAME configure -event trace-config {
76 # Set TRACE_IOEN; TRACE_MODE is set to async; when using sync
77 # change this value accordingly to configure trace pins
79 mmw 0xE0042004 0x00000020 0