1 # SPDX-License-Identifier: GPL-2.0-or-later
3 # This is an STM32F469I discovery board with a single STM32F469NIH6 chip.
4 # http://www.st.com/en/evaluation-tools/32f469idiscovery.html
6 # This is for using the onboard STLINK
7 source [find interface/stlink.cfg]
9 transport select hla_swd
11 # increase working area to 128KB
12 set WORKAREASIZE 0x20000
17 source [find target/stm32f4x.cfg]
19 # QUADSPI initialization
22 mmw 0x40023830 0x000007FF 0 ;# RCC_AHB1ENR |= GPIOAEN-GPIOKEN (enable clocks)
23 mmw 0x40023838 0x00000002 0 ;# RCC_AHB3ENR |= QSPIEN (enable clock)
24 sleep 1 ;# Wait for clock startup
26 # PF10: CLK, PB06: BK1_NCS, PF06: BK1_IO3, PF07: BK1_IO2, PF09: BK1_IO1, PF08: BK1_IO0
28 # PB06:AF10:V, PF10:AF09:V, PF09:AF10:V, PF08:AF10:V, PF07:AF09:V, PF06:AF09:V
31 mmw 0x40020400 0x00002000 0x00001000 ;# MODER
32 mmw 0x40020408 0x00003000 0x00000000 ;# OSPEEDR
33 mmw 0x40020420 0x0A000000 0x05000000 ;# AFRL
35 # Port F: PF10:AF09:V, PF09:AF10:V, PF08:AF10:V, PF07:AF09:V, PF06:AF09:V
36 mmw 0x40021400 0x002AA000 0x00155000 ;# MODER
37 mmw 0x40021408 0x003FF000 0x00000000 ;# OSPEEDR
38 mmw 0x40021420 0x99000000 0x66000000 ;# AFRL
39 mmw 0x40021424 0x000009AA 0x00000655 ;# AFRH
41 mww 0xA0001030 0x00001000 ;# QUADSPI_LPTR: deactivate CS after 4096 clocks when FIFO is full
42 mww 0xA0001000 0x03500008 ;# QUADSPI_CR: PRESCALER=3, APMS=1, FTHRES=0, FSEL=0, DFM=0, SSHIFT=0, TCEN=1
43 mww 0xA0001004 0x00170100 ;# QUADSPI_DCR: FSIZE=0x17, CSHT=0x01, CKMODE=0
44 mmw 0xA0001000 0x00000001 0 ;# QUADSPI_CR: EN=1
47 mww 0xA0001014 0x000003F5 ;# QUADSPI_CCR: FMODE=0x0, DMODE=0x0, DCYC=0x0, ADSIZE=0x0, ADMODE=0x0, IMODE=0x3, INSTR=RSTQIO
50 # memory-mapped read mode with 3-byte addresses
51 mww 0xA0001014 0x0D002503 ;# QUADSPI_CCR: FMODE=0x3, DMODE=0x1, DCYC=0x0, ADSIZE=0x2, ADMODE=0x1, IMODE=0x1, INSTR=READ
54 $_TARGETNAME configure -event reset-init {
55 mww 0x40023C00 0x00000005 ;# 5 WS for 160 MHz HCLK
57 mww 0x40023804 0x24002808 ;# 160 MHz: HSI, PLLM=8, PLLN=160, PLLP=2
58 mww 0x40023808 0x00009400 ;# APB1: /4, APB2: /2
59 mmw 0x40023800 0x01000000 0x00000000 ;# PLL on
61 mmw 0x40023808 0x00000002 0x00000000 ;# switch to PLL