1 /***************************************************************************
2 * Copyright (C) 2008 digenius technology GmbH. *
5 * Copyright (C) 2008 Georg Acher <acher@in.tum.de> *
7 * This program is free software; you can redistribute it and/or modify *
8 * it under the terms of the GNU General Public License as published by *
9 * the Free Software Foundation; either version 2 of the License, or *
10 * (at your option) any later version. *
12 * This program is distributed in the hope that it will be useful, *
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
15 * GNU General Public License for more details. *
17 * You should have received a copy of the GNU General Public License *
18 * along with this program. If not, see <http://www.gnu.org/licenses/>. *
19 ***************************************************************************/
21 #ifndef OPENOCD_TARGET_ARM11_H
22 #define OPENOCD_TARGET_ARM11_H
27 #define ARM11_TAP_DEFAULT TAP_INVALID
29 #define CHECK_RETVAL(action) \
31 int __retval = (action); \
32 if (__retval != ERROR_OK) { \
33 LOG_DEBUG("error while calling \"%s\"", \
39 /* bits from ARMv7 DIDR */
40 enum arm11_debug_version
{
41 ARM11_DEBUG_V6
= 0x01,
42 ARM11_DEBUG_V61
= 0x02,
43 ARM11_DEBUG_V7
= 0x03,
44 ARM11_DEBUG_V7_CP14
= 0x04,
50 /** Debug module state. */
52 struct arm11_sc7_action
*bpwp_actions
;
55 size_t brp
; /**< Number of Breakpoint Register Pairs from DIDR */
56 size_t free_brps
; /**< Number of breakpoints allocated */
58 uint32_t dscr
; /**< Last retrieved DSCR value. */
66 bool simulate_reset_on_next_halt
; /**< Perform cleanups of the ARM state on next halt **/
68 /* Per-core configurable options.
69 * NOTE that several of these boolean options should not exist
70 * once the relevant code is known to work correctly.
73 bool memwrite_error_fatal
;
77 /** Configured Vector Catch Register settings. */
80 struct arm_jtag jtag_info
;
83 static inline struct arm11_common
*target_to_arm11(struct target
*target
)
85 return container_of(target
->arch_info
, struct arm11_common
, arm
);
89 * ARM11 DBGTAP instructions
91 * http://infocenter.arm.com/help/topic/com.arm.doc.ddi0301f/I1006229.html
93 enum arm11_instructions
{
111 ARM11_SC7_WCR0
= 112,
114 #endif /* OPENOCD_TARGET_ARM11_H */