1 # script for stm32f3x family
3 if { [info exists CHIPNAME] } {
4 set _CHIPNAME $CHIPNAME
9 if { [info exists ENDIAN] } {
15 # Work-area is a space in RAM used for flash programming
17 if { [info exists WORKAREASIZE] } {
18 set _WORKAREASIZE $WORKAREASIZE
20 set _WORKAREASIZE 0x4000
23 # JTAG speed should be <= F_CPU/6. F_CPU after reset is 8MHz, so use F_JTAG = 1MHz
25 # Since we may be running of an RC oscilator, we crank down the speed a
26 # bit more to be on the safe side. Perhaps superstition, but if are
27 # running off a crystal, we can run closer to the limit. Note
28 # that there can be a pretty wide band where things are more or less stable.
31 adapter_nsrst_delay 100
35 if { [info exists CPUTAPID] } {
36 set _CPUTAPID $CPUTAPID
38 # See STM Document RM0316
39 # Section 29.6.3 - corresponds to Cortex-M4 r0p1
40 set _CPUTAPID 0x4ba00477
42 jtag newtap $_CHIPNAME cpu -irlen 4 -ircapture 0x1 -irmask 0xf -expected-id $_CPUTAPID
44 if { [info exists BSTAPID] } {
47 # See STM Document RM0316
49 set _BSTAPID 0x06432041
51 jtag newtap $_CHIPNAME bs -irlen 5 -expected-id $_BSTAPID
53 set _TARGETNAME $_CHIPNAME.cpu
54 target create $_TARGETNAME cortex_m3 -endian $_ENDIAN -chain-position $_TARGETNAME
56 $_TARGETNAME configure -work-area-phys 0x20000000 -work-area-size $_WORKAREASIZE -work-area-backup 0
58 set _FLASHNAME $_CHIPNAME.flash
59 flash bank $_FLASHNAME stm32f1x 0 0 0 0 $_TARGETNAME
61 # if srst is not fitted use SYSRESETREQ to
62 # perform a soft reset
63 cortex_m3 reset_config sysresetreq