1 /* Decompose multiword subregs.
2 Copyright (C) 2007, 2008, 2009 Free Software Foundation, Inc.
3 Contributed by Richard Henderson <rth@redhat.com>
4 Ian Lance Taylor <iant@google.com>
6 This file is part of GCC.
8 GCC is free software; you can redistribute it and/or modify it under
9 the terms of the GNU General Public License as published by the Free
10 Software Foundation; either version 3, or (at your option) any later
13 GCC is distributed in the hope that it will be useful, but WITHOUT ANY
14 WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
18 You should have received a copy of the GNU General Public License
19 along with GCC; see the file COPYING3. If not see
20 <http://www.gnu.org/licenses/>. */
24 #include "coretypes.h"
31 #include "insn-config.h"
33 #include "basic-block.h"
39 #include "tree-pass.h"
42 #ifdef STACK_GROWS_DOWNWARD
43 # undef STACK_GROWS_DOWNWARD
44 # define STACK_GROWS_DOWNWARD 1
46 # define STACK_GROWS_DOWNWARD 0
50 DEF_VEC_ALLOC_P (bitmap
,heap
);
52 /* Decompose multi-word pseudo-registers into individual
53 pseudo-registers when possible. This is possible when all the uses
54 of a multi-word register are via SUBREG, or are copies of the
55 register to another location. Breaking apart the register permits
56 more CSE and permits better register allocation. */
58 /* Bit N in this bitmap is set if regno N is used in a context in
59 which we can decompose it. */
60 static bitmap decomposable_context
;
62 /* Bit N in this bitmap is set if regno N is used in a context in
63 which it can not be decomposed. */
64 static bitmap non_decomposable_context
;
66 /* Bit N in the bitmap in element M of this array is set if there is a
67 copy from reg M to reg N. */
68 static VEC(bitmap
,heap
) *reg_copy_graph
;
70 /* Return whether X is a simple object which we can take a word_mode
74 simple_move_operand (rtx x
)
76 if (GET_CODE (x
) == SUBREG
)
82 if (GET_CODE (x
) == LABEL_REF
83 || GET_CODE (x
) == SYMBOL_REF
84 || GET_CODE (x
) == HIGH
85 || GET_CODE (x
) == CONST
)
89 && (MEM_VOLATILE_P (x
)
90 || mode_dependent_address_p (XEXP (x
, 0))))
96 /* If INSN is a single set between two objects, return the single set.
97 Such an insn can always be decomposed. INSN should have been
98 passed to recog and extract_insn before this is called. */
101 simple_move (rtx insn
)
105 enum machine_mode mode
;
107 if (recog_data
.n_operands
!= 2)
110 set
= single_set (insn
);
115 if (x
!= recog_data
.operand
[0] && x
!= recog_data
.operand
[1])
117 if (!simple_move_operand (x
))
121 if (x
!= recog_data
.operand
[0] && x
!= recog_data
.operand
[1])
123 /* For the src we can handle ASM_OPERANDS, and it is beneficial for
124 things like x86 rdtsc which returns a DImode value. */
125 if (GET_CODE (x
) != ASM_OPERANDS
126 && !simple_move_operand (x
))
129 /* We try to decompose in integer modes, to avoid generating
130 inefficient code copying between integer and floating point
131 registers. That means that we can't decompose if this is a
132 non-integer mode for which there is no integer mode of the same
134 mode
= GET_MODE (SET_SRC (set
));
135 if (!SCALAR_INT_MODE_P (mode
)
136 && (mode_for_size (GET_MODE_SIZE (mode
) * BITS_PER_UNIT
, MODE_INT
, 0)
140 /* Reject PARTIAL_INT modes. They are used for processor specific
141 purposes and it's probably best not to tamper with them. */
142 if (GET_MODE_CLASS (mode
) == MODE_PARTIAL_INT
)
148 /* If SET is a copy from one multi-word pseudo-register to another,
149 record that in reg_copy_graph. Return whether it is such a
153 find_pseudo_copy (rtx set
)
155 rtx dest
= SET_DEST (set
);
156 rtx src
= SET_SRC (set
);
160 if (!REG_P (dest
) || !REG_P (src
))
165 if (HARD_REGISTER_NUM_P (rd
) || HARD_REGISTER_NUM_P (rs
))
168 if (GET_MODE_SIZE (GET_MODE (dest
)) <= UNITS_PER_WORD
)
171 b
= VEC_index (bitmap
, reg_copy_graph
, rs
);
174 b
= BITMAP_ALLOC (NULL
);
175 VEC_replace (bitmap
, reg_copy_graph
, rs
, b
);
178 bitmap_set_bit (b
, rd
);
183 /* Look through the registers in DECOMPOSABLE_CONTEXT. For each case
184 where they are copied to another register, add the register to
185 which they are copied to DECOMPOSABLE_CONTEXT. Use
186 NON_DECOMPOSABLE_CONTEXT to limit this--we don't bother to track
187 copies of registers which are in NON_DECOMPOSABLE_CONTEXT. */
190 propagate_pseudo_copies (void)
192 bitmap queue
, propagate
;
194 queue
= BITMAP_ALLOC (NULL
);
195 propagate
= BITMAP_ALLOC (NULL
);
197 bitmap_copy (queue
, decomposable_context
);
200 bitmap_iterator iter
;
203 bitmap_clear (propagate
);
205 EXECUTE_IF_SET_IN_BITMAP (queue
, 0, i
, iter
)
207 bitmap b
= VEC_index (bitmap
, reg_copy_graph
, i
);
209 bitmap_ior_and_compl_into (propagate
, b
, non_decomposable_context
);
212 bitmap_and_compl (queue
, propagate
, decomposable_context
);
213 bitmap_ior_into (decomposable_context
, propagate
);
215 while (!bitmap_empty_p (queue
));
218 BITMAP_FREE (propagate
);
221 /* A pointer to one of these values is passed to
222 find_decomposable_subregs via for_each_rtx. */
224 enum classify_move_insn
226 /* Not a simple move from one location to another. */
228 /* A simple move from one pseudo-register to another. */
229 SIMPLE_PSEUDO_REG_MOVE
,
230 /* A simple move involving a non-pseudo-register. */
234 /* This is called via for_each_rtx. If we find a SUBREG which we
235 could use to decompose a pseudo-register, set a bit in
236 DECOMPOSABLE_CONTEXT. If we find an unadorned register which is
237 not a simple pseudo-register copy, DATA will point at the type of
238 move, and we set a bit in DECOMPOSABLE_CONTEXT or
239 NON_DECOMPOSABLE_CONTEXT as appropriate. */
242 find_decomposable_subregs (rtx
*px
, void *data
)
244 enum classify_move_insn
*pcmi
= (enum classify_move_insn
*) data
;
250 if (GET_CODE (x
) == SUBREG
)
252 rtx inner
= SUBREG_REG (x
);
253 unsigned int regno
, outer_size
, inner_size
, outer_words
, inner_words
;
258 regno
= REGNO (inner
);
259 if (HARD_REGISTER_NUM_P (regno
))
262 outer_size
= GET_MODE_SIZE (GET_MODE (x
));
263 inner_size
= GET_MODE_SIZE (GET_MODE (inner
));
264 outer_words
= (outer_size
+ UNITS_PER_WORD
- 1) / UNITS_PER_WORD
;
265 inner_words
= (inner_size
+ UNITS_PER_WORD
- 1) / UNITS_PER_WORD
;
267 /* We only try to decompose single word subregs of multi-word
268 registers. When we find one, we return -1 to avoid iterating
269 over the inner register.
271 ??? This doesn't allow, e.g., DImode subregs of TImode values
272 on 32-bit targets. We would need to record the way the
273 pseudo-register was used, and only decompose if all the uses
274 were the same number and size of pieces. Hopefully this
275 doesn't happen much. */
277 if (outer_words
== 1 && inner_words
> 1)
279 bitmap_set_bit (decomposable_context
, regno
);
283 /* If this is a cast from one mode to another, where the modes
284 have the same size, and they are not tieable, then mark this
285 register as non-decomposable. If we decompose it we are
286 likely to mess up whatever the backend is trying to do. */
288 && outer_size
== inner_size
289 && !MODES_TIEABLE_P (GET_MODE (x
), GET_MODE (inner
)))
291 bitmap_set_bit (non_decomposable_context
, regno
);
299 /* We will see an outer SUBREG before we see the inner REG, so
300 when we see a plain REG here it means a direct reference to
303 If this is not a simple copy from one location to another,
304 then we can not decompose this register. If this is a simple
305 copy from one pseudo-register to another, and the mode is right
306 then we mark the register as decomposable.
307 Otherwise we don't say anything about this register --
308 it could be decomposed, but whether that would be
309 profitable depends upon how it is used elsewhere.
311 We only set bits in the bitmap for multi-word
312 pseudo-registers, since those are the only ones we care about
313 and it keeps the size of the bitmaps down. */
316 if (!HARD_REGISTER_NUM_P (regno
)
317 && GET_MODE_SIZE (GET_MODE (x
)) > UNITS_PER_WORD
)
321 case NOT_SIMPLE_MOVE
:
322 bitmap_set_bit (non_decomposable_context
, regno
);
324 case SIMPLE_PSEUDO_REG_MOVE
:
325 if (MODES_TIEABLE_P (GET_MODE (x
), word_mode
))
326 bitmap_set_bit (decomposable_context
, regno
);
337 enum classify_move_insn cmi_mem
= NOT_SIMPLE_MOVE
;
339 /* Any registers used in a MEM do not participate in a
340 SIMPLE_MOVE or SIMPLE_PSEUDO_REG_MOVE. Do our own recursion
341 here, and return -1 to block the parent's recursion. */
342 for_each_rtx (&XEXP (x
, 0), find_decomposable_subregs
, &cmi_mem
);
349 /* Decompose REGNO into word-sized components. We smash the REG node
350 in place. This ensures that (1) something goes wrong quickly if we
351 fail to make some replacement, and (2) the debug information inside
352 the symbol table is automatically kept up to date. */
355 decompose_register (unsigned int regno
)
358 unsigned int words
, i
;
361 reg
= regno_reg_rtx
[regno
];
363 regno_reg_rtx
[regno
] = NULL_RTX
;
365 words
= GET_MODE_SIZE (GET_MODE (reg
));
366 words
= (words
+ UNITS_PER_WORD
- 1) / UNITS_PER_WORD
;
368 v
= rtvec_alloc (words
);
369 for (i
= 0; i
< words
; ++i
)
370 RTVEC_ELT (v
, i
) = gen_reg_rtx_offset (reg
, word_mode
, i
* UNITS_PER_WORD
);
372 PUT_CODE (reg
, CONCATN
);
377 fprintf (dump_file
, "; Splitting reg %u ->", regno
);
378 for (i
= 0; i
< words
; ++i
)
379 fprintf (dump_file
, " %u", REGNO (XVECEXP (reg
, 0, i
)));
380 fputc ('\n', dump_file
);
384 /* Get a SUBREG of a CONCATN. */
387 simplify_subreg_concatn (enum machine_mode outermode
, rtx op
,
390 unsigned int inner_size
;
391 enum machine_mode innermode
;
393 unsigned int final_offset
;
395 gcc_assert (GET_CODE (op
) == CONCATN
);
396 gcc_assert (byte
% GET_MODE_SIZE (outermode
) == 0);
398 innermode
= GET_MODE (op
);
399 gcc_assert (byte
< GET_MODE_SIZE (innermode
));
400 gcc_assert (GET_MODE_SIZE (outermode
) <= GET_MODE_SIZE (innermode
));
402 inner_size
= GET_MODE_SIZE (innermode
) / XVECLEN (op
, 0);
403 part
= XVECEXP (op
, 0, byte
/ inner_size
);
404 final_offset
= byte
% inner_size
;
405 if (final_offset
+ GET_MODE_SIZE (outermode
) > inner_size
)
408 return simplify_gen_subreg (outermode
, part
, GET_MODE (part
), final_offset
);
411 /* Wrapper around simplify_gen_subreg which handles CONCATN. */
414 simplify_gen_subreg_concatn (enum machine_mode outermode
, rtx op
,
415 enum machine_mode innermode
, unsigned int byte
)
419 /* We have to handle generating a SUBREG of a SUBREG of a CONCATN.
420 If OP is a SUBREG of a CONCATN, then it must be a simple mode
421 change with the same size and offset 0, or it must extract a
422 part. We shouldn't see anything else here. */
423 if (GET_CODE (op
) == SUBREG
&& GET_CODE (SUBREG_REG (op
)) == CONCATN
)
427 if ((GET_MODE_SIZE (GET_MODE (op
))
428 == GET_MODE_SIZE (GET_MODE (SUBREG_REG (op
))))
429 && SUBREG_BYTE (op
) == 0)
430 return simplify_gen_subreg_concatn (outermode
, SUBREG_REG (op
),
431 GET_MODE (SUBREG_REG (op
)), byte
);
433 op2
= simplify_subreg_concatn (GET_MODE (op
), SUBREG_REG (op
),
437 /* We don't handle paradoxical subregs here. */
438 gcc_assert (GET_MODE_SIZE (outermode
)
439 <= GET_MODE_SIZE (GET_MODE (op
)));
440 gcc_assert (GET_MODE_SIZE (GET_MODE (op
))
441 <= GET_MODE_SIZE (GET_MODE (SUBREG_REG (op
))));
442 op2
= simplify_subreg_concatn (outermode
, SUBREG_REG (op
),
443 byte
+ SUBREG_BYTE (op
));
444 gcc_assert (op2
!= NULL_RTX
);
449 gcc_assert (op
!= NULL_RTX
);
450 gcc_assert (innermode
== GET_MODE (op
));
453 if (GET_CODE (op
) == CONCATN
)
454 return simplify_subreg_concatn (outermode
, op
, byte
);
456 ret
= simplify_gen_subreg (outermode
, op
, innermode
, byte
);
458 /* If we see an insn like (set (reg:DI) (subreg:DI (reg:SI) 0)) then
459 resolve_simple_move will ask for the high part of the paradoxical
460 subreg, which does not have a value. Just return a zero. */
462 && GET_CODE (op
) == SUBREG
463 && SUBREG_BYTE (op
) == 0
464 && (GET_MODE_SIZE (innermode
)
465 > GET_MODE_SIZE (GET_MODE (SUBREG_REG (op
)))))
466 return CONST0_RTX (outermode
);
468 gcc_assert (ret
!= NULL_RTX
);
472 /* Return whether we should resolve X into the registers into which it
476 resolve_reg_p (rtx x
)
478 return GET_CODE (x
) == CONCATN
;
481 /* Return whether X is a SUBREG of a register which we need to
485 resolve_subreg_p (rtx x
)
487 if (GET_CODE (x
) != SUBREG
)
489 return resolve_reg_p (SUBREG_REG (x
));
492 /* This is called via for_each_rtx. Look for SUBREGs which need to be
496 resolve_subreg_use (rtx
*px
, void *data
)
498 rtx insn
= (rtx
) data
;
504 if (resolve_subreg_p (x
))
506 x
= simplify_subreg_concatn (GET_MODE (x
), SUBREG_REG (x
),
509 /* It is possible for a note to contain a reference which we can
510 decompose. In this case, return 1 to the caller to indicate
511 that the note must be removed. */
518 validate_change (insn
, px
, x
, 1);
522 if (resolve_reg_p (x
))
524 /* Return 1 to the caller to indicate that we found a direct
525 reference to a register which is being decomposed. This can
526 happen inside notes, multiword shift or zero-extend
534 /* This is called via for_each_rtx. Look for SUBREGs which can be
535 decomposed and decomposed REGs that need copying. */
538 adjust_decomposed_uses (rtx
*px
, void *data ATTRIBUTE_UNUSED
)
545 if (resolve_subreg_p (x
))
547 x
= simplify_subreg_concatn (GET_MODE (x
), SUBREG_REG (x
),
556 if (resolve_reg_p (x
))
562 /* Resolve any decomposed registers which appear in register notes on
566 resolve_reg_notes (rtx insn
)
570 note
= find_reg_equal_equiv_note (insn
);
573 int old_count
= num_validated_changes ();
574 if (for_each_rtx (&XEXP (note
, 0), resolve_subreg_use
, NULL
))
575 remove_note (insn
, note
);
577 if (old_count
!= num_validated_changes ())
578 df_notes_rescan (insn
);
581 pnote
= ®_NOTES (insn
);
582 while (*pnote
!= NULL_RTX
)
587 switch (REG_NOTE_KIND (note
))
591 if (resolve_reg_p (XEXP (note
, 0)))
600 *pnote
= XEXP (note
, 1);
602 pnote
= &XEXP (note
, 1);
606 /* Return whether X can be decomposed into subwords. */
609 can_decompose_p (rtx x
)
613 unsigned int regno
= REGNO (x
);
615 if (HARD_REGISTER_NUM_P (regno
))
616 return (validate_subreg (word_mode
, GET_MODE (x
), x
, UNITS_PER_WORD
)
617 && HARD_REGNO_MODE_OK (regno
, word_mode
));
619 return !bitmap_bit_p (non_decomposable_context
, regno
);
625 /* Decompose the registers used in a simple move SET within INSN. If
626 we don't change anything, return INSN, otherwise return the start
627 of the sequence of moves. */
630 resolve_simple_move (rtx set
, rtx insn
)
632 rtx src
, dest
, real_dest
, insns
;
633 enum machine_mode orig_mode
, dest_mode
;
638 dest
= SET_DEST (set
);
639 orig_mode
= GET_MODE (dest
);
641 words
= (GET_MODE_SIZE (orig_mode
) + UNITS_PER_WORD
- 1) / UNITS_PER_WORD
;
647 /* We have to handle copying from a SUBREG of a decomposed reg where
648 the SUBREG is larger than word size. Rather than assume that we
649 can take a word_mode SUBREG of the destination, we copy to a new
650 register and then copy that to the destination. */
652 real_dest
= NULL_RTX
;
654 if (GET_CODE (src
) == SUBREG
655 && resolve_reg_p (SUBREG_REG (src
))
656 && (SUBREG_BYTE (src
) != 0
657 || (GET_MODE_SIZE (orig_mode
)
658 != GET_MODE_SIZE (GET_MODE (SUBREG_REG (src
))))))
661 dest
= gen_reg_rtx (orig_mode
);
662 if (REG_P (real_dest
))
663 REG_ATTRS (dest
) = REG_ATTRS (real_dest
);
666 /* Similarly if we are copying to a SUBREG of a decomposed reg where
667 the SUBREG is larger than word size. */
669 if (GET_CODE (dest
) == SUBREG
670 && resolve_reg_p (SUBREG_REG (dest
))
671 && (SUBREG_BYTE (dest
) != 0
672 || (GET_MODE_SIZE (orig_mode
)
673 != GET_MODE_SIZE (GET_MODE (SUBREG_REG (dest
))))))
675 rtx reg
, minsn
, smove
;
677 reg
= gen_reg_rtx (orig_mode
);
678 minsn
= emit_move_insn (reg
, src
);
679 smove
= single_set (minsn
);
680 gcc_assert (smove
!= NULL_RTX
);
681 resolve_simple_move (smove
, minsn
);
685 /* If we didn't have any big SUBREGS of decomposed registers, and
686 neither side of the move is a register we are decomposing, then
687 we don't have to do anything here. */
689 if (src
== SET_SRC (set
)
690 && dest
== SET_DEST (set
)
691 && !resolve_reg_p (src
)
692 && !resolve_subreg_p (src
)
693 && !resolve_reg_p (dest
)
694 && !resolve_subreg_p (dest
))
700 /* It's possible for the code to use a subreg of a decomposed
701 register while forming an address. We need to handle that before
702 passing the address to emit_move_insn. We pass NULL_RTX as the
703 insn parameter to resolve_subreg_use because we can not validate
705 if (MEM_P (src
) || MEM_P (dest
))
710 for_each_rtx (&XEXP (src
, 0), resolve_subreg_use
, NULL_RTX
);
712 for_each_rtx (&XEXP (dest
, 0), resolve_subreg_use
, NULL_RTX
);
713 acg
= apply_change_group ();
717 /* If SRC is a register which we can't decompose, or has side
718 effects, we need to move via a temporary register. */
720 if (!can_decompose_p (src
)
721 || side_effects_p (src
)
722 || GET_CODE (src
) == ASM_OPERANDS
)
726 reg
= gen_reg_rtx (orig_mode
);
727 emit_move_insn (reg
, src
);
731 /* If DEST is a register which we can't decompose, or has side
732 effects, we need to first move to a temporary register. We
733 handle the common case of pushing an operand directly. We also
734 go through a temporary register if it holds a floating point
735 value. This gives us better code on systems which can't move
736 data easily between integer and floating point registers. */
738 dest_mode
= orig_mode
;
739 pushing
= push_operand (dest
, dest_mode
);
740 if (!can_decompose_p (dest
)
741 || (side_effects_p (dest
) && !pushing
)
742 || (!SCALAR_INT_MODE_P (dest_mode
)
743 && !resolve_reg_p (dest
)
744 && !resolve_subreg_p (dest
)))
746 if (real_dest
== NULL_RTX
)
748 if (!SCALAR_INT_MODE_P (dest_mode
))
750 dest_mode
= mode_for_size (GET_MODE_SIZE (dest_mode
) * BITS_PER_UNIT
,
752 gcc_assert (dest_mode
!= BLKmode
);
754 dest
= gen_reg_rtx (dest_mode
);
755 if (REG_P (real_dest
))
756 REG_ATTRS (dest
) = REG_ATTRS (real_dest
);
761 unsigned int i
, j
, jinc
;
763 gcc_assert (GET_MODE_SIZE (orig_mode
) % UNITS_PER_WORD
== 0);
764 gcc_assert (GET_CODE (XEXP (dest
, 0)) != PRE_MODIFY
);
765 gcc_assert (GET_CODE (XEXP (dest
, 0)) != POST_MODIFY
);
767 if (WORDS_BIG_ENDIAN
== STACK_GROWS_DOWNWARD
)
778 for (i
= 0; i
< words
; ++i
, j
+= jinc
)
782 temp
= copy_rtx (XEXP (dest
, 0));
783 temp
= adjust_automodify_address_nv (dest
, word_mode
, temp
,
785 emit_move_insn (temp
,
786 simplify_gen_subreg_concatn (word_mode
, src
,
788 j
* UNITS_PER_WORD
));
795 if (REG_P (dest
) && !HARD_REGISTER_NUM_P (REGNO (dest
)))
798 for (i
= 0; i
< words
; ++i
)
799 emit_move_insn (simplify_gen_subreg_concatn (word_mode
, dest
,
802 simplify_gen_subreg_concatn (word_mode
, src
,
804 i
* UNITS_PER_WORD
));
807 if (real_dest
!= NULL_RTX
)
809 rtx mdest
, minsn
, smove
;
811 if (dest_mode
== orig_mode
)
814 mdest
= simplify_gen_subreg (orig_mode
, dest
, GET_MODE (dest
), 0);
815 minsn
= emit_move_insn (real_dest
, mdest
);
817 smove
= single_set (minsn
);
818 gcc_assert (smove
!= NULL_RTX
);
820 resolve_simple_move (smove
, minsn
);
823 insns
= get_insns ();
826 copy_reg_eh_region_note_forward (insn
, insns
, NULL_RTX
);
828 emit_insn_before (insns
, insn
);
835 /* Change a CLOBBER of a decomposed register into a CLOBBER of the
836 component registers. Return whether we changed something. */
839 resolve_clobber (rtx pat
, rtx insn
)
842 enum machine_mode orig_mode
;
843 unsigned int words
, i
;
847 if (!resolve_reg_p (reg
) && !resolve_subreg_p (reg
))
850 orig_mode
= GET_MODE (reg
);
851 words
= GET_MODE_SIZE (orig_mode
);
852 words
= (words
+ UNITS_PER_WORD
- 1) / UNITS_PER_WORD
;
854 ret
= validate_change (NULL_RTX
, &XEXP (pat
, 0),
855 simplify_gen_subreg_concatn (word_mode
, reg
,
858 df_insn_rescan (insn
);
859 gcc_assert (ret
!= 0);
861 for (i
= words
- 1; i
> 0; --i
)
865 x
= simplify_gen_subreg_concatn (word_mode
, reg
, orig_mode
,
867 x
= gen_rtx_CLOBBER (VOIDmode
, x
);
868 emit_insn_after (x
, insn
);
871 resolve_reg_notes (insn
);
876 /* A USE of a decomposed register is no longer meaningful. Return
877 whether we changed something. */
880 resolve_use (rtx pat
, rtx insn
)
882 if (resolve_reg_p (XEXP (pat
, 0)) || resolve_subreg_p (XEXP (pat
, 0)))
888 resolve_reg_notes (insn
);
893 /* A VAR_LOCATION can be simplified. */
896 resolve_debug (rtx insn
)
898 for_each_rtx (&PATTERN (insn
), adjust_decomposed_uses
, NULL_RTX
);
900 df_insn_rescan (insn
);
902 resolve_reg_notes (insn
);
905 /* Checks if INSN is a decomposable multiword-shift or zero-extend and
906 sets the decomposable_context bitmap accordingly. A non-zero value
907 is returned if a decomposable insn has been found. */
910 find_decomposable_shift_zext (rtx insn
)
916 set
= single_set (insn
);
921 if (GET_CODE (op
) != ASHIFT
922 && GET_CODE (op
) != LSHIFTRT
923 && GET_CODE (op
) != ZERO_EXTEND
)
926 op_operand
= XEXP (op
, 0);
927 if (!REG_P (SET_DEST (set
)) || !REG_P (op_operand
)
928 || HARD_REGISTER_NUM_P (REGNO (SET_DEST (set
)))
929 || HARD_REGISTER_NUM_P (REGNO (op_operand
))
930 || !SCALAR_INT_MODE_P (GET_MODE (op
)))
933 if (GET_CODE (op
) == ZERO_EXTEND
)
935 if (GET_MODE (op_operand
) != word_mode
936 || GET_MODE_BITSIZE (GET_MODE (op
)) != 2 * BITS_PER_WORD
)
939 else /* left or right shift */
941 if (!CONST_INT_P (XEXP (op
, 1))
942 || INTVAL (XEXP (op
, 1)) < BITS_PER_WORD
943 || GET_MODE_BITSIZE (GET_MODE (op_operand
)) != 2 * BITS_PER_WORD
)
947 bitmap_set_bit (decomposable_context
, REGNO (SET_DEST (set
)));
949 if (GET_CODE (op
) != ZERO_EXTEND
)
950 bitmap_set_bit (decomposable_context
, REGNO (op_operand
));
955 /* Decompose a more than word wide shift (in INSN) of a multiword
956 pseudo or a multiword zero-extend of a wordmode pseudo into a move
957 and 'set to zero' insn. Return a pointer to the new insn when a
958 replacement was done. */
961 resolve_shift_zext (rtx insn
)
967 rtx src_reg
, dest_reg
, dest_zero
;
968 int src_reg_num
, dest_reg_num
, offset1
, offset2
, src_offset
;
970 set
= single_set (insn
);
975 if (GET_CODE (op
) != ASHIFT
976 && GET_CODE (op
) != LSHIFTRT
977 && GET_CODE (op
) != ZERO_EXTEND
)
980 op_operand
= XEXP (op
, 0);
982 if (!resolve_reg_p (SET_DEST (set
)) && !resolve_reg_p (op_operand
))
985 /* src_reg_num is the number of the word mode register which we
986 are operating on. For a left shift and a zero_extend on little
987 endian machines this is register 0. */
988 src_reg_num
= GET_CODE (op
) == LSHIFTRT
? 1 : 0;
991 && GET_MODE_SIZE (GET_MODE (op_operand
)) > UNITS_PER_WORD
)
992 src_reg_num
= 1 - src_reg_num
;
994 if (GET_CODE (op
) == ZERO_EXTEND
)
995 dest_reg_num
= WORDS_BIG_ENDIAN
? 1 : 0;
997 dest_reg_num
= 1 - src_reg_num
;
999 offset1
= UNITS_PER_WORD
* dest_reg_num
;
1000 offset2
= UNITS_PER_WORD
* (1 - dest_reg_num
);
1001 src_offset
= UNITS_PER_WORD
* src_reg_num
;
1003 if (WORDS_BIG_ENDIAN
!= BYTES_BIG_ENDIAN
)
1005 offset1
+= UNITS_PER_WORD
- 1;
1006 offset2
+= UNITS_PER_WORD
- 1;
1007 src_offset
+= UNITS_PER_WORD
- 1;
1012 dest_reg
= simplify_gen_subreg_concatn (word_mode
, SET_DEST (set
),
1013 GET_MODE (SET_DEST (set
)),
1015 dest_zero
= simplify_gen_subreg_concatn (word_mode
, SET_DEST (set
),
1016 GET_MODE (SET_DEST (set
)),
1018 src_reg
= simplify_gen_subreg_concatn (word_mode
, op_operand
,
1019 GET_MODE (op_operand
),
1021 if (GET_CODE (op
) != ZERO_EXTEND
)
1023 int shift_count
= INTVAL (XEXP (op
, 1));
1024 if (shift_count
> BITS_PER_WORD
)
1025 src_reg
= expand_shift (GET_CODE (op
) == ASHIFT
?
1026 LSHIFT_EXPR
: RSHIFT_EXPR
,
1028 build_int_cst (NULL_TREE
,
1029 shift_count
- BITS_PER_WORD
),
1033 if (dest_reg
!= src_reg
)
1034 emit_move_insn (dest_reg
, src_reg
);
1035 emit_move_insn (dest_zero
, CONST0_RTX (word_mode
));
1036 insns
= get_insns ();
1040 emit_insn_before (insns
, insn
);
1045 fprintf (dump_file
, "; Replacing insn: %d with insns: ", INSN_UID (insn
));
1046 for (in
= insns
; in
!= insn
; in
= NEXT_INSN (in
))
1047 fprintf (dump_file
, "%d ", INSN_UID (in
));
1048 fprintf (dump_file
, "\n");
1055 /* Look for registers which are always accessed via word-sized SUBREGs
1056 or via copies. Decompose these registers into several word-sized
1057 pseudo-registers. */
1060 decompose_multiword_subregs (void)
1066 df_set_flags (DF_DEFER_INSN_RESCAN
);
1068 max
= max_reg_num ();
1070 /* First see if there are any multi-word pseudo-registers. If there
1071 aren't, there is nothing we can do. This should speed up this
1072 pass in the normal case, since it should be faster than scanning
1077 for (i
= FIRST_PSEUDO_REGISTER
; i
< max
; ++i
)
1079 if (regno_reg_rtx
[i
] != NULL
1080 && GET_MODE_SIZE (GET_MODE (regno_reg_rtx
[i
])) > UNITS_PER_WORD
)
1087 /* FIXME: When the dataflow branch is merged, we can change this
1088 code to look for each multi-word pseudo-register and to find each
1089 insn which sets or uses that register. That should be faster
1090 than scanning all the insns. */
1092 decomposable_context
= BITMAP_ALLOC (NULL
);
1093 non_decomposable_context
= BITMAP_ALLOC (NULL
);
1095 reg_copy_graph
= VEC_alloc (bitmap
, heap
, max
);
1096 VEC_safe_grow (bitmap
, heap
, reg_copy_graph
, max
);
1097 memset (VEC_address (bitmap
, reg_copy_graph
), 0, sizeof (bitmap
) * max
);
1103 FOR_BB_INSNS (bb
, insn
)
1106 enum classify_move_insn cmi
;
1110 || GET_CODE (PATTERN (insn
)) == CLOBBER
1111 || GET_CODE (PATTERN (insn
)) == USE
)
1114 if (find_decomposable_shift_zext (insn
))
1117 recog_memoized (insn
);
1118 extract_insn (insn
);
1120 set
= simple_move (insn
);
1123 cmi
= NOT_SIMPLE_MOVE
;
1126 if (find_pseudo_copy (set
))
1127 cmi
= SIMPLE_PSEUDO_REG_MOVE
;
1132 n
= recog_data
.n_operands
;
1133 for (i
= 0; i
< n
; ++i
)
1135 for_each_rtx (&recog_data
.operand
[i
],
1136 find_decomposable_subregs
,
1139 /* We handle ASM_OPERANDS as a special case to support
1140 things like x86 rdtsc which returns a DImode value.
1141 We can decompose the output, which will certainly be
1142 operand 0, but not the inputs. */
1144 if (cmi
== SIMPLE_MOVE
1145 && GET_CODE (SET_SRC (set
)) == ASM_OPERANDS
)
1147 gcc_assert (i
== 0);
1148 cmi
= NOT_SIMPLE_MOVE
;
1154 bitmap_and_compl_into (decomposable_context
, non_decomposable_context
);
1155 if (!bitmap_empty_p (decomposable_context
))
1159 sbitmap_iterator sbi
;
1160 bitmap_iterator iter
;
1163 propagate_pseudo_copies ();
1165 sub_blocks
= sbitmap_alloc (last_basic_block
);
1166 sbitmap_zero (sub_blocks
);
1168 EXECUTE_IF_SET_IN_BITMAP (decomposable_context
, 0, regno
, iter
)
1169 decompose_register (regno
);
1175 FOR_BB_INSNS (bb
, insn
)
1182 pat
= PATTERN (insn
);
1183 if (GET_CODE (pat
) == CLOBBER
)
1184 resolve_clobber (pat
, insn
);
1185 else if (GET_CODE (pat
) == USE
)
1186 resolve_use (pat
, insn
);
1187 else if (DEBUG_INSN_P (insn
))
1188 resolve_debug (insn
);
1194 recog_memoized (insn
);
1195 extract_insn (insn
);
1197 set
= simple_move (insn
);
1200 rtx orig_insn
= insn
;
1201 bool cfi
= control_flow_insn_p (insn
);
1203 /* We can end up splitting loads to multi-word pseudos
1204 into separate loads to machine word size pseudos.
1205 When this happens, we first had one load that can
1206 throw, and after resolve_simple_move we'll have a
1207 bunch of loads (at least two). All those loads may
1208 trap if we can have non-call exceptions, so they
1209 all will end the current basic block. We split the
1210 block after the outer loop over all insns, but we
1211 make sure here that we will be able to split the
1212 basic block and still produce the correct control
1213 flow graph for it. */
1215 || (cfun
->can_throw_non_call_exceptions
1216 && can_throw_internal (insn
)));
1218 insn
= resolve_simple_move (set
, insn
);
1219 if (insn
!= orig_insn
)
1221 recog_memoized (insn
);
1222 extract_insn (insn
);
1225 SET_BIT (sub_blocks
, bb
->index
);
1230 rtx decomposed_shift
;
1232 decomposed_shift
= resolve_shift_zext (insn
);
1233 if (decomposed_shift
!= NULL_RTX
)
1235 insn
= decomposed_shift
;
1236 recog_memoized (insn
);
1237 extract_insn (insn
);
1241 for (i
= recog_data
.n_operands
- 1; i
>= 0; --i
)
1242 for_each_rtx (recog_data
.operand_loc
[i
],
1246 resolve_reg_notes (insn
);
1248 if (num_validated_changes () > 0)
1250 for (i
= recog_data
.n_dups
- 1; i
>= 0; --i
)
1252 rtx
*pl
= recog_data
.dup_loc
[i
];
1253 int dup_num
= recog_data
.dup_num
[i
];
1254 rtx
*px
= recog_data
.operand_loc
[dup_num
];
1256 validate_unshare_change (insn
, pl
, *px
, 1);
1259 i
= apply_change_group ();
1266 /* If we had insns to split that caused control flow insns in the middle
1267 of a basic block, split those blocks now. Note that we only handle
1268 the case where splitting a load has caused multiple possibly trapping
1270 EXECUTE_IF_SET_IN_SBITMAP (sub_blocks
, 0, i
, sbi
)
1275 bb
= BASIC_BLOCK (i
);
1276 insn
= BB_HEAD (bb
);
1281 if (control_flow_insn_p (insn
))
1283 /* Split the block after insn. There will be a fallthru
1284 edge, which is OK so we keep it. We have to create the
1285 exception edges ourselves. */
1286 fallthru
= split_block (bb
, insn
);
1287 rtl_make_eh_edge (NULL
, bb
, BB_END (bb
));
1288 bb
= fallthru
->dest
;
1289 insn
= BB_HEAD (bb
);
1292 insn
= NEXT_INSN (insn
);
1296 sbitmap_free (sub_blocks
);
1303 for (i
= 0; VEC_iterate (bitmap
, reg_copy_graph
, i
, b
); ++i
)
1308 VEC_free (bitmap
, heap
, reg_copy_graph
);
1310 BITMAP_FREE (decomposable_context
);
1311 BITMAP_FREE (non_decomposable_context
);
1314 /* Gate function for lower subreg pass. */
1317 gate_handle_lower_subreg (void)
1319 return flag_split_wide_types
!= 0;
1322 /* Implement first lower subreg pass. */
1325 rest_of_handle_lower_subreg (void)
1327 decompose_multiword_subregs ();
1331 /* Implement second lower subreg pass. */
1334 rest_of_handle_lower_subreg2 (void)
1336 decompose_multiword_subregs ();
1340 struct rtl_opt_pass pass_lower_subreg
=
1344 "subreg1", /* name */
1345 gate_handle_lower_subreg
, /* gate */
1346 rest_of_handle_lower_subreg
, /* execute */
1349 0, /* static_pass_number */
1350 TV_LOWER_SUBREG
, /* tv_id */
1351 0, /* properties_required */
1352 0, /* properties_provided */
1353 0, /* properties_destroyed */
1354 0, /* todo_flags_start */
1357 TODO_verify_flow
/* todo_flags_finish */
1361 struct rtl_opt_pass pass_lower_subreg2
=
1365 "subreg2", /* name */
1366 gate_handle_lower_subreg
, /* gate */
1367 rest_of_handle_lower_subreg2
, /* execute */
1370 0, /* static_pass_number */
1371 TV_LOWER_SUBREG
, /* tv_id */
1372 0, /* properties_required */
1373 0, /* properties_provided */
1374 0, /* properties_destroyed */
1375 0, /* todo_flags_start */
1376 TODO_df_finish
| TODO_verify_rtl_sharing
|
1379 TODO_verify_flow
/* todo_flags_finish */