2009-10-01 Tobias Burnus <burnus@net-b.de>
[official-gcc/alias-decl.git] / gcc / sched-deps.c
blobcef383a1d0eb864f50220359441812d73573b90b
1 /* Instruction scheduling pass. This file computes dependencies between
2 instructions.
3 Copyright (C) 1992, 1993, 1994, 1995, 1996, 1997, 1998,
4 1999, 2000, 2001, 2002, 2003, 2004, 2005, 2006, 2007, 2008, 2009
5 Free Software Foundation, Inc.
6 Contributed by Michael Tiemann (tiemann@cygnus.com) Enhanced by,
7 and currently maintained by, Jim Wilson (wilson@cygnus.com)
9 This file is part of GCC.
11 GCC is free software; you can redistribute it and/or modify it under
12 the terms of the GNU General Public License as published by the Free
13 Software Foundation; either version 3, or (at your option) any later
14 version.
16 GCC is distributed in the hope that it will be useful, but WITHOUT ANY
17 WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
19 for more details.
21 You should have received a copy of the GNU General Public License
22 along with GCC; see the file COPYING3. If not see
23 <http://www.gnu.org/licenses/>. */
25 #include "config.h"
26 #include "system.h"
27 #include "coretypes.h"
28 #include "tm.h"
29 #include "toplev.h"
30 #include "rtl.h"
31 #include "tm_p.h"
32 #include "hard-reg-set.h"
33 #include "regs.h"
34 #include "function.h"
35 #include "flags.h"
36 #include "insn-config.h"
37 #include "insn-attr.h"
38 #include "except.h"
39 #include "toplev.h"
40 #include "recog.h"
41 #include "sched-int.h"
42 #include "params.h"
43 #include "cselib.h"
44 #include "ira.h"
46 #ifdef INSN_SCHEDULING
48 #ifdef ENABLE_CHECKING
49 #define CHECK (true)
50 #else
51 #define CHECK (false)
52 #endif
54 /* Holds current parameters for the dependency analyzer. */
55 struct sched_deps_info_def *sched_deps_info;
57 /* The data is specific to the Haifa scheduler. */
58 VEC(haifa_deps_insn_data_def, heap) *h_d_i_d = NULL;
60 /* Return the major type present in the DS. */
61 enum reg_note
62 ds_to_dk (ds_t ds)
64 if (ds & DEP_TRUE)
65 return REG_DEP_TRUE;
67 if (ds & DEP_OUTPUT)
68 return REG_DEP_OUTPUT;
70 gcc_assert (ds & DEP_ANTI);
72 return REG_DEP_ANTI;
75 /* Return equivalent dep_status. */
76 ds_t
77 dk_to_ds (enum reg_note dk)
79 switch (dk)
81 case REG_DEP_TRUE:
82 return DEP_TRUE;
84 case REG_DEP_OUTPUT:
85 return DEP_OUTPUT;
87 default:
88 gcc_assert (dk == REG_DEP_ANTI);
89 return DEP_ANTI;
93 /* Functions to operate with dependence information container - dep_t. */
95 /* Init DEP with the arguments. */
96 void
97 init_dep_1 (dep_t dep, rtx pro, rtx con, enum reg_note type, ds_t ds)
99 DEP_PRO (dep) = pro;
100 DEP_CON (dep) = con;
101 DEP_TYPE (dep) = type;
102 DEP_STATUS (dep) = ds;
105 /* Init DEP with the arguments.
106 While most of the scheduler (including targets) only need the major type
107 of the dependency, it is convenient to hide full dep_status from them. */
108 void
109 init_dep (dep_t dep, rtx pro, rtx con, enum reg_note kind)
111 ds_t ds;
113 if ((current_sched_info->flags & USE_DEPS_LIST))
114 ds = dk_to_ds (kind);
115 else
116 ds = -1;
118 init_dep_1 (dep, pro, con, kind, ds);
121 /* Make a copy of FROM in TO. */
122 static void
123 copy_dep (dep_t to, dep_t from)
125 memcpy (to, from, sizeof (*to));
128 static void dump_ds (FILE *, ds_t);
130 /* Define flags for dump_dep (). */
132 /* Dump producer of the dependence. */
133 #define DUMP_DEP_PRO (2)
135 /* Dump consumer of the dependence. */
136 #define DUMP_DEP_CON (4)
138 /* Dump type of the dependence. */
139 #define DUMP_DEP_TYPE (8)
141 /* Dump status of the dependence. */
142 #define DUMP_DEP_STATUS (16)
144 /* Dump all information about the dependence. */
145 #define DUMP_DEP_ALL (DUMP_DEP_PRO | DUMP_DEP_CON | DUMP_DEP_TYPE \
146 |DUMP_DEP_STATUS)
148 /* Dump DEP to DUMP.
149 FLAGS is a bit mask specifying what information about DEP needs
150 to be printed.
151 If FLAGS has the very first bit set, then dump all information about DEP
152 and propagate this bit into the callee dump functions. */
153 static void
154 dump_dep (FILE *dump, dep_t dep, int flags)
156 if (flags & 1)
157 flags |= DUMP_DEP_ALL;
159 fprintf (dump, "<");
161 if (flags & DUMP_DEP_PRO)
162 fprintf (dump, "%d; ", INSN_UID (DEP_PRO (dep)));
164 if (flags & DUMP_DEP_CON)
165 fprintf (dump, "%d; ", INSN_UID (DEP_CON (dep)));
167 if (flags & DUMP_DEP_TYPE)
169 char t;
170 enum reg_note type = DEP_TYPE (dep);
172 switch (type)
174 case REG_DEP_TRUE:
175 t = 't';
176 break;
178 case REG_DEP_OUTPUT:
179 t = 'o';
180 break;
182 case REG_DEP_ANTI:
183 t = 'a';
184 break;
186 default:
187 gcc_unreachable ();
188 break;
191 fprintf (dump, "%c; ", t);
194 if (flags & DUMP_DEP_STATUS)
196 if (current_sched_info->flags & USE_DEPS_LIST)
197 dump_ds (dump, DEP_STATUS (dep));
200 fprintf (dump, ">");
203 /* Default flags for dump_dep (). */
204 static int dump_dep_flags = (DUMP_DEP_PRO | DUMP_DEP_CON);
206 /* Dump all fields of DEP to STDERR. */
207 void
208 sd_debug_dep (dep_t dep)
210 dump_dep (stderr, dep, 1);
211 fprintf (stderr, "\n");
214 /* Functions to operate with a single link from the dependencies lists -
215 dep_link_t. */
217 /* Attach L to appear after link X whose &DEP_LINK_NEXT (X) is given by
218 PREV_NEXT_P. */
219 static void
220 attach_dep_link (dep_link_t l, dep_link_t *prev_nextp)
222 dep_link_t next = *prev_nextp;
224 gcc_assert (DEP_LINK_PREV_NEXTP (l) == NULL
225 && DEP_LINK_NEXT (l) == NULL);
227 /* Init node being inserted. */
228 DEP_LINK_PREV_NEXTP (l) = prev_nextp;
229 DEP_LINK_NEXT (l) = next;
231 /* Fix next node. */
232 if (next != NULL)
234 gcc_assert (DEP_LINK_PREV_NEXTP (next) == prev_nextp);
236 DEP_LINK_PREV_NEXTP (next) = &DEP_LINK_NEXT (l);
239 /* Fix prev node. */
240 *prev_nextp = l;
243 /* Add dep_link LINK to deps_list L. */
244 static void
245 add_to_deps_list (dep_link_t link, deps_list_t l)
247 attach_dep_link (link, &DEPS_LIST_FIRST (l));
249 ++DEPS_LIST_N_LINKS (l);
252 /* Detach dep_link L from the list. */
253 static void
254 detach_dep_link (dep_link_t l)
256 dep_link_t *prev_nextp = DEP_LINK_PREV_NEXTP (l);
257 dep_link_t next = DEP_LINK_NEXT (l);
259 *prev_nextp = next;
261 if (next != NULL)
262 DEP_LINK_PREV_NEXTP (next) = prev_nextp;
264 DEP_LINK_PREV_NEXTP (l) = NULL;
265 DEP_LINK_NEXT (l) = NULL;
268 /* Remove link LINK from list LIST. */
269 static void
270 remove_from_deps_list (dep_link_t link, deps_list_t list)
272 detach_dep_link (link);
274 --DEPS_LIST_N_LINKS (list);
277 /* Move link LINK from list FROM to list TO. */
278 static void
279 move_dep_link (dep_link_t link, deps_list_t from, deps_list_t to)
281 remove_from_deps_list (link, from);
282 add_to_deps_list (link, to);
285 /* Return true of LINK is not attached to any list. */
286 static bool
287 dep_link_is_detached_p (dep_link_t link)
289 return DEP_LINK_PREV_NEXTP (link) == NULL;
292 /* Pool to hold all dependency nodes (dep_node_t). */
293 static alloc_pool dn_pool;
295 /* Number of dep_nodes out there. */
296 static int dn_pool_diff = 0;
298 /* Create a dep_node. */
299 static dep_node_t
300 create_dep_node (void)
302 dep_node_t n = (dep_node_t) pool_alloc (dn_pool);
303 dep_link_t back = DEP_NODE_BACK (n);
304 dep_link_t forw = DEP_NODE_FORW (n);
306 DEP_LINK_NODE (back) = n;
307 DEP_LINK_NEXT (back) = NULL;
308 DEP_LINK_PREV_NEXTP (back) = NULL;
310 DEP_LINK_NODE (forw) = n;
311 DEP_LINK_NEXT (forw) = NULL;
312 DEP_LINK_PREV_NEXTP (forw) = NULL;
314 ++dn_pool_diff;
316 return n;
319 /* Delete dep_node N. N must not be connected to any deps_list. */
320 static void
321 delete_dep_node (dep_node_t n)
323 gcc_assert (dep_link_is_detached_p (DEP_NODE_BACK (n))
324 && dep_link_is_detached_p (DEP_NODE_FORW (n)));
326 --dn_pool_diff;
328 pool_free (dn_pool, n);
331 /* Pool to hold dependencies lists (deps_list_t). */
332 static alloc_pool dl_pool;
334 /* Number of deps_lists out there. */
335 static int dl_pool_diff = 0;
337 /* Functions to operate with dependences lists - deps_list_t. */
339 /* Return true if list L is empty. */
340 static bool
341 deps_list_empty_p (deps_list_t l)
343 return DEPS_LIST_N_LINKS (l) == 0;
346 /* Create a new deps_list. */
347 static deps_list_t
348 create_deps_list (void)
350 deps_list_t l = (deps_list_t) pool_alloc (dl_pool);
352 DEPS_LIST_FIRST (l) = NULL;
353 DEPS_LIST_N_LINKS (l) = 0;
355 ++dl_pool_diff;
356 return l;
359 /* Free deps_list L. */
360 static void
361 free_deps_list (deps_list_t l)
363 gcc_assert (deps_list_empty_p (l));
365 --dl_pool_diff;
367 pool_free (dl_pool, l);
370 /* Return true if there is no dep_nodes and deps_lists out there.
371 After the region is scheduled all the dependency nodes and lists
372 should [generally] be returned to pool. */
373 bool
374 deps_pools_are_empty_p (void)
376 return dn_pool_diff == 0 && dl_pool_diff == 0;
379 /* Remove all elements from L. */
380 static void
381 clear_deps_list (deps_list_t l)
385 dep_link_t link = DEPS_LIST_FIRST (l);
387 if (link == NULL)
388 break;
390 remove_from_deps_list (link, l);
392 while (1);
395 static regset reg_pending_sets;
396 static regset reg_pending_clobbers;
397 static regset reg_pending_uses;
398 static enum reg_pending_barrier_mode reg_pending_barrier;
400 /* Hard registers implicitly clobbered or used (or may be implicitly
401 clobbered or used) by the currently analyzed insn. For example,
402 insn in its constraint has one register class. Even if there is
403 currently no hard register in the insn, the particular hard
404 register will be in the insn after reload pass because the
405 constraint requires it. */
406 static HARD_REG_SET implicit_reg_pending_clobbers;
407 static HARD_REG_SET implicit_reg_pending_uses;
409 /* To speed up the test for duplicate dependency links we keep a
410 record of dependencies created by add_dependence when the average
411 number of instructions in a basic block is very large.
413 Studies have shown that there is typically around 5 instructions between
414 branches for typical C code. So we can make a guess that the average
415 basic block is approximately 5 instructions long; we will choose 100X
416 the average size as a very large basic block.
418 Each insn has associated bitmaps for its dependencies. Each bitmap
419 has enough entries to represent a dependency on any other insn in
420 the insn chain. All bitmap for true dependencies cache is
421 allocated then the rest two ones are also allocated. */
422 static bitmap_head *true_dependency_cache = NULL;
423 static bitmap_head *output_dependency_cache = NULL;
424 static bitmap_head *anti_dependency_cache = NULL;
425 static bitmap_head *spec_dependency_cache = NULL;
426 static int cache_size;
428 static int deps_may_trap_p (const_rtx);
429 static void add_dependence_list (rtx, rtx, int, enum reg_note);
430 static void add_dependence_list_and_free (struct deps *, rtx,
431 rtx *, int, enum reg_note);
432 static void delete_all_dependences (rtx);
433 static void fixup_sched_groups (rtx);
435 static void flush_pending_lists (struct deps *, rtx, int, int);
436 static void sched_analyze_1 (struct deps *, rtx, rtx);
437 static void sched_analyze_2 (struct deps *, rtx, rtx);
438 static void sched_analyze_insn (struct deps *, rtx, rtx);
440 static bool sched_has_condition_p (const_rtx);
441 static int conditions_mutex_p (const_rtx, const_rtx, bool, bool);
443 static enum DEPS_ADJUST_RESULT maybe_add_or_update_dep_1 (dep_t, bool,
444 rtx, rtx);
445 static enum DEPS_ADJUST_RESULT add_or_update_dep_1 (dep_t, bool, rtx, rtx);
447 #ifdef ENABLE_CHECKING
448 static void check_dep (dep_t, bool);
449 #endif
451 /* Return nonzero if a load of the memory reference MEM can cause a trap. */
453 static int
454 deps_may_trap_p (const_rtx mem)
456 const_rtx addr = XEXP (mem, 0);
458 if (REG_P (addr) && REGNO (addr) >= FIRST_PSEUDO_REGISTER)
460 const_rtx t = get_reg_known_value (REGNO (addr));
461 if (t)
462 addr = t;
464 return rtx_addr_can_trap_p (addr);
468 /* Find the condition under which INSN is executed. If REV is not NULL,
469 it is set to TRUE when the returned comparison should be reversed
470 to get the actual condition. */
471 static rtx
472 sched_get_condition_with_rev (const_rtx insn, bool *rev)
474 rtx pat = PATTERN (insn);
475 rtx src;
477 if (pat == 0)
478 return 0;
480 if (rev)
481 *rev = false;
483 if (GET_CODE (pat) == COND_EXEC)
484 return COND_EXEC_TEST (pat);
486 if (!any_condjump_p (insn) || !onlyjump_p (insn))
487 return 0;
489 src = SET_SRC (pc_set (insn));
491 if (XEXP (src, 2) == pc_rtx)
492 return XEXP (src, 0);
493 else if (XEXP (src, 1) == pc_rtx)
495 rtx cond = XEXP (src, 0);
496 enum rtx_code revcode = reversed_comparison_code (cond, insn);
498 if (revcode == UNKNOWN)
499 return 0;
501 if (rev)
502 *rev = true;
503 return cond;
506 return 0;
509 /* True when we can find a condition under which INSN is executed. */
510 static bool
511 sched_has_condition_p (const_rtx insn)
513 return !! sched_get_condition_with_rev (insn, NULL);
518 /* Return nonzero if conditions COND1 and COND2 can never be both true. */
519 static int
520 conditions_mutex_p (const_rtx cond1, const_rtx cond2, bool rev1, bool rev2)
522 if (COMPARISON_P (cond1)
523 && COMPARISON_P (cond2)
524 && GET_CODE (cond1) ==
525 (rev1==rev2
526 ? reversed_comparison_code (cond2, NULL)
527 : GET_CODE (cond2))
528 && XEXP (cond1, 0) == XEXP (cond2, 0)
529 && XEXP (cond1, 1) == XEXP (cond2, 1))
530 return 1;
531 return 0;
534 /* Return true if insn1 and insn2 can never depend on one another because
535 the conditions under which they are executed are mutually exclusive. */
536 bool
537 sched_insns_conditions_mutex_p (const_rtx insn1, const_rtx insn2)
539 rtx cond1, cond2;
540 bool rev1 = false, rev2 = false;
542 /* df doesn't handle conditional lifetimes entirely correctly;
543 calls mess up the conditional lifetimes. */
544 if (!CALL_P (insn1) && !CALL_P (insn2))
546 cond1 = sched_get_condition_with_rev (insn1, &rev1);
547 cond2 = sched_get_condition_with_rev (insn2, &rev2);
548 if (cond1 && cond2
549 && conditions_mutex_p (cond1, cond2, rev1, rev2)
550 /* Make sure first instruction doesn't affect condition of second
551 instruction if switched. */
552 && !modified_in_p (cond1, insn2)
553 /* Make sure second instruction doesn't affect condition of first
554 instruction if switched. */
555 && !modified_in_p (cond2, insn1))
556 return true;
558 return false;
562 /* Return true if INSN can potentially be speculated with type DS. */
563 bool
564 sched_insn_is_legitimate_for_speculation_p (const_rtx insn, ds_t ds)
566 if (HAS_INTERNAL_DEP (insn))
567 return false;
569 if (!NONJUMP_INSN_P (insn))
570 return false;
572 if (SCHED_GROUP_P (insn))
573 return false;
575 if (IS_SPECULATION_CHECK_P (CONST_CAST_RTX (insn)))
576 return false;
578 if (side_effects_p (PATTERN (insn)))
579 return false;
581 if (ds & BE_IN_SPEC)
582 /* The following instructions, which depend on a speculatively scheduled
583 instruction, cannot be speculatively scheduled along. */
585 if (may_trap_p (PATTERN (insn)))
586 /* If instruction might trap, it cannot be speculatively scheduled.
587 For control speculation it's obvious why and for data speculation
588 it's because the insn might get wrong input if speculation
589 wasn't successful. */
590 return false;
592 if ((ds & BE_IN_DATA)
593 && sched_has_condition_p (insn))
594 /* If this is a predicated instruction, then it cannot be
595 speculatively scheduled. See PR35659. */
596 return false;
599 return true;
602 /* Initialize LIST_PTR to point to one of the lists present in TYPES_PTR,
603 initialize RESOLVED_P_PTR with true if that list consists of resolved deps,
604 and remove the type of returned [through LIST_PTR] list from TYPES_PTR.
605 This function is used to switch sd_iterator to the next list.
606 !!! For internal use only. Might consider moving it to sched-int.h. */
607 void
608 sd_next_list (const_rtx insn, sd_list_types_def *types_ptr,
609 deps_list_t *list_ptr, bool *resolved_p_ptr)
611 sd_list_types_def types = *types_ptr;
613 if (types & SD_LIST_HARD_BACK)
615 *list_ptr = INSN_HARD_BACK_DEPS (insn);
616 *resolved_p_ptr = false;
617 *types_ptr = types & ~SD_LIST_HARD_BACK;
619 else if (types & SD_LIST_SPEC_BACK)
621 *list_ptr = INSN_SPEC_BACK_DEPS (insn);
622 *resolved_p_ptr = false;
623 *types_ptr = types & ~SD_LIST_SPEC_BACK;
625 else if (types & SD_LIST_FORW)
627 *list_ptr = INSN_FORW_DEPS (insn);
628 *resolved_p_ptr = false;
629 *types_ptr = types & ~SD_LIST_FORW;
631 else if (types & SD_LIST_RES_BACK)
633 *list_ptr = INSN_RESOLVED_BACK_DEPS (insn);
634 *resolved_p_ptr = true;
635 *types_ptr = types & ~SD_LIST_RES_BACK;
637 else if (types & SD_LIST_RES_FORW)
639 *list_ptr = INSN_RESOLVED_FORW_DEPS (insn);
640 *resolved_p_ptr = true;
641 *types_ptr = types & ~SD_LIST_RES_FORW;
643 else
645 *list_ptr = NULL;
646 *resolved_p_ptr = false;
647 *types_ptr = SD_LIST_NONE;
651 /* Return the summary size of INSN's lists defined by LIST_TYPES. */
653 sd_lists_size (const_rtx insn, sd_list_types_def list_types)
655 int size = 0;
657 while (list_types != SD_LIST_NONE)
659 deps_list_t list;
660 bool resolved_p;
662 sd_next_list (insn, &list_types, &list, &resolved_p);
663 if (list)
664 size += DEPS_LIST_N_LINKS (list);
667 return size;
670 /* Return true if INSN's lists defined by LIST_TYPES are all empty. */
671 bool
672 sd_lists_empty_p (const_rtx insn, sd_list_types_def list_types)
674 return sd_lists_size (insn, list_types) == 0;
677 /* Initialize data for INSN. */
678 void
679 sd_init_insn (rtx insn)
681 INSN_HARD_BACK_DEPS (insn) = create_deps_list ();
682 INSN_SPEC_BACK_DEPS (insn) = create_deps_list ();
683 INSN_RESOLVED_BACK_DEPS (insn) = create_deps_list ();
684 INSN_FORW_DEPS (insn) = create_deps_list ();
685 INSN_RESOLVED_FORW_DEPS (insn) = create_deps_list ();
687 if (DEBUG_INSN_P (insn))
688 DEBUG_INSN_SCHED_P (insn) = TRUE;
690 /* ??? It would be nice to allocate dependency caches here. */
693 /* Free data for INSN. */
694 void
695 sd_finish_insn (rtx insn)
697 /* ??? It would be nice to deallocate dependency caches here. */
699 if (DEBUG_INSN_P (insn))
701 gcc_assert (DEBUG_INSN_SCHED_P (insn));
702 DEBUG_INSN_SCHED_P (insn) = FALSE;
705 free_deps_list (INSN_HARD_BACK_DEPS (insn));
706 INSN_HARD_BACK_DEPS (insn) = NULL;
708 free_deps_list (INSN_SPEC_BACK_DEPS (insn));
709 INSN_SPEC_BACK_DEPS (insn) = NULL;
711 free_deps_list (INSN_RESOLVED_BACK_DEPS (insn));
712 INSN_RESOLVED_BACK_DEPS (insn) = NULL;
714 free_deps_list (INSN_FORW_DEPS (insn));
715 INSN_FORW_DEPS (insn) = NULL;
717 free_deps_list (INSN_RESOLVED_FORW_DEPS (insn));
718 INSN_RESOLVED_FORW_DEPS (insn) = NULL;
721 /* Find a dependency between producer PRO and consumer CON.
722 Search through resolved dependency lists if RESOLVED_P is true.
723 If no such dependency is found return NULL,
724 otherwise return the dependency and initialize SD_IT_PTR [if it is nonnull]
725 with an iterator pointing to it. */
726 static dep_t
727 sd_find_dep_between_no_cache (rtx pro, rtx con, bool resolved_p,
728 sd_iterator_def *sd_it_ptr)
730 sd_list_types_def pro_list_type;
731 sd_list_types_def con_list_type;
732 sd_iterator_def sd_it;
733 dep_t dep;
734 bool found_p = false;
736 if (resolved_p)
738 pro_list_type = SD_LIST_RES_FORW;
739 con_list_type = SD_LIST_RES_BACK;
741 else
743 pro_list_type = SD_LIST_FORW;
744 con_list_type = SD_LIST_BACK;
747 /* Walk through either back list of INSN or forw list of ELEM
748 depending on which one is shorter. */
749 if (sd_lists_size (con, con_list_type) < sd_lists_size (pro, pro_list_type))
751 /* Find the dep_link with producer PRO in consumer's back_deps. */
752 FOR_EACH_DEP (con, con_list_type, sd_it, dep)
753 if (DEP_PRO (dep) == pro)
755 found_p = true;
756 break;
759 else
761 /* Find the dep_link with consumer CON in producer's forw_deps. */
762 FOR_EACH_DEP (pro, pro_list_type, sd_it, dep)
763 if (DEP_CON (dep) == con)
765 found_p = true;
766 break;
770 if (found_p)
772 if (sd_it_ptr != NULL)
773 *sd_it_ptr = sd_it;
775 return dep;
778 return NULL;
781 /* Find a dependency between producer PRO and consumer CON.
782 Use dependency [if available] to check if dependency is present at all.
783 Search through resolved dependency lists if RESOLVED_P is true.
784 If the dependency or NULL if none found. */
785 dep_t
786 sd_find_dep_between (rtx pro, rtx con, bool resolved_p)
788 if (true_dependency_cache != NULL)
789 /* Avoiding the list walk below can cut compile times dramatically
790 for some code. */
792 int elem_luid = INSN_LUID (pro);
793 int insn_luid = INSN_LUID (con);
795 gcc_assert (output_dependency_cache != NULL
796 && anti_dependency_cache != NULL);
798 if (!bitmap_bit_p (&true_dependency_cache[insn_luid], elem_luid)
799 && !bitmap_bit_p (&output_dependency_cache[insn_luid], elem_luid)
800 && !bitmap_bit_p (&anti_dependency_cache[insn_luid], elem_luid))
801 return NULL;
804 return sd_find_dep_between_no_cache (pro, con, resolved_p, NULL);
807 /* Add or update a dependence described by DEP.
808 MEM1 and MEM2, if non-null, correspond to memory locations in case of
809 data speculation.
811 The function returns a value indicating if an old entry has been changed
812 or a new entry has been added to insn's backward deps.
814 This function merely checks if producer and consumer is the same insn
815 and doesn't create a dep in this case. Actual manipulation of
816 dependence data structures is performed in add_or_update_dep_1. */
817 static enum DEPS_ADJUST_RESULT
818 maybe_add_or_update_dep_1 (dep_t dep, bool resolved_p, rtx mem1, rtx mem2)
820 rtx elem = DEP_PRO (dep);
821 rtx insn = DEP_CON (dep);
823 gcc_assert (INSN_P (insn) && INSN_P (elem));
825 /* Don't depend an insn on itself. */
826 if (insn == elem)
828 if (sched_deps_info->generate_spec_deps)
829 /* INSN has an internal dependence, which we can't overcome. */
830 HAS_INTERNAL_DEP (insn) = 1;
832 return DEP_NODEP;
835 return add_or_update_dep_1 (dep, resolved_p, mem1, mem2);
838 /* Ask dependency caches what needs to be done for dependence DEP.
839 Return DEP_CREATED if new dependence should be created and there is no
840 need to try to find one searching the dependencies lists.
841 Return DEP_PRESENT if there already is a dependence described by DEP and
842 hence nothing is to be done.
843 Return DEP_CHANGED if there already is a dependence, but it should be
844 updated to incorporate additional information from DEP. */
845 static enum DEPS_ADJUST_RESULT
846 ask_dependency_caches (dep_t dep)
848 int elem_luid = INSN_LUID (DEP_PRO (dep));
849 int insn_luid = INSN_LUID (DEP_CON (dep));
851 gcc_assert (true_dependency_cache != NULL
852 && output_dependency_cache != NULL
853 && anti_dependency_cache != NULL);
855 if (!(current_sched_info->flags & USE_DEPS_LIST))
857 enum reg_note present_dep_type;
859 if (bitmap_bit_p (&true_dependency_cache[insn_luid], elem_luid))
860 present_dep_type = REG_DEP_TRUE;
861 else if (bitmap_bit_p (&output_dependency_cache[insn_luid], elem_luid))
862 present_dep_type = REG_DEP_OUTPUT;
863 else if (bitmap_bit_p (&anti_dependency_cache[insn_luid], elem_luid))
864 present_dep_type = REG_DEP_ANTI;
865 else
866 /* There is no existing dep so it should be created. */
867 return DEP_CREATED;
869 if ((int) DEP_TYPE (dep) >= (int) present_dep_type)
870 /* DEP does not add anything to the existing dependence. */
871 return DEP_PRESENT;
873 else
875 ds_t present_dep_types = 0;
877 if (bitmap_bit_p (&true_dependency_cache[insn_luid], elem_luid))
878 present_dep_types |= DEP_TRUE;
879 if (bitmap_bit_p (&output_dependency_cache[insn_luid], elem_luid))
880 present_dep_types |= DEP_OUTPUT;
881 if (bitmap_bit_p (&anti_dependency_cache[insn_luid], elem_luid))
882 present_dep_types |= DEP_ANTI;
884 if (present_dep_types == 0)
885 /* There is no existing dep so it should be created. */
886 return DEP_CREATED;
888 if (!(current_sched_info->flags & DO_SPECULATION)
889 || !bitmap_bit_p (&spec_dependency_cache[insn_luid], elem_luid))
891 if ((present_dep_types | (DEP_STATUS (dep) & DEP_TYPES))
892 == present_dep_types)
893 /* DEP does not add anything to the existing dependence. */
894 return DEP_PRESENT;
896 else
898 /* Only true dependencies can be data speculative and
899 only anti dependencies can be control speculative. */
900 gcc_assert ((present_dep_types & (DEP_TRUE | DEP_ANTI))
901 == present_dep_types);
903 /* if (DEP is SPECULATIVE) then
904 ..we should update DEP_STATUS
905 else
906 ..we should reset existing dep to non-speculative. */
910 return DEP_CHANGED;
913 /* Set dependency caches according to DEP. */
914 static void
915 set_dependency_caches (dep_t dep)
917 int elem_luid = INSN_LUID (DEP_PRO (dep));
918 int insn_luid = INSN_LUID (DEP_CON (dep));
920 if (!(current_sched_info->flags & USE_DEPS_LIST))
922 switch (DEP_TYPE (dep))
924 case REG_DEP_TRUE:
925 bitmap_set_bit (&true_dependency_cache[insn_luid], elem_luid);
926 break;
928 case REG_DEP_OUTPUT:
929 bitmap_set_bit (&output_dependency_cache[insn_luid], elem_luid);
930 break;
932 case REG_DEP_ANTI:
933 bitmap_set_bit (&anti_dependency_cache[insn_luid], elem_luid);
934 break;
936 default:
937 gcc_unreachable ();
940 else
942 ds_t ds = DEP_STATUS (dep);
944 if (ds & DEP_TRUE)
945 bitmap_set_bit (&true_dependency_cache[insn_luid], elem_luid);
946 if (ds & DEP_OUTPUT)
947 bitmap_set_bit (&output_dependency_cache[insn_luid], elem_luid);
948 if (ds & DEP_ANTI)
949 bitmap_set_bit (&anti_dependency_cache[insn_luid], elem_luid);
951 if (ds & SPECULATIVE)
953 gcc_assert (current_sched_info->flags & DO_SPECULATION);
954 bitmap_set_bit (&spec_dependency_cache[insn_luid], elem_luid);
959 /* Type of dependence DEP have changed from OLD_TYPE. Update dependency
960 caches accordingly. */
961 static void
962 update_dependency_caches (dep_t dep, enum reg_note old_type)
964 int elem_luid = INSN_LUID (DEP_PRO (dep));
965 int insn_luid = INSN_LUID (DEP_CON (dep));
967 /* Clear corresponding cache entry because type of the link
968 may have changed. Keep them if we use_deps_list. */
969 if (!(current_sched_info->flags & USE_DEPS_LIST))
971 switch (old_type)
973 case REG_DEP_OUTPUT:
974 bitmap_clear_bit (&output_dependency_cache[insn_luid], elem_luid);
975 break;
977 case REG_DEP_ANTI:
978 bitmap_clear_bit (&anti_dependency_cache[insn_luid], elem_luid);
979 break;
981 default:
982 gcc_unreachable ();
986 set_dependency_caches (dep);
989 /* Convert a dependence pointed to by SD_IT to be non-speculative. */
990 static void
991 change_spec_dep_to_hard (sd_iterator_def sd_it)
993 dep_node_t node = DEP_LINK_NODE (*sd_it.linkp);
994 dep_link_t link = DEP_NODE_BACK (node);
995 dep_t dep = DEP_NODE_DEP (node);
996 rtx elem = DEP_PRO (dep);
997 rtx insn = DEP_CON (dep);
999 move_dep_link (link, INSN_SPEC_BACK_DEPS (insn), INSN_HARD_BACK_DEPS (insn));
1001 DEP_STATUS (dep) &= ~SPECULATIVE;
1003 if (true_dependency_cache != NULL)
1004 /* Clear the cache entry. */
1005 bitmap_clear_bit (&spec_dependency_cache[INSN_LUID (insn)],
1006 INSN_LUID (elem));
1009 /* Update DEP to incorporate information from NEW_DEP.
1010 SD_IT points to DEP in case it should be moved to another list.
1011 MEM1 and MEM2, if nonnull, correspond to memory locations in case if
1012 data-speculative dependence should be updated. */
1013 static enum DEPS_ADJUST_RESULT
1014 update_dep (dep_t dep, dep_t new_dep,
1015 sd_iterator_def sd_it ATTRIBUTE_UNUSED,
1016 rtx mem1 ATTRIBUTE_UNUSED,
1017 rtx mem2 ATTRIBUTE_UNUSED)
1019 enum DEPS_ADJUST_RESULT res = DEP_PRESENT;
1020 enum reg_note old_type = DEP_TYPE (dep);
1022 /* If this is a more restrictive type of dependence than the
1023 existing one, then change the existing dependence to this
1024 type. */
1025 if ((int) DEP_TYPE (new_dep) < (int) old_type)
1027 DEP_TYPE (dep) = DEP_TYPE (new_dep);
1028 res = DEP_CHANGED;
1031 if (current_sched_info->flags & USE_DEPS_LIST)
1032 /* Update DEP_STATUS. */
1034 ds_t dep_status = DEP_STATUS (dep);
1035 ds_t ds = DEP_STATUS (new_dep);
1036 ds_t new_status = ds | dep_status;
1038 if (new_status & SPECULATIVE)
1039 /* Either existing dep or a dep we're adding or both are
1040 speculative. */
1042 if (!(ds & SPECULATIVE)
1043 || !(dep_status & SPECULATIVE))
1044 /* The new dep can't be speculative. */
1046 new_status &= ~SPECULATIVE;
1048 if (dep_status & SPECULATIVE)
1049 /* The old dep was speculative, but now it
1050 isn't. */
1051 change_spec_dep_to_hard (sd_it);
1053 else
1055 /* Both are speculative. Merge probabilities. */
1056 if (mem1 != NULL)
1058 dw_t dw;
1060 dw = estimate_dep_weak (mem1, mem2);
1061 ds = set_dep_weak (ds, BEGIN_DATA, dw);
1064 new_status = ds_merge (dep_status, ds);
1068 ds = new_status;
1070 if (dep_status != ds)
1072 DEP_STATUS (dep) = ds;
1073 res = DEP_CHANGED;
1077 if (true_dependency_cache != NULL
1078 && res == DEP_CHANGED)
1079 update_dependency_caches (dep, old_type);
1081 return res;
1084 /* Add or update a dependence described by DEP.
1085 MEM1 and MEM2, if non-null, correspond to memory locations in case of
1086 data speculation.
1088 The function returns a value indicating if an old entry has been changed
1089 or a new entry has been added to insn's backward deps or nothing has
1090 been updated at all. */
1091 static enum DEPS_ADJUST_RESULT
1092 add_or_update_dep_1 (dep_t new_dep, bool resolved_p,
1093 rtx mem1 ATTRIBUTE_UNUSED, rtx mem2 ATTRIBUTE_UNUSED)
1095 bool maybe_present_p = true;
1096 bool present_p = false;
1098 gcc_assert (INSN_P (DEP_PRO (new_dep)) && INSN_P (DEP_CON (new_dep))
1099 && DEP_PRO (new_dep) != DEP_CON (new_dep));
1101 #ifdef ENABLE_CHECKING
1102 check_dep (new_dep, mem1 != NULL);
1103 #endif
1105 if (true_dependency_cache != NULL)
1107 switch (ask_dependency_caches (new_dep))
1109 case DEP_PRESENT:
1110 return DEP_PRESENT;
1112 case DEP_CHANGED:
1113 maybe_present_p = true;
1114 present_p = true;
1115 break;
1117 case DEP_CREATED:
1118 maybe_present_p = false;
1119 present_p = false;
1120 break;
1122 default:
1123 gcc_unreachable ();
1124 break;
1128 /* Check that we don't already have this dependence. */
1129 if (maybe_present_p)
1131 dep_t present_dep;
1132 sd_iterator_def sd_it;
1134 gcc_assert (true_dependency_cache == NULL || present_p);
1136 present_dep = sd_find_dep_between_no_cache (DEP_PRO (new_dep),
1137 DEP_CON (new_dep),
1138 resolved_p, &sd_it);
1140 if (present_dep != NULL)
1141 /* We found an existing dependency between ELEM and INSN. */
1142 return update_dep (present_dep, new_dep, sd_it, mem1, mem2);
1143 else
1144 /* We didn't find a dep, it shouldn't present in the cache. */
1145 gcc_assert (!present_p);
1148 /* Might want to check one level of transitivity to save conses.
1149 This check should be done in maybe_add_or_update_dep_1.
1150 Since we made it to add_or_update_dep_1, we must create
1151 (or update) a link. */
1153 if (mem1 != NULL_RTX)
1155 gcc_assert (sched_deps_info->generate_spec_deps);
1156 DEP_STATUS (new_dep) = set_dep_weak (DEP_STATUS (new_dep), BEGIN_DATA,
1157 estimate_dep_weak (mem1, mem2));
1160 sd_add_dep (new_dep, resolved_p);
1162 return DEP_CREATED;
1165 /* Initialize BACK_LIST_PTR with consumer's backward list and
1166 FORW_LIST_PTR with producer's forward list. If RESOLVED_P is true
1167 initialize with lists that hold resolved deps. */
1168 static void
1169 get_back_and_forw_lists (dep_t dep, bool resolved_p,
1170 deps_list_t *back_list_ptr,
1171 deps_list_t *forw_list_ptr)
1173 rtx con = DEP_CON (dep);
1175 if (!resolved_p)
1177 if ((current_sched_info->flags & DO_SPECULATION)
1178 && (DEP_STATUS (dep) & SPECULATIVE))
1179 *back_list_ptr = INSN_SPEC_BACK_DEPS (con);
1180 else
1181 *back_list_ptr = INSN_HARD_BACK_DEPS (con);
1183 *forw_list_ptr = INSN_FORW_DEPS (DEP_PRO (dep));
1185 else
1187 *back_list_ptr = INSN_RESOLVED_BACK_DEPS (con);
1188 *forw_list_ptr = INSN_RESOLVED_FORW_DEPS (DEP_PRO (dep));
1192 /* Add dependence described by DEP.
1193 If RESOLVED_P is true treat the dependence as a resolved one. */
1194 void
1195 sd_add_dep (dep_t dep, bool resolved_p)
1197 dep_node_t n = create_dep_node ();
1198 deps_list_t con_back_deps;
1199 deps_list_t pro_forw_deps;
1200 rtx elem = DEP_PRO (dep);
1201 rtx insn = DEP_CON (dep);
1203 gcc_assert (INSN_P (insn) && INSN_P (elem) && insn != elem);
1204 gcc_assert (!DEBUG_INSN_P (elem) || DEBUG_INSN_P (insn));
1206 if ((current_sched_info->flags & DO_SPECULATION)
1207 && !sched_insn_is_legitimate_for_speculation_p (insn, DEP_STATUS (dep)))
1208 DEP_STATUS (dep) &= ~SPECULATIVE;
1210 copy_dep (DEP_NODE_DEP (n), dep);
1212 get_back_and_forw_lists (dep, resolved_p, &con_back_deps, &pro_forw_deps);
1214 add_to_deps_list (DEP_NODE_BACK (n), con_back_deps);
1216 #ifdef ENABLE_CHECKING
1217 check_dep (dep, false);
1218 #endif
1220 add_to_deps_list (DEP_NODE_FORW (n), pro_forw_deps);
1222 /* If we are adding a dependency to INSN's LOG_LINKs, then note that
1223 in the bitmap caches of dependency information. */
1224 if (true_dependency_cache != NULL)
1225 set_dependency_caches (dep);
1228 /* Add or update backward dependence between INSN and ELEM
1229 with given type DEP_TYPE and dep_status DS.
1230 This function is a convenience wrapper. */
1231 enum DEPS_ADJUST_RESULT
1232 sd_add_or_update_dep (dep_t dep, bool resolved_p)
1234 return add_or_update_dep_1 (dep, resolved_p, NULL_RTX, NULL_RTX);
1237 /* Resolved dependence pointed to by SD_IT.
1238 SD_IT will advance to the next element. */
1239 void
1240 sd_resolve_dep (sd_iterator_def sd_it)
1242 dep_node_t node = DEP_LINK_NODE (*sd_it.linkp);
1243 dep_t dep = DEP_NODE_DEP (node);
1244 rtx pro = DEP_PRO (dep);
1245 rtx con = DEP_CON (dep);
1247 if ((current_sched_info->flags & DO_SPECULATION)
1248 && (DEP_STATUS (dep) & SPECULATIVE))
1249 move_dep_link (DEP_NODE_BACK (node), INSN_SPEC_BACK_DEPS (con),
1250 INSN_RESOLVED_BACK_DEPS (con));
1251 else
1252 move_dep_link (DEP_NODE_BACK (node), INSN_HARD_BACK_DEPS (con),
1253 INSN_RESOLVED_BACK_DEPS (con));
1255 move_dep_link (DEP_NODE_FORW (node), INSN_FORW_DEPS (pro),
1256 INSN_RESOLVED_FORW_DEPS (pro));
1259 /* Make TO depend on all the FROM's producers.
1260 If RESOLVED_P is true add dependencies to the resolved lists. */
1261 void
1262 sd_copy_back_deps (rtx to, rtx from, bool resolved_p)
1264 sd_list_types_def list_type;
1265 sd_iterator_def sd_it;
1266 dep_t dep;
1268 list_type = resolved_p ? SD_LIST_RES_BACK : SD_LIST_BACK;
1270 FOR_EACH_DEP (from, list_type, sd_it, dep)
1272 dep_def _new_dep, *new_dep = &_new_dep;
1274 copy_dep (new_dep, dep);
1275 DEP_CON (new_dep) = to;
1276 sd_add_dep (new_dep, resolved_p);
1280 /* Remove a dependency referred to by SD_IT.
1281 SD_IT will point to the next dependence after removal. */
1282 void
1283 sd_delete_dep (sd_iterator_def sd_it)
1285 dep_node_t n = DEP_LINK_NODE (*sd_it.linkp);
1286 dep_t dep = DEP_NODE_DEP (n);
1287 rtx pro = DEP_PRO (dep);
1288 rtx con = DEP_CON (dep);
1289 deps_list_t con_back_deps;
1290 deps_list_t pro_forw_deps;
1292 if (true_dependency_cache != NULL)
1294 int elem_luid = INSN_LUID (pro);
1295 int insn_luid = INSN_LUID (con);
1297 bitmap_clear_bit (&true_dependency_cache[insn_luid], elem_luid);
1298 bitmap_clear_bit (&anti_dependency_cache[insn_luid], elem_luid);
1299 bitmap_clear_bit (&output_dependency_cache[insn_luid], elem_luid);
1301 if (current_sched_info->flags & DO_SPECULATION)
1302 bitmap_clear_bit (&spec_dependency_cache[insn_luid], elem_luid);
1305 get_back_and_forw_lists (dep, sd_it.resolved_p,
1306 &con_back_deps, &pro_forw_deps);
1308 remove_from_deps_list (DEP_NODE_BACK (n), con_back_deps);
1309 remove_from_deps_list (DEP_NODE_FORW (n), pro_forw_deps);
1311 delete_dep_node (n);
1314 /* Dump size of the lists. */
1315 #define DUMP_LISTS_SIZE (2)
1317 /* Dump dependencies of the lists. */
1318 #define DUMP_LISTS_DEPS (4)
1320 /* Dump all information about the lists. */
1321 #define DUMP_LISTS_ALL (DUMP_LISTS_SIZE | DUMP_LISTS_DEPS)
1323 /* Dump deps_lists of INSN specified by TYPES to DUMP.
1324 FLAGS is a bit mask specifying what information about the lists needs
1325 to be printed.
1326 If FLAGS has the very first bit set, then dump all information about
1327 the lists and propagate this bit into the callee dump functions. */
1328 static void
1329 dump_lists (FILE *dump, rtx insn, sd_list_types_def types, int flags)
1331 sd_iterator_def sd_it;
1332 dep_t dep;
1333 int all;
1335 all = (flags & 1);
1337 if (all)
1338 flags |= DUMP_LISTS_ALL;
1340 fprintf (dump, "[");
1342 if (flags & DUMP_LISTS_SIZE)
1343 fprintf (dump, "%d; ", sd_lists_size (insn, types));
1345 if (flags & DUMP_LISTS_DEPS)
1347 FOR_EACH_DEP (insn, types, sd_it, dep)
1349 dump_dep (dump, dep, dump_dep_flags | all);
1350 fprintf (dump, " ");
1355 /* Dump all information about deps_lists of INSN specified by TYPES
1356 to STDERR. */
1357 void
1358 sd_debug_lists (rtx insn, sd_list_types_def types)
1360 dump_lists (stderr, insn, types, 1);
1361 fprintf (stderr, "\n");
1364 /* A convenience wrapper to operate on an entire list. */
1366 static void
1367 add_dependence_list (rtx insn, rtx list, int uncond, enum reg_note dep_type)
1369 for (; list; list = XEXP (list, 1))
1371 if (uncond || ! sched_insns_conditions_mutex_p (insn, XEXP (list, 0)))
1372 add_dependence (insn, XEXP (list, 0), dep_type);
1376 /* Similar, but free *LISTP at the same time, when the context
1377 is not readonly. */
1379 static void
1380 add_dependence_list_and_free (struct deps *deps, rtx insn, rtx *listp,
1381 int uncond, enum reg_note dep_type)
1383 rtx list, next;
1385 if (deps->readonly)
1387 add_dependence_list (insn, *listp, uncond, dep_type);
1388 return;
1391 for (list = *listp, *listp = NULL; list ; list = next)
1393 next = XEXP (list, 1);
1394 if (uncond || ! sched_insns_conditions_mutex_p (insn, XEXP (list, 0)))
1395 add_dependence (insn, XEXP (list, 0), dep_type);
1396 free_INSN_LIST_node (list);
1400 /* Remove all occurences of INSN from LIST. Return the number of
1401 occurences removed. */
1403 static int
1404 remove_from_dependence_list (rtx insn, rtx* listp)
1406 int removed = 0;
1408 while (*listp)
1410 if (XEXP (*listp, 0) == insn)
1412 remove_free_INSN_LIST_node (listp);
1413 removed++;
1414 continue;
1417 listp = &XEXP (*listp, 1);
1420 return removed;
1423 /* Same as above, but process two lists at once. */
1424 static int
1425 remove_from_both_dependence_lists (rtx insn, rtx *listp, rtx *exprp)
1427 int removed = 0;
1429 while (*listp)
1431 if (XEXP (*listp, 0) == insn)
1433 remove_free_INSN_LIST_node (listp);
1434 remove_free_EXPR_LIST_node (exprp);
1435 removed++;
1436 continue;
1439 listp = &XEXP (*listp, 1);
1440 exprp = &XEXP (*exprp, 1);
1443 return removed;
1446 /* Clear all dependencies for an insn. */
1447 static void
1448 delete_all_dependences (rtx insn)
1450 sd_iterator_def sd_it;
1451 dep_t dep;
1453 /* The below cycle can be optimized to clear the caches and back_deps
1454 in one call but that would provoke duplication of code from
1455 delete_dep (). */
1457 for (sd_it = sd_iterator_start (insn, SD_LIST_BACK);
1458 sd_iterator_cond (&sd_it, &dep);)
1459 sd_delete_dep (sd_it);
1462 /* All insns in a scheduling group except the first should only have
1463 dependencies on the previous insn in the group. So we find the
1464 first instruction in the scheduling group by walking the dependence
1465 chains backwards. Then we add the dependencies for the group to
1466 the previous nonnote insn. */
1468 static void
1469 fixup_sched_groups (rtx insn)
1471 sd_iterator_def sd_it;
1472 dep_t dep;
1473 rtx prev_nonnote;
1475 FOR_EACH_DEP (insn, SD_LIST_BACK, sd_it, dep)
1477 rtx i = insn;
1478 rtx pro = DEP_PRO (dep);
1482 i = prev_nonnote_insn (i);
1484 if (pro == i)
1485 goto next_link;
1486 } while (SCHED_GROUP_P (i) || DEBUG_INSN_P (i));
1488 if (! sched_insns_conditions_mutex_p (i, pro))
1489 add_dependence (i, pro, DEP_TYPE (dep));
1490 next_link:;
1493 delete_all_dependences (insn);
1495 prev_nonnote = prev_nonnote_insn (insn);
1496 while (DEBUG_INSN_P (prev_nonnote))
1497 prev_nonnote = prev_nonnote_insn (prev_nonnote);
1498 if (BLOCK_FOR_INSN (insn) == BLOCK_FOR_INSN (prev_nonnote)
1499 && ! sched_insns_conditions_mutex_p (insn, prev_nonnote))
1500 add_dependence (insn, prev_nonnote, REG_DEP_ANTI);
1503 /* Process an insn's memory dependencies. There are four kinds of
1504 dependencies:
1506 (0) read dependence: read follows read
1507 (1) true dependence: read follows write
1508 (2) output dependence: write follows write
1509 (3) anti dependence: write follows read
1511 We are careful to build only dependencies which actually exist, and
1512 use transitivity to avoid building too many links. */
1514 /* Add an INSN and MEM reference pair to a pending INSN_LIST and MEM_LIST.
1515 The MEM is a memory reference contained within INSN, which we are saving
1516 so that we can do memory aliasing on it. */
1518 static void
1519 add_insn_mem_dependence (struct deps *deps, bool read_p,
1520 rtx insn, rtx mem)
1522 rtx *insn_list;
1523 rtx *mem_list;
1524 rtx link;
1526 gcc_assert (!deps->readonly);
1527 if (read_p)
1529 insn_list = &deps->pending_read_insns;
1530 mem_list = &deps->pending_read_mems;
1531 deps->pending_read_list_length++;
1533 else
1535 insn_list = &deps->pending_write_insns;
1536 mem_list = &deps->pending_write_mems;
1537 deps->pending_write_list_length++;
1540 link = alloc_INSN_LIST (insn, *insn_list);
1541 *insn_list = link;
1543 if (sched_deps_info->use_cselib)
1545 mem = shallow_copy_rtx (mem);
1546 XEXP (mem, 0) = cselib_subst_to_values (XEXP (mem, 0));
1548 link = alloc_EXPR_LIST (VOIDmode, canon_rtx (mem), *mem_list);
1549 *mem_list = link;
1552 /* Make a dependency between every memory reference on the pending lists
1553 and INSN, thus flushing the pending lists. FOR_READ is true if emitting
1554 dependencies for a read operation, similarly with FOR_WRITE. */
1556 static void
1557 flush_pending_lists (struct deps *deps, rtx insn, int for_read,
1558 int for_write)
1560 if (for_write)
1562 add_dependence_list_and_free (deps, insn, &deps->pending_read_insns,
1563 1, REG_DEP_ANTI);
1564 if (!deps->readonly)
1566 free_EXPR_LIST_list (&deps->pending_read_mems);
1567 deps->pending_read_list_length = 0;
1571 add_dependence_list_and_free (deps, insn, &deps->pending_write_insns, 1,
1572 for_read ? REG_DEP_ANTI : REG_DEP_OUTPUT);
1574 add_dependence_list_and_free (deps, insn,
1575 &deps->last_pending_memory_flush, 1,
1576 for_read ? REG_DEP_ANTI : REG_DEP_OUTPUT);
1577 if (!deps->readonly)
1579 free_EXPR_LIST_list (&deps->pending_write_mems);
1580 deps->pending_write_list_length = 0;
1582 deps->last_pending_memory_flush = alloc_INSN_LIST (insn, NULL_RTX);
1583 deps->pending_flush_length = 1;
1587 /* Instruction which dependencies we are analyzing. */
1588 static rtx cur_insn = NULL_RTX;
1590 /* Implement hooks for haifa scheduler. */
1592 static void
1593 haifa_start_insn (rtx insn)
1595 gcc_assert (insn && !cur_insn);
1597 cur_insn = insn;
1600 static void
1601 haifa_finish_insn (void)
1603 cur_insn = NULL;
1606 void
1607 haifa_note_reg_set (int regno)
1609 SET_REGNO_REG_SET (reg_pending_sets, regno);
1612 void
1613 haifa_note_reg_clobber (int regno)
1615 SET_REGNO_REG_SET (reg_pending_clobbers, regno);
1618 void
1619 haifa_note_reg_use (int regno)
1621 SET_REGNO_REG_SET (reg_pending_uses, regno);
1624 static void
1625 haifa_note_mem_dep (rtx mem, rtx pending_mem, rtx pending_insn, ds_t ds)
1627 if (!(ds & SPECULATIVE))
1629 mem = NULL_RTX;
1630 pending_mem = NULL_RTX;
1632 else
1633 gcc_assert (ds & BEGIN_DATA);
1636 dep_def _dep, *dep = &_dep;
1638 init_dep_1 (dep, pending_insn, cur_insn, ds_to_dt (ds),
1639 current_sched_info->flags & USE_DEPS_LIST ? ds : -1);
1640 maybe_add_or_update_dep_1 (dep, false, pending_mem, mem);
1645 static void
1646 haifa_note_dep (rtx elem, ds_t ds)
1648 dep_def _dep;
1649 dep_t dep = &_dep;
1651 init_dep (dep, elem, cur_insn, ds_to_dt (ds));
1652 maybe_add_or_update_dep_1 (dep, false, NULL_RTX, NULL_RTX);
1655 static void
1656 note_reg_use (int r)
1658 if (sched_deps_info->note_reg_use)
1659 sched_deps_info->note_reg_use (r);
1662 static void
1663 note_reg_set (int r)
1665 if (sched_deps_info->note_reg_set)
1666 sched_deps_info->note_reg_set (r);
1669 static void
1670 note_reg_clobber (int r)
1672 if (sched_deps_info->note_reg_clobber)
1673 sched_deps_info->note_reg_clobber (r);
1676 static void
1677 note_mem_dep (rtx m1, rtx m2, rtx e, ds_t ds)
1679 if (sched_deps_info->note_mem_dep)
1680 sched_deps_info->note_mem_dep (m1, m2, e, ds);
1683 static void
1684 note_dep (rtx e, ds_t ds)
1686 if (sched_deps_info->note_dep)
1687 sched_deps_info->note_dep (e, ds);
1690 /* Return corresponding to DS reg_note. */
1691 enum reg_note
1692 ds_to_dt (ds_t ds)
1694 if (ds & DEP_TRUE)
1695 return REG_DEP_TRUE;
1696 else if (ds & DEP_OUTPUT)
1697 return REG_DEP_OUTPUT;
1698 else
1700 gcc_assert (ds & DEP_ANTI);
1701 return REG_DEP_ANTI;
1707 /* Functions for computation of info needed for register pressure
1708 sensitive insn scheduling. */
1711 /* Allocate and return reg_use_data structure for REGNO and INSN. */
1712 static struct reg_use_data *
1713 create_insn_reg_use (int regno, rtx insn)
1715 struct reg_use_data *use;
1717 use = (struct reg_use_data *) xmalloc (sizeof (struct reg_use_data));
1718 use->regno = regno;
1719 use->insn = insn;
1720 use->next_insn_use = INSN_REG_USE_LIST (insn);
1721 INSN_REG_USE_LIST (insn) = use;
1722 return use;
1725 /* Allocate and return reg_set_data structure for REGNO and INSN. */
1726 static struct reg_set_data *
1727 create_insn_reg_set (int regno, rtx insn)
1729 struct reg_set_data *set;
1731 set = (struct reg_set_data *) xmalloc (sizeof (struct reg_set_data));
1732 set->regno = regno;
1733 set->insn = insn;
1734 set->next_insn_set = INSN_REG_SET_LIST (insn);
1735 INSN_REG_SET_LIST (insn) = set;
1736 return set;
1739 /* Set up insn register uses for INSN and dependency context DEPS. */
1740 static void
1741 setup_insn_reg_uses (struct deps *deps, rtx insn)
1743 unsigned i;
1744 reg_set_iterator rsi;
1745 rtx list;
1746 struct reg_use_data *use, *use2, *next;
1747 struct deps_reg *reg_last;
1749 EXECUTE_IF_SET_IN_REG_SET (reg_pending_uses, 0, i, rsi)
1751 if (i < FIRST_PSEUDO_REGISTER
1752 && TEST_HARD_REG_BIT (ira_no_alloc_regs, i))
1753 continue;
1755 if (find_regno_note (insn, REG_DEAD, i) == NULL_RTX
1756 && ! REGNO_REG_SET_P (reg_pending_sets, i)
1757 && ! REGNO_REG_SET_P (reg_pending_clobbers, i))
1758 /* Ignore use which is not dying. */
1759 continue;
1761 use = create_insn_reg_use (i, insn);
1762 use->next_regno_use = use;
1763 reg_last = &deps->reg_last[i];
1765 /* Create the cycle list of uses. */
1766 for (list = reg_last->uses; list; list = XEXP (list, 1))
1768 use2 = create_insn_reg_use (i, XEXP (list, 0));
1769 next = use->next_regno_use;
1770 use->next_regno_use = use2;
1771 use2->next_regno_use = next;
1776 /* Register pressure info for the currently processed insn. */
1777 static struct reg_pressure_data reg_pressure_info[N_REG_CLASSES];
1779 /* Return TRUE if INSN has the use structure for REGNO. */
1780 static bool
1781 insn_use_p (rtx insn, int regno)
1783 struct reg_use_data *use;
1785 for (use = INSN_REG_USE_LIST (insn); use != NULL; use = use->next_insn_use)
1786 if (use->regno == regno)
1787 return true;
1788 return false;
1791 /* Update the register pressure info after birth of pseudo register REGNO
1792 in INSN. Arguments CLOBBER_P and UNUSED_P say correspondingly that
1793 the register is in clobber or unused after the insn. */
1794 static void
1795 mark_insn_pseudo_birth (rtx insn, int regno, bool clobber_p, bool unused_p)
1797 int incr, new_incr;
1798 enum reg_class cl;
1800 gcc_assert (regno >= FIRST_PSEUDO_REGISTER);
1801 cl = sched_regno_cover_class[regno];
1802 if (cl != NO_REGS)
1804 incr = ira_reg_class_nregs[cl][PSEUDO_REGNO_MODE (regno)];
1805 if (clobber_p)
1807 new_incr = reg_pressure_info[cl].clobber_increase + incr;
1808 reg_pressure_info[cl].clobber_increase = new_incr;
1810 else if (unused_p)
1812 new_incr = reg_pressure_info[cl].unused_set_increase + incr;
1813 reg_pressure_info[cl].unused_set_increase = new_incr;
1815 else
1817 new_incr = reg_pressure_info[cl].set_increase + incr;
1818 reg_pressure_info[cl].set_increase = new_incr;
1819 if (! insn_use_p (insn, regno))
1820 reg_pressure_info[cl].change += incr;
1821 create_insn_reg_set (regno, insn);
1823 gcc_assert (new_incr < (1 << INCREASE_BITS));
1827 /* Like mark_insn_pseudo_regno_birth except that NREGS saying how many
1828 hard registers involved in the birth. */
1829 static void
1830 mark_insn_hard_regno_birth (rtx insn, int regno, int nregs,
1831 bool clobber_p, bool unused_p)
1833 enum reg_class cl;
1834 int new_incr, last = regno + nregs;
1836 while (regno < last)
1838 gcc_assert (regno < FIRST_PSEUDO_REGISTER);
1839 if (! TEST_HARD_REG_BIT (ira_no_alloc_regs, regno))
1841 cl = sched_regno_cover_class[regno];
1842 if (cl != NO_REGS)
1844 if (clobber_p)
1846 new_incr = reg_pressure_info[cl].clobber_increase + 1;
1847 reg_pressure_info[cl].clobber_increase = new_incr;
1849 else if (unused_p)
1851 new_incr = reg_pressure_info[cl].unused_set_increase + 1;
1852 reg_pressure_info[cl].unused_set_increase = new_incr;
1854 else
1856 new_incr = reg_pressure_info[cl].set_increase + 1;
1857 reg_pressure_info[cl].set_increase = new_incr;
1858 if (! insn_use_p (insn, regno))
1859 reg_pressure_info[cl].change += 1;
1860 create_insn_reg_set (regno, insn);
1862 gcc_assert (new_incr < (1 << INCREASE_BITS));
1865 regno++;
1869 /* Update the register pressure info after birth of pseudo or hard
1870 register REG in INSN. Arguments CLOBBER_P and UNUSED_P say
1871 correspondingly that the register is in clobber or unused after the
1872 insn. */
1873 static void
1874 mark_insn_reg_birth (rtx insn, rtx reg, bool clobber_p, bool unused_p)
1876 int regno;
1878 if (GET_CODE (reg) == SUBREG)
1879 reg = SUBREG_REG (reg);
1881 if (! REG_P (reg))
1882 return;
1884 regno = REGNO (reg);
1885 if (regno < FIRST_PSEUDO_REGISTER)
1886 mark_insn_hard_regno_birth (insn, regno,
1887 hard_regno_nregs[regno][GET_MODE (reg)],
1888 clobber_p, unused_p);
1889 else
1890 mark_insn_pseudo_birth (insn, regno, clobber_p, unused_p);
1893 /* Update the register pressure info after death of pseudo register
1894 REGNO. */
1895 static void
1896 mark_pseudo_death (int regno)
1898 int incr;
1899 enum reg_class cl;
1901 gcc_assert (regno >= FIRST_PSEUDO_REGISTER);
1902 cl = sched_regno_cover_class[regno];
1903 if (cl != NO_REGS)
1905 incr = ira_reg_class_nregs[cl][PSEUDO_REGNO_MODE (regno)];
1906 reg_pressure_info[cl].change -= incr;
1910 /* Like mark_pseudo_death except that NREGS saying how many hard
1911 registers involved in the death. */
1912 static void
1913 mark_hard_regno_death (int regno, int nregs)
1915 enum reg_class cl;
1916 int last = regno + nregs;
1918 while (regno < last)
1920 gcc_assert (regno < FIRST_PSEUDO_REGISTER);
1921 if (! TEST_HARD_REG_BIT (ira_no_alloc_regs, regno))
1923 cl = sched_regno_cover_class[regno];
1924 if (cl != NO_REGS)
1925 reg_pressure_info[cl].change -= 1;
1927 regno++;
1931 /* Update the register pressure info after death of pseudo or hard
1932 register REG. */
1933 static void
1934 mark_reg_death (rtx reg)
1936 int regno;
1938 if (GET_CODE (reg) == SUBREG)
1939 reg = SUBREG_REG (reg);
1941 if (! REG_P (reg))
1942 return;
1944 regno = REGNO (reg);
1945 if (regno < FIRST_PSEUDO_REGISTER)
1946 mark_hard_regno_death (regno, hard_regno_nregs[regno][GET_MODE (reg)]);
1947 else
1948 mark_pseudo_death (regno);
1951 /* Process SETTER of REG. DATA is an insn containing the setter. */
1952 static void
1953 mark_insn_reg_store (rtx reg, const_rtx setter, void *data)
1955 if (setter != NULL_RTX && GET_CODE (setter) != SET)
1956 return;
1957 mark_insn_reg_birth
1958 ((rtx) data, reg, false,
1959 find_reg_note ((const_rtx) data, REG_UNUSED, reg) != NULL_RTX);
1962 /* Like mark_insn_reg_store except notice just CLOBBERs; ignore SETs. */
1963 static void
1964 mark_insn_reg_clobber (rtx reg, const_rtx setter, void *data)
1966 if (GET_CODE (setter) == CLOBBER)
1967 mark_insn_reg_birth ((rtx) data, reg, true, false);
1970 /* Set up reg pressure info related to INSN. */
1971 static void
1972 setup_insn_reg_pressure_info (rtx insn)
1974 int i, len;
1975 enum reg_class cl;
1976 static struct reg_pressure_data *pressure_info;
1977 rtx link;
1979 gcc_assert (sched_pressure_p);
1981 if (! INSN_P (insn))
1982 return;
1984 for (i = 0; i < ira_reg_class_cover_size; i++)
1986 cl = ira_reg_class_cover[i];
1987 reg_pressure_info[cl].clobber_increase = 0;
1988 reg_pressure_info[cl].set_increase = 0;
1989 reg_pressure_info[cl].unused_set_increase = 0;
1990 reg_pressure_info[cl].change = 0;
1993 note_stores (PATTERN (insn), mark_insn_reg_clobber, insn);
1995 note_stores (PATTERN (insn), mark_insn_reg_store, insn);
1997 #ifdef AUTO_INC_DEC
1998 for (link = REG_NOTES (insn); link; link = XEXP (link, 1))
1999 if (REG_NOTE_KIND (link) == REG_INC)
2000 mark_insn_reg_store (XEXP (link, 0), NULL_RTX, insn);
2001 #endif
2003 for (link = REG_NOTES (insn); link; link = XEXP (link, 1))
2004 if (REG_NOTE_KIND (link) == REG_DEAD)
2005 mark_reg_death (XEXP (link, 0));
2007 len = sizeof (struct reg_pressure_data) * ira_reg_class_cover_size;
2008 pressure_info
2009 = INSN_REG_PRESSURE (insn) = (struct reg_pressure_data *) xmalloc (len);
2010 INSN_MAX_REG_PRESSURE (insn) = (int *) xmalloc (ira_reg_class_cover_size
2011 * sizeof (int));
2012 for (i = 0; i < ira_reg_class_cover_size; i++)
2014 cl = ira_reg_class_cover[i];
2015 pressure_info[i].clobber_increase
2016 = reg_pressure_info[cl].clobber_increase;
2017 pressure_info[i].set_increase = reg_pressure_info[cl].set_increase;
2018 pressure_info[i].unused_set_increase
2019 = reg_pressure_info[cl].unused_set_increase;
2020 pressure_info[i].change = reg_pressure_info[cl].change;
2027 /* Internal variable for sched_analyze_[12] () functions.
2028 If it is nonzero, this means that sched_analyze_[12] looks
2029 at the most toplevel SET. */
2030 static bool can_start_lhs_rhs_p;
2032 /* Extend reg info for the deps context DEPS given that
2033 we have just generated a register numbered REGNO. */
2034 static void
2035 extend_deps_reg_info (struct deps *deps, int regno)
2037 int max_regno = regno + 1;
2039 gcc_assert (!reload_completed);
2041 /* In a readonly context, it would not hurt to extend info,
2042 but it should not be needed. */
2043 if (reload_completed && deps->readonly)
2045 deps->max_reg = max_regno;
2046 return;
2049 if (max_regno > deps->max_reg)
2051 deps->reg_last = XRESIZEVEC (struct deps_reg, deps->reg_last,
2052 max_regno);
2053 memset (&deps->reg_last[deps->max_reg],
2054 0, (max_regno - deps->max_reg)
2055 * sizeof (struct deps_reg));
2056 deps->max_reg = max_regno;
2060 /* Extends REG_INFO_P if needed. */
2061 void
2062 maybe_extend_reg_info_p (void)
2064 /* Extend REG_INFO_P, if needed. */
2065 if ((unsigned int)max_regno - 1 >= reg_info_p_size)
2067 size_t new_reg_info_p_size = max_regno + 128;
2069 gcc_assert (!reload_completed && sel_sched_p ());
2071 reg_info_p = (struct reg_info_t *) xrecalloc (reg_info_p,
2072 new_reg_info_p_size,
2073 reg_info_p_size,
2074 sizeof (*reg_info_p));
2075 reg_info_p_size = new_reg_info_p_size;
2079 /* Analyze a single reference to register (reg:MODE REGNO) in INSN.
2080 The type of the reference is specified by REF and can be SET,
2081 CLOBBER, PRE_DEC, POST_DEC, PRE_INC, POST_INC or USE. */
2083 static void
2084 sched_analyze_reg (struct deps *deps, int regno, enum machine_mode mode,
2085 enum rtx_code ref, rtx insn)
2087 /* We could emit new pseudos in renaming. Extend the reg structures. */
2088 if (!reload_completed && sel_sched_p ()
2089 && (regno >= max_reg_num () - 1 || regno >= deps->max_reg))
2090 extend_deps_reg_info (deps, regno);
2092 maybe_extend_reg_info_p ();
2094 /* A hard reg in a wide mode may really be multiple registers.
2095 If so, mark all of them just like the first. */
2096 if (regno < FIRST_PSEUDO_REGISTER)
2098 int i = hard_regno_nregs[regno][mode];
2099 if (ref == SET)
2101 while (--i >= 0)
2102 note_reg_set (regno + i);
2104 else if (ref == USE)
2106 while (--i >= 0)
2107 note_reg_use (regno + i);
2109 else
2111 while (--i >= 0)
2112 note_reg_clobber (regno + i);
2116 /* ??? Reload sometimes emits USEs and CLOBBERs of pseudos that
2117 it does not reload. Ignore these as they have served their
2118 purpose already. */
2119 else if (regno >= deps->max_reg)
2121 enum rtx_code code = GET_CODE (PATTERN (insn));
2122 gcc_assert (code == USE || code == CLOBBER);
2125 else
2127 if (ref == SET)
2128 note_reg_set (regno);
2129 else if (ref == USE)
2130 note_reg_use (regno);
2131 else
2132 note_reg_clobber (regno);
2134 /* Pseudos that are REG_EQUIV to something may be replaced
2135 by that during reloading. We need only add dependencies for
2136 the address in the REG_EQUIV note. */
2137 if (!reload_completed && get_reg_known_equiv_p (regno))
2139 rtx t = get_reg_known_value (regno);
2140 if (MEM_P (t))
2141 sched_analyze_2 (deps, XEXP (t, 0), insn);
2144 /* Don't let it cross a call after scheduling if it doesn't
2145 already cross one. */
2146 if (REG_N_CALLS_CROSSED (regno) == 0)
2148 if (!deps->readonly && ref == USE && !DEBUG_INSN_P (insn))
2149 deps->sched_before_next_call
2150 = alloc_INSN_LIST (insn, deps->sched_before_next_call);
2151 else
2152 add_dependence_list (insn, deps->last_function_call, 1,
2153 REG_DEP_ANTI);
2158 /* Analyze a single SET, CLOBBER, PRE_DEC, POST_DEC, PRE_INC or POST_INC
2159 rtx, X, creating all dependencies generated by the write to the
2160 destination of X, and reads of everything mentioned. */
2162 static void
2163 sched_analyze_1 (struct deps *deps, rtx x, rtx insn)
2165 rtx dest = XEXP (x, 0);
2166 enum rtx_code code = GET_CODE (x);
2167 bool cslr_p = can_start_lhs_rhs_p;
2169 can_start_lhs_rhs_p = false;
2171 gcc_assert (dest);
2172 if (dest == 0)
2173 return;
2175 if (cslr_p && sched_deps_info->start_lhs)
2176 sched_deps_info->start_lhs (dest);
2178 if (GET_CODE (dest) == PARALLEL)
2180 int i;
2182 for (i = XVECLEN (dest, 0) - 1; i >= 0; i--)
2183 if (XEXP (XVECEXP (dest, 0, i), 0) != 0)
2184 sched_analyze_1 (deps,
2185 gen_rtx_CLOBBER (VOIDmode,
2186 XEXP (XVECEXP (dest, 0, i), 0)),
2187 insn);
2189 if (cslr_p && sched_deps_info->finish_lhs)
2190 sched_deps_info->finish_lhs ();
2192 if (code == SET)
2194 can_start_lhs_rhs_p = cslr_p;
2196 sched_analyze_2 (deps, SET_SRC (x), insn);
2198 can_start_lhs_rhs_p = false;
2201 return;
2204 while (GET_CODE (dest) == STRICT_LOW_PART || GET_CODE (dest) == SUBREG
2205 || GET_CODE (dest) == ZERO_EXTRACT)
2207 if (GET_CODE (dest) == STRICT_LOW_PART
2208 || GET_CODE (dest) == ZERO_EXTRACT
2209 || df_read_modify_subreg_p (dest))
2211 /* These both read and modify the result. We must handle
2212 them as writes to get proper dependencies for following
2213 instructions. We must handle them as reads to get proper
2214 dependencies from this to previous instructions.
2215 Thus we need to call sched_analyze_2. */
2217 sched_analyze_2 (deps, XEXP (dest, 0), insn);
2219 if (GET_CODE (dest) == ZERO_EXTRACT)
2221 /* The second and third arguments are values read by this insn. */
2222 sched_analyze_2 (deps, XEXP (dest, 1), insn);
2223 sched_analyze_2 (deps, XEXP (dest, 2), insn);
2225 dest = XEXP (dest, 0);
2228 if (REG_P (dest))
2230 int regno = REGNO (dest);
2231 enum machine_mode mode = GET_MODE (dest);
2233 sched_analyze_reg (deps, regno, mode, code, insn);
2235 #ifdef STACK_REGS
2236 /* Treat all writes to a stack register as modifying the TOS. */
2237 if (regno >= FIRST_STACK_REG && regno <= LAST_STACK_REG)
2239 int nregs;
2241 /* Avoid analyzing the same register twice. */
2242 if (regno != FIRST_STACK_REG)
2243 sched_analyze_reg (deps, FIRST_STACK_REG, mode, code, insn);
2245 nregs = hard_regno_nregs[FIRST_STACK_REG][mode];
2246 while (--nregs >= 0)
2247 SET_HARD_REG_BIT (implicit_reg_pending_uses,
2248 FIRST_STACK_REG + nregs);
2250 #endif
2252 else if (MEM_P (dest))
2254 /* Writing memory. */
2255 rtx t = dest;
2257 if (sched_deps_info->use_cselib)
2259 t = shallow_copy_rtx (dest);
2260 cselib_lookup (XEXP (t, 0), Pmode, 1);
2261 XEXP (t, 0) = cselib_subst_to_values (XEXP (t, 0));
2263 t = canon_rtx (t);
2265 /* Pending lists can't get larger with a readonly context. */
2266 if (!deps->readonly
2267 && ((deps->pending_read_list_length + deps->pending_write_list_length)
2268 > MAX_PENDING_LIST_LENGTH))
2270 /* Flush all pending reads and writes to prevent the pending lists
2271 from getting any larger. Insn scheduling runs too slowly when
2272 these lists get long. When compiling GCC with itself,
2273 this flush occurs 8 times for sparc, and 10 times for m88k using
2274 the default value of 32. */
2275 flush_pending_lists (deps, insn, false, true);
2277 else
2279 rtx pending, pending_mem;
2281 pending = deps->pending_read_insns;
2282 pending_mem = deps->pending_read_mems;
2283 while (pending)
2285 if (anti_dependence (XEXP (pending_mem, 0), t)
2286 && ! sched_insns_conditions_mutex_p (insn, XEXP (pending, 0)))
2287 note_mem_dep (t, XEXP (pending_mem, 0), XEXP (pending, 0),
2288 DEP_ANTI);
2290 pending = XEXP (pending, 1);
2291 pending_mem = XEXP (pending_mem, 1);
2294 pending = deps->pending_write_insns;
2295 pending_mem = deps->pending_write_mems;
2296 while (pending)
2298 if (output_dependence (XEXP (pending_mem, 0), t)
2299 && ! sched_insns_conditions_mutex_p (insn, XEXP (pending, 0)))
2300 note_mem_dep (t, XEXP (pending_mem, 0), XEXP (pending, 0),
2301 DEP_OUTPUT);
2303 pending = XEXP (pending, 1);
2304 pending_mem = XEXP (pending_mem, 1);
2307 add_dependence_list (insn, deps->last_pending_memory_flush, 1,
2308 REG_DEP_ANTI);
2310 if (!deps->readonly)
2311 add_insn_mem_dependence (deps, false, insn, dest);
2313 sched_analyze_2 (deps, XEXP (dest, 0), insn);
2316 if (cslr_p && sched_deps_info->finish_lhs)
2317 sched_deps_info->finish_lhs ();
2319 /* Analyze reads. */
2320 if (GET_CODE (x) == SET)
2322 can_start_lhs_rhs_p = cslr_p;
2324 sched_analyze_2 (deps, SET_SRC (x), insn);
2326 can_start_lhs_rhs_p = false;
2330 /* Analyze the uses of memory and registers in rtx X in INSN. */
2331 static void
2332 sched_analyze_2 (struct deps *deps, rtx x, rtx insn)
2334 int i;
2335 int j;
2336 enum rtx_code code;
2337 const char *fmt;
2338 bool cslr_p = can_start_lhs_rhs_p;
2340 can_start_lhs_rhs_p = false;
2342 gcc_assert (x);
2343 if (x == 0)
2344 return;
2346 if (cslr_p && sched_deps_info->start_rhs)
2347 sched_deps_info->start_rhs (x);
2349 code = GET_CODE (x);
2351 switch (code)
2353 case CONST_INT:
2354 case CONST_DOUBLE:
2355 case CONST_FIXED:
2356 case CONST_VECTOR:
2357 case SYMBOL_REF:
2358 case CONST:
2359 case LABEL_REF:
2360 /* Ignore constants. */
2361 if (cslr_p && sched_deps_info->finish_rhs)
2362 sched_deps_info->finish_rhs ();
2364 return;
2366 #ifdef HAVE_cc0
2367 case CC0:
2368 /* User of CC0 depends on immediately preceding insn. */
2369 SCHED_GROUP_P (insn) = 1;
2370 /* Don't move CC0 setter to another block (it can set up the
2371 same flag for previous CC0 users which is safe). */
2372 CANT_MOVE (prev_nonnote_insn (insn)) = 1;
2374 if (cslr_p && sched_deps_info->finish_rhs)
2375 sched_deps_info->finish_rhs ();
2377 return;
2378 #endif
2380 case REG:
2382 int regno = REGNO (x);
2383 enum machine_mode mode = GET_MODE (x);
2385 sched_analyze_reg (deps, regno, mode, USE, insn);
2387 #ifdef STACK_REGS
2388 /* Treat all reads of a stack register as modifying the TOS. */
2389 if (regno >= FIRST_STACK_REG && regno <= LAST_STACK_REG)
2391 /* Avoid analyzing the same register twice. */
2392 if (regno != FIRST_STACK_REG)
2393 sched_analyze_reg (deps, FIRST_STACK_REG, mode, USE, insn);
2394 sched_analyze_reg (deps, FIRST_STACK_REG, mode, SET, insn);
2396 #endif
2398 if (cslr_p && sched_deps_info->finish_rhs)
2399 sched_deps_info->finish_rhs ();
2401 return;
2404 case MEM:
2406 /* Reading memory. */
2407 rtx u;
2408 rtx pending, pending_mem;
2409 rtx t = x;
2411 if (DEBUG_INSN_P (insn))
2413 sched_analyze_2 (deps, XEXP (x, 0), insn);
2414 return;
2417 if (sched_deps_info->use_cselib)
2419 t = shallow_copy_rtx (t);
2420 cselib_lookup (XEXP (t, 0), Pmode, 1);
2421 XEXP (t, 0) = cselib_subst_to_values (XEXP (t, 0));
2423 t = canon_rtx (t);
2424 pending = deps->pending_read_insns;
2425 pending_mem = deps->pending_read_mems;
2426 while (pending)
2428 if (read_dependence (XEXP (pending_mem, 0), t)
2429 && ! sched_insns_conditions_mutex_p (insn, XEXP (pending, 0)))
2430 note_mem_dep (t, XEXP (pending_mem, 0), XEXP (pending, 0),
2431 DEP_ANTI);
2433 pending = XEXP (pending, 1);
2434 pending_mem = XEXP (pending_mem, 1);
2437 pending = deps->pending_write_insns;
2438 pending_mem = deps->pending_write_mems;
2439 while (pending)
2441 if (true_dependence (XEXP (pending_mem, 0), VOIDmode,
2442 t, rtx_varies_p)
2443 && ! sched_insns_conditions_mutex_p (insn, XEXP (pending, 0)))
2444 note_mem_dep (t, XEXP (pending_mem, 0), XEXP (pending, 0),
2445 sched_deps_info->generate_spec_deps
2446 ? BEGIN_DATA | DEP_TRUE : DEP_TRUE);
2448 pending = XEXP (pending, 1);
2449 pending_mem = XEXP (pending_mem, 1);
2452 for (u = deps->last_pending_memory_flush; u; u = XEXP (u, 1))
2454 if (! JUMP_P (XEXP (u, 0)))
2455 add_dependence (insn, XEXP (u, 0), REG_DEP_ANTI);
2456 else if (deps_may_trap_p (x))
2458 if ((sched_deps_info->generate_spec_deps)
2459 && sel_sched_p () && (spec_info->mask & BEGIN_CONTROL))
2461 ds_t ds = set_dep_weak (DEP_ANTI, BEGIN_CONTROL,
2462 MAX_DEP_WEAK);
2464 note_dep (XEXP (u, 0), ds);
2466 else
2467 add_dependence (insn, XEXP (u, 0), REG_DEP_ANTI);
2471 /* Always add these dependencies to pending_reads, since
2472 this insn may be followed by a write. */
2473 if (!deps->readonly)
2474 add_insn_mem_dependence (deps, true, insn, x);
2476 /* Take advantage of tail recursion here. */
2477 sched_analyze_2 (deps, XEXP (x, 0), insn);
2479 if (cslr_p && sched_deps_info->finish_rhs)
2480 sched_deps_info->finish_rhs ();
2482 return;
2485 /* Force pending stores to memory in case a trap handler needs them. */
2486 case TRAP_IF:
2487 flush_pending_lists (deps, insn, true, false);
2488 break;
2490 case PREFETCH:
2491 if (PREFETCH_SCHEDULE_BARRIER_P (x))
2492 reg_pending_barrier = TRUE_BARRIER;
2493 break;
2495 case UNSPEC_VOLATILE:
2496 flush_pending_lists (deps, insn, true, true);
2497 /* FALLTHRU */
2499 case ASM_OPERANDS:
2500 case ASM_INPUT:
2502 /* Traditional and volatile asm instructions must be considered to use
2503 and clobber all hard registers, all pseudo-registers and all of
2504 memory. So must TRAP_IF and UNSPEC_VOLATILE operations.
2506 Consider for instance a volatile asm that changes the fpu rounding
2507 mode. An insn should not be moved across this even if it only uses
2508 pseudo-regs because it might give an incorrectly rounded result. */
2509 if (code != ASM_OPERANDS || MEM_VOLATILE_P (x))
2510 reg_pending_barrier = TRUE_BARRIER;
2512 /* For all ASM_OPERANDS, we must traverse the vector of input operands.
2513 We can not just fall through here since then we would be confused
2514 by the ASM_INPUT rtx inside ASM_OPERANDS, which do not indicate
2515 traditional asms unlike their normal usage. */
2517 if (code == ASM_OPERANDS)
2519 for (j = 0; j < ASM_OPERANDS_INPUT_LENGTH (x); j++)
2520 sched_analyze_2 (deps, ASM_OPERANDS_INPUT (x, j), insn);
2522 if (cslr_p && sched_deps_info->finish_rhs)
2523 sched_deps_info->finish_rhs ();
2525 return;
2527 break;
2530 case PRE_DEC:
2531 case POST_DEC:
2532 case PRE_INC:
2533 case POST_INC:
2534 /* These both read and modify the result. We must handle them as writes
2535 to get proper dependencies for following instructions. We must handle
2536 them as reads to get proper dependencies from this to previous
2537 instructions. Thus we need to pass them to both sched_analyze_1
2538 and sched_analyze_2. We must call sched_analyze_2 first in order
2539 to get the proper antecedent for the read. */
2540 sched_analyze_2 (deps, XEXP (x, 0), insn);
2541 sched_analyze_1 (deps, x, insn);
2543 if (cslr_p && sched_deps_info->finish_rhs)
2544 sched_deps_info->finish_rhs ();
2546 return;
2548 case POST_MODIFY:
2549 case PRE_MODIFY:
2550 /* op0 = op0 + op1 */
2551 sched_analyze_2 (deps, XEXP (x, 0), insn);
2552 sched_analyze_2 (deps, XEXP (x, 1), insn);
2553 sched_analyze_1 (deps, x, insn);
2555 if (cslr_p && sched_deps_info->finish_rhs)
2556 sched_deps_info->finish_rhs ();
2558 return;
2560 default:
2561 break;
2564 /* Other cases: walk the insn. */
2565 fmt = GET_RTX_FORMAT (code);
2566 for (i = GET_RTX_LENGTH (code) - 1; i >= 0; i--)
2568 if (fmt[i] == 'e')
2569 sched_analyze_2 (deps, XEXP (x, i), insn);
2570 else if (fmt[i] == 'E')
2571 for (j = 0; j < XVECLEN (x, i); j++)
2572 sched_analyze_2 (deps, XVECEXP (x, i, j), insn);
2575 if (cslr_p && sched_deps_info->finish_rhs)
2576 sched_deps_info->finish_rhs ();
2579 /* Analyze an INSN with pattern X to find all dependencies. */
2580 static void
2581 sched_analyze_insn (struct deps *deps, rtx x, rtx insn)
2583 RTX_CODE code = GET_CODE (x);
2584 rtx link;
2585 unsigned i;
2586 reg_set_iterator rsi;
2588 if (! reload_completed)
2590 HARD_REG_SET temp;
2592 extract_insn (insn);
2593 preprocess_constraints ();
2594 ira_implicitly_set_insn_hard_regs (&temp);
2595 IOR_HARD_REG_SET (implicit_reg_pending_clobbers, temp);
2598 can_start_lhs_rhs_p = (NONJUMP_INSN_P (insn)
2599 && code == SET);
2601 if (may_trap_p (x))
2602 /* Avoid moving trapping instructions accross function calls that might
2603 not always return. */
2604 add_dependence_list (insn, deps->last_function_call_may_noreturn,
2605 1, REG_DEP_ANTI);
2607 if (code == COND_EXEC)
2609 sched_analyze_2 (deps, COND_EXEC_TEST (x), insn);
2611 /* ??? Should be recording conditions so we reduce the number of
2612 false dependencies. */
2613 x = COND_EXEC_CODE (x);
2614 code = GET_CODE (x);
2616 if (code == SET || code == CLOBBER)
2618 sched_analyze_1 (deps, x, insn);
2620 /* Bare clobber insns are used for letting life analysis, reg-stack
2621 and others know that a value is dead. Depend on the last call
2622 instruction so that reg-stack won't get confused. */
2623 if (code == CLOBBER)
2624 add_dependence_list (insn, deps->last_function_call, 1,
2625 REG_DEP_OUTPUT);
2627 else if (code == PARALLEL)
2629 for (i = XVECLEN (x, 0); i--;)
2631 rtx sub = XVECEXP (x, 0, i);
2632 code = GET_CODE (sub);
2634 if (code == COND_EXEC)
2636 sched_analyze_2 (deps, COND_EXEC_TEST (sub), insn);
2637 sub = COND_EXEC_CODE (sub);
2638 code = GET_CODE (sub);
2640 if (code == SET || code == CLOBBER)
2641 sched_analyze_1 (deps, sub, insn);
2642 else
2643 sched_analyze_2 (deps, sub, insn);
2646 else
2647 sched_analyze_2 (deps, x, insn);
2649 /* Mark registers CLOBBERED or used by called function. */
2650 if (CALL_P (insn))
2652 for (link = CALL_INSN_FUNCTION_USAGE (insn); link; link = XEXP (link, 1))
2654 if (GET_CODE (XEXP (link, 0)) == CLOBBER)
2655 sched_analyze_1 (deps, XEXP (link, 0), insn);
2656 else
2657 sched_analyze_2 (deps, XEXP (link, 0), insn);
2659 if (find_reg_note (insn, REG_SETJMP, NULL))
2660 reg_pending_barrier = MOVE_BARRIER;
2663 if (JUMP_P (insn))
2665 rtx next;
2666 next = next_nonnote_insn (insn);
2667 while (next && DEBUG_INSN_P (next))
2668 next = next_nonnote_insn (next);
2669 if (next && BARRIER_P (next))
2670 reg_pending_barrier = MOVE_BARRIER;
2671 else
2673 rtx pending, pending_mem;
2675 if (sched_deps_info->compute_jump_reg_dependencies)
2677 regset_head tmp_uses, tmp_sets;
2678 INIT_REG_SET (&tmp_uses);
2679 INIT_REG_SET (&tmp_sets);
2681 (*sched_deps_info->compute_jump_reg_dependencies)
2682 (insn, &deps->reg_conditional_sets, &tmp_uses, &tmp_sets);
2683 /* Make latency of jump equal to 0 by using anti-dependence. */
2684 EXECUTE_IF_SET_IN_REG_SET (&tmp_uses, 0, i, rsi)
2686 struct deps_reg *reg_last = &deps->reg_last[i];
2687 add_dependence_list (insn, reg_last->sets, 0, REG_DEP_ANTI);
2688 add_dependence_list (insn, reg_last->implicit_sets,
2689 0, REG_DEP_ANTI);
2690 add_dependence_list (insn, reg_last->clobbers, 0,
2691 REG_DEP_ANTI);
2693 if (!deps->readonly)
2695 reg_last->uses_length++;
2696 reg_last->uses = alloc_INSN_LIST (insn, reg_last->uses);
2699 IOR_REG_SET (reg_pending_sets, &tmp_sets);
2701 CLEAR_REG_SET (&tmp_uses);
2702 CLEAR_REG_SET (&tmp_sets);
2705 /* All memory writes and volatile reads must happen before the
2706 jump. Non-volatile reads must happen before the jump iff
2707 the result is needed by the above register used mask. */
2709 pending = deps->pending_write_insns;
2710 pending_mem = deps->pending_write_mems;
2711 while (pending)
2713 if (! sched_insns_conditions_mutex_p (insn, XEXP (pending, 0)))
2714 add_dependence (insn, XEXP (pending, 0), REG_DEP_OUTPUT);
2715 pending = XEXP (pending, 1);
2716 pending_mem = XEXP (pending_mem, 1);
2719 pending = deps->pending_read_insns;
2720 pending_mem = deps->pending_read_mems;
2721 while (pending)
2723 if (MEM_VOLATILE_P (XEXP (pending_mem, 0))
2724 && ! sched_insns_conditions_mutex_p (insn, XEXP (pending, 0)))
2725 add_dependence (insn, XEXP (pending, 0), REG_DEP_OUTPUT);
2726 pending = XEXP (pending, 1);
2727 pending_mem = XEXP (pending_mem, 1);
2730 add_dependence_list (insn, deps->last_pending_memory_flush, 1,
2731 REG_DEP_ANTI);
2735 /* If this instruction can throw an exception, then moving it changes
2736 where block boundaries fall. This is mighty confusing elsewhere.
2737 Therefore, prevent such an instruction from being moved. Same for
2738 non-jump instructions that define block boundaries.
2739 ??? Unclear whether this is still necessary in EBB mode. If not,
2740 add_branch_dependences should be adjusted for RGN mode instead. */
2741 if (((CALL_P (insn) || JUMP_P (insn)) && can_throw_internal (insn))
2742 || (NONJUMP_INSN_P (insn) && control_flow_insn_p (insn)))
2743 reg_pending_barrier = MOVE_BARRIER;
2745 if (sched_pressure_p)
2747 setup_insn_reg_uses (deps, insn);
2748 setup_insn_reg_pressure_info (insn);
2751 /* Add register dependencies for insn. */
2752 if (DEBUG_INSN_P (insn))
2754 rtx prev = deps->last_debug_insn;
2755 rtx u;
2757 if (!deps->readonly)
2758 deps->last_debug_insn = insn;
2760 if (prev)
2761 add_dependence (insn, prev, REG_DEP_ANTI);
2763 add_dependence_list (insn, deps->last_function_call, 1,
2764 REG_DEP_ANTI);
2766 for (u = deps->last_pending_memory_flush; u; u = XEXP (u, 1))
2767 if (! JUMP_P (XEXP (u, 0))
2768 || !sel_sched_p ())
2769 add_dependence (insn, XEXP (u, 0), REG_DEP_ANTI);
2771 EXECUTE_IF_SET_IN_REG_SET (reg_pending_uses, 0, i, rsi)
2773 struct deps_reg *reg_last = &deps->reg_last[i];
2774 add_dependence_list (insn, reg_last->sets, 1, REG_DEP_ANTI);
2775 add_dependence_list (insn, reg_last->clobbers, 1, REG_DEP_ANTI);
2777 CLEAR_REG_SET (reg_pending_uses);
2779 /* Quite often, a debug insn will refer to stuff in the
2780 previous instruction, but the reason we want this
2781 dependency here is to make sure the scheduler doesn't
2782 gratuitously move a debug insn ahead. This could dirty
2783 DF flags and cause additional analysis that wouldn't have
2784 occurred in compilation without debug insns, and such
2785 additional analysis can modify the generated code. */
2786 prev = PREV_INSN (insn);
2788 if (prev && NONDEBUG_INSN_P (prev))
2789 add_dependence (insn, prev, REG_DEP_ANTI);
2791 else
2793 EXECUTE_IF_SET_IN_REG_SET (reg_pending_uses, 0, i, rsi)
2795 struct deps_reg *reg_last = &deps->reg_last[i];
2796 add_dependence_list (insn, reg_last->sets, 0, REG_DEP_TRUE);
2797 add_dependence_list (insn, reg_last->implicit_sets, 0, REG_DEP_ANTI);
2798 add_dependence_list (insn, reg_last->clobbers, 0, REG_DEP_TRUE);
2800 if (!deps->readonly)
2802 reg_last->uses = alloc_INSN_LIST (insn, reg_last->uses);
2803 reg_last->uses_length++;
2807 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++)
2808 if (TEST_HARD_REG_BIT (implicit_reg_pending_uses, i))
2810 struct deps_reg *reg_last = &deps->reg_last[i];
2811 add_dependence_list (insn, reg_last->sets, 0, REG_DEP_TRUE);
2812 add_dependence_list (insn, reg_last->implicit_sets, 0,
2813 REG_DEP_ANTI);
2814 add_dependence_list (insn, reg_last->clobbers, 0, REG_DEP_TRUE);
2816 if (!deps->readonly)
2818 reg_last->uses = alloc_INSN_LIST (insn, reg_last->uses);
2819 reg_last->uses_length++;
2823 /* If the current insn is conditional, we can't free any
2824 of the lists. */
2825 if (sched_has_condition_p (insn))
2827 EXECUTE_IF_SET_IN_REG_SET (reg_pending_clobbers, 0, i, rsi)
2829 struct deps_reg *reg_last = &deps->reg_last[i];
2830 add_dependence_list (insn, reg_last->sets, 0, REG_DEP_OUTPUT);
2831 add_dependence_list (insn, reg_last->implicit_sets, 0,
2832 REG_DEP_ANTI);
2833 add_dependence_list (insn, reg_last->uses, 0, REG_DEP_ANTI);
2835 if (!deps->readonly)
2837 reg_last->clobbers
2838 = alloc_INSN_LIST (insn, reg_last->clobbers);
2839 reg_last->clobbers_length++;
2842 EXECUTE_IF_SET_IN_REG_SET (reg_pending_sets, 0, i, rsi)
2844 struct deps_reg *reg_last = &deps->reg_last[i];
2845 add_dependence_list (insn, reg_last->sets, 0, REG_DEP_OUTPUT);
2846 add_dependence_list (insn, reg_last->implicit_sets, 0,
2847 REG_DEP_ANTI);
2848 add_dependence_list (insn, reg_last->clobbers, 0, REG_DEP_OUTPUT);
2849 add_dependence_list (insn, reg_last->uses, 0, REG_DEP_ANTI);
2851 if (!deps->readonly)
2853 reg_last->sets = alloc_INSN_LIST (insn, reg_last->sets);
2854 SET_REGNO_REG_SET (&deps->reg_conditional_sets, i);
2858 else
2860 EXECUTE_IF_SET_IN_REG_SET (reg_pending_clobbers, 0, i, rsi)
2862 struct deps_reg *reg_last = &deps->reg_last[i];
2863 if (reg_last->uses_length > MAX_PENDING_LIST_LENGTH
2864 || reg_last->clobbers_length > MAX_PENDING_LIST_LENGTH)
2866 add_dependence_list_and_free (deps, insn, &reg_last->sets, 0,
2867 REG_DEP_OUTPUT);
2868 add_dependence_list_and_free (deps, insn,
2869 &reg_last->implicit_sets, 0,
2870 REG_DEP_ANTI);
2871 add_dependence_list_and_free (deps, insn, &reg_last->uses, 0,
2872 REG_DEP_ANTI);
2873 add_dependence_list_and_free
2874 (deps, insn, &reg_last->clobbers, 0, REG_DEP_OUTPUT);
2876 if (!deps->readonly)
2878 reg_last->sets = alloc_INSN_LIST (insn, reg_last->sets);
2879 reg_last->clobbers_length = 0;
2880 reg_last->uses_length = 0;
2883 else
2885 add_dependence_list (insn, reg_last->sets, 0, REG_DEP_OUTPUT);
2886 add_dependence_list (insn, reg_last->implicit_sets, 0,
2887 REG_DEP_ANTI);
2888 add_dependence_list (insn, reg_last->uses, 0, REG_DEP_ANTI);
2891 if (!deps->readonly)
2893 reg_last->clobbers_length++;
2894 reg_last->clobbers
2895 = alloc_INSN_LIST (insn, reg_last->clobbers);
2898 EXECUTE_IF_SET_IN_REG_SET (reg_pending_sets, 0, i, rsi)
2900 struct deps_reg *reg_last = &deps->reg_last[i];
2902 add_dependence_list_and_free (deps, insn, &reg_last->sets, 0,
2903 REG_DEP_OUTPUT);
2904 add_dependence_list_and_free (deps, insn,
2905 &reg_last->implicit_sets,
2906 0, REG_DEP_ANTI);
2907 add_dependence_list_and_free (deps, insn, &reg_last->clobbers, 0,
2908 REG_DEP_OUTPUT);
2909 add_dependence_list_and_free (deps, insn, &reg_last->uses, 0,
2910 REG_DEP_ANTI);
2912 if (!deps->readonly)
2914 reg_last->sets = alloc_INSN_LIST (insn, reg_last->sets);
2915 reg_last->uses_length = 0;
2916 reg_last->clobbers_length = 0;
2917 CLEAR_REGNO_REG_SET (&deps->reg_conditional_sets, i);
2923 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++)
2924 if (TEST_HARD_REG_BIT (implicit_reg_pending_clobbers, i))
2926 struct deps_reg *reg_last = &deps->reg_last[i];
2927 add_dependence_list (insn, reg_last->sets, 0, REG_DEP_ANTI);
2928 add_dependence_list (insn, reg_last->clobbers, 0, REG_DEP_ANTI);
2929 add_dependence_list (insn, reg_last->uses, 0, REG_DEP_ANTI);
2931 if (!deps->readonly)
2932 reg_last->implicit_sets
2933 = alloc_INSN_LIST (insn, reg_last->implicit_sets);
2936 if (!deps->readonly)
2938 IOR_REG_SET (&deps->reg_last_in_use, reg_pending_uses);
2939 IOR_REG_SET (&deps->reg_last_in_use, reg_pending_clobbers);
2940 IOR_REG_SET (&deps->reg_last_in_use, reg_pending_sets);
2941 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++)
2942 if (TEST_HARD_REG_BIT (implicit_reg_pending_uses, i)
2943 || TEST_HARD_REG_BIT (implicit_reg_pending_clobbers, i))
2944 SET_REGNO_REG_SET (&deps->reg_last_in_use, i);
2946 /* Set up the pending barrier found. */
2947 deps->last_reg_pending_barrier = reg_pending_barrier;
2950 CLEAR_REG_SET (reg_pending_uses);
2951 CLEAR_REG_SET (reg_pending_clobbers);
2952 CLEAR_REG_SET (reg_pending_sets);
2953 CLEAR_HARD_REG_SET (implicit_reg_pending_clobbers);
2954 CLEAR_HARD_REG_SET (implicit_reg_pending_uses);
2956 /* Add dependencies if a scheduling barrier was found. */
2957 if (reg_pending_barrier)
2959 /* In the case of barrier the most added dependencies are not
2960 real, so we use anti-dependence here. */
2961 if (sched_has_condition_p (insn))
2963 EXECUTE_IF_SET_IN_REG_SET (&deps->reg_last_in_use, 0, i, rsi)
2965 struct deps_reg *reg_last = &deps->reg_last[i];
2966 add_dependence_list (insn, reg_last->uses, 0, REG_DEP_ANTI);
2967 add_dependence_list (insn, reg_last->sets, 0,
2968 reg_pending_barrier == TRUE_BARRIER
2969 ? REG_DEP_TRUE : REG_DEP_ANTI);
2970 add_dependence_list (insn, reg_last->implicit_sets, 0,
2971 REG_DEP_ANTI);
2972 add_dependence_list (insn, reg_last->clobbers, 0,
2973 reg_pending_barrier == TRUE_BARRIER
2974 ? REG_DEP_TRUE : REG_DEP_ANTI);
2977 else
2979 EXECUTE_IF_SET_IN_REG_SET (&deps->reg_last_in_use, 0, i, rsi)
2981 struct deps_reg *reg_last = &deps->reg_last[i];
2982 add_dependence_list_and_free (deps, insn, &reg_last->uses, 0,
2983 REG_DEP_ANTI);
2984 add_dependence_list_and_free (deps, insn, &reg_last->sets, 0,
2985 reg_pending_barrier == TRUE_BARRIER
2986 ? REG_DEP_TRUE : REG_DEP_ANTI);
2987 add_dependence_list_and_free (deps, insn,
2988 &reg_last->implicit_sets, 0,
2989 REG_DEP_ANTI);
2990 add_dependence_list_and_free (deps, insn, &reg_last->clobbers, 0,
2991 reg_pending_barrier == TRUE_BARRIER
2992 ? REG_DEP_TRUE : REG_DEP_ANTI);
2994 if (!deps->readonly)
2996 reg_last->uses_length = 0;
2997 reg_last->clobbers_length = 0;
3002 if (!deps->readonly)
3003 for (i = 0; i < (unsigned)deps->max_reg; i++)
3005 struct deps_reg *reg_last = &deps->reg_last[i];
3006 reg_last->sets = alloc_INSN_LIST (insn, reg_last->sets);
3007 SET_REGNO_REG_SET (&deps->reg_last_in_use, i);
3010 /* Flush pending lists on jumps, but not on speculative checks. */
3011 if (JUMP_P (insn) && !(sel_sched_p ()
3012 && sel_insn_is_speculation_check (insn)))
3013 flush_pending_lists (deps, insn, true, true);
3015 if (!deps->readonly)
3016 CLEAR_REG_SET (&deps->reg_conditional_sets);
3017 reg_pending_barrier = NOT_A_BARRIER;
3020 /* If a post-call group is still open, see if it should remain so.
3021 This insn must be a simple move of a hard reg to a pseudo or
3022 vice-versa.
3024 We must avoid moving these insns for correctness on
3025 SMALL_REGISTER_CLASS machines, and for special registers like
3026 PIC_OFFSET_TABLE_REGNUM. For simplicity, extend this to all
3027 hard regs for all targets. */
3029 if (deps->in_post_call_group_p)
3031 rtx tmp, set = single_set (insn);
3032 int src_regno, dest_regno;
3034 if (set == NULL)
3036 if (DEBUG_INSN_P (insn))
3037 /* We don't want to mark debug insns as part of the same
3038 sched group. We know they really aren't, but if we use
3039 debug insns to tell that a call group is over, we'll
3040 get different code if debug insns are not there and
3041 instructions that follow seem like they should be part
3042 of the call group.
3044 Also, if we did, fixup_sched_groups() would move the
3045 deps of the debug insn to the call insn, modifying
3046 non-debug post-dependency counts of the debug insn
3047 dependencies and otherwise messing with the scheduling
3048 order.
3050 Instead, let such debug insns be scheduled freely, but
3051 keep the call group open in case there are insns that
3052 should be part of it afterwards. Since we grant debug
3053 insns higher priority than even sched group insns, it
3054 will all turn out all right. */
3055 goto debug_dont_end_call_group;
3056 else
3057 goto end_call_group;
3060 tmp = SET_DEST (set);
3061 if (GET_CODE (tmp) == SUBREG)
3062 tmp = SUBREG_REG (tmp);
3063 if (REG_P (tmp))
3064 dest_regno = REGNO (tmp);
3065 else
3066 goto end_call_group;
3068 tmp = SET_SRC (set);
3069 if (GET_CODE (tmp) == SUBREG)
3070 tmp = SUBREG_REG (tmp);
3071 if ((GET_CODE (tmp) == PLUS
3072 || GET_CODE (tmp) == MINUS)
3073 && REG_P (XEXP (tmp, 0))
3074 && REGNO (XEXP (tmp, 0)) == STACK_POINTER_REGNUM
3075 && dest_regno == STACK_POINTER_REGNUM)
3076 src_regno = STACK_POINTER_REGNUM;
3077 else if (REG_P (tmp))
3078 src_regno = REGNO (tmp);
3079 else
3080 goto end_call_group;
3082 if (src_regno < FIRST_PSEUDO_REGISTER
3083 || dest_regno < FIRST_PSEUDO_REGISTER)
3085 if (!deps->readonly
3086 && deps->in_post_call_group_p == post_call_initial)
3087 deps->in_post_call_group_p = post_call;
3089 if (!sel_sched_p () || sched_emulate_haifa_p)
3091 SCHED_GROUP_P (insn) = 1;
3092 CANT_MOVE (insn) = 1;
3095 else
3097 end_call_group:
3098 if (!deps->readonly)
3099 deps->in_post_call_group_p = not_post_call;
3103 debug_dont_end_call_group:
3104 if ((current_sched_info->flags & DO_SPECULATION)
3105 && !sched_insn_is_legitimate_for_speculation_p (insn, 0))
3106 /* INSN has an internal dependency (e.g. r14 = [r14]) and thus cannot
3107 be speculated. */
3109 if (sel_sched_p ())
3110 sel_mark_hard_insn (insn);
3111 else
3113 sd_iterator_def sd_it;
3114 dep_t dep;
3116 for (sd_it = sd_iterator_start (insn, SD_LIST_SPEC_BACK);
3117 sd_iterator_cond (&sd_it, &dep);)
3118 change_spec_dep_to_hard (sd_it);
3123 /* Return TRUE if INSN might not always return normally (e.g. call exit,
3124 longjmp, loop forever, ...). */
3125 static bool
3126 call_may_noreturn_p (rtx insn)
3128 rtx call;
3130 /* const or pure calls that aren't looping will always return. */
3131 if (RTL_CONST_OR_PURE_CALL_P (insn)
3132 && !RTL_LOOPING_CONST_OR_PURE_CALL_P (insn))
3133 return false;
3135 call = PATTERN (insn);
3136 if (GET_CODE (call) == PARALLEL)
3137 call = XVECEXP (call, 0, 0);
3138 if (GET_CODE (call) == SET)
3139 call = SET_SRC (call);
3140 if (GET_CODE (call) == CALL
3141 && MEM_P (XEXP (call, 0))
3142 && GET_CODE (XEXP (XEXP (call, 0), 0)) == SYMBOL_REF)
3144 rtx symbol = XEXP (XEXP (call, 0), 0);
3145 if (SYMBOL_REF_DECL (symbol)
3146 && TREE_CODE (SYMBOL_REF_DECL (symbol)) == FUNCTION_DECL)
3148 if (DECL_BUILT_IN_CLASS (SYMBOL_REF_DECL (symbol))
3149 == BUILT_IN_NORMAL)
3150 switch (DECL_FUNCTION_CODE (SYMBOL_REF_DECL (symbol)))
3152 case BUILT_IN_BCMP:
3153 case BUILT_IN_BCOPY:
3154 case BUILT_IN_BZERO:
3155 case BUILT_IN_INDEX:
3156 case BUILT_IN_MEMCHR:
3157 case BUILT_IN_MEMCMP:
3158 case BUILT_IN_MEMCPY:
3159 case BUILT_IN_MEMMOVE:
3160 case BUILT_IN_MEMPCPY:
3161 case BUILT_IN_MEMSET:
3162 case BUILT_IN_RINDEX:
3163 case BUILT_IN_STPCPY:
3164 case BUILT_IN_STPNCPY:
3165 case BUILT_IN_STRCAT:
3166 case BUILT_IN_STRCHR:
3167 case BUILT_IN_STRCMP:
3168 case BUILT_IN_STRCPY:
3169 case BUILT_IN_STRCSPN:
3170 case BUILT_IN_STRLEN:
3171 case BUILT_IN_STRNCAT:
3172 case BUILT_IN_STRNCMP:
3173 case BUILT_IN_STRNCPY:
3174 case BUILT_IN_STRPBRK:
3175 case BUILT_IN_STRRCHR:
3176 case BUILT_IN_STRSPN:
3177 case BUILT_IN_STRSTR:
3178 /* Assume certain string/memory builtins always return. */
3179 return false;
3180 default:
3181 break;
3186 /* For all other calls assume that they might not always return. */
3187 return true;
3190 /* Analyze INSN with DEPS as a context. */
3191 void
3192 deps_analyze_insn (struct deps *deps, rtx insn)
3194 if (sched_deps_info->start_insn)
3195 sched_deps_info->start_insn (insn);
3197 if (NONJUMP_INSN_P (insn) || DEBUG_INSN_P (insn) || JUMP_P (insn))
3199 /* Make each JUMP_INSN (but not a speculative check)
3200 a scheduling barrier for memory references. */
3201 if (!deps->readonly
3202 && JUMP_P (insn)
3203 && !(sel_sched_p ()
3204 && sel_insn_is_speculation_check (insn)))
3206 /* Keep the list a reasonable size. */
3207 if (deps->pending_flush_length++ > MAX_PENDING_LIST_LENGTH)
3208 flush_pending_lists (deps, insn, true, true);
3209 else
3210 deps->last_pending_memory_flush
3211 = alloc_INSN_LIST (insn, deps->last_pending_memory_flush);
3214 sched_analyze_insn (deps, PATTERN (insn), insn);
3216 else if (CALL_P (insn))
3218 int i;
3220 CANT_MOVE (insn) = 1;
3222 if (find_reg_note (insn, REG_SETJMP, NULL))
3224 /* This is setjmp. Assume that all registers, not just
3225 hard registers, may be clobbered by this call. */
3226 reg_pending_barrier = MOVE_BARRIER;
3228 else
3230 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++)
3231 /* A call may read and modify global register variables. */
3232 if (global_regs[i])
3234 SET_REGNO_REG_SET (reg_pending_sets, i);
3235 SET_HARD_REG_BIT (implicit_reg_pending_uses, i);
3237 /* Other call-clobbered hard regs may be clobbered.
3238 Since we only have a choice between 'might be clobbered'
3239 and 'definitely not clobbered', we must include all
3240 partly call-clobbered registers here. */
3241 else if (HARD_REGNO_CALL_PART_CLOBBERED (i, reg_raw_mode[i])
3242 || TEST_HARD_REG_BIT (regs_invalidated_by_call, i))
3243 SET_REGNO_REG_SET (reg_pending_clobbers, i);
3244 /* We don't know what set of fixed registers might be used
3245 by the function, but it is certain that the stack pointer
3246 is among them, but be conservative. */
3247 else if (fixed_regs[i])
3248 SET_HARD_REG_BIT (implicit_reg_pending_uses, i);
3249 /* The frame pointer is normally not used by the function
3250 itself, but by the debugger. */
3251 /* ??? MIPS o32 is an exception. It uses the frame pointer
3252 in the macro expansion of jal but does not represent this
3253 fact in the call_insn rtl. */
3254 else if (i == FRAME_POINTER_REGNUM
3255 || (i == HARD_FRAME_POINTER_REGNUM
3256 && (! reload_completed || frame_pointer_needed)))
3257 SET_HARD_REG_BIT (implicit_reg_pending_uses, i);
3260 /* For each insn which shouldn't cross a call, add a dependence
3261 between that insn and this call insn. */
3262 add_dependence_list_and_free (deps, insn,
3263 &deps->sched_before_next_call, 1,
3264 REG_DEP_ANTI);
3266 sched_analyze_insn (deps, PATTERN (insn), insn);
3268 /* If CALL would be in a sched group, then this will violate
3269 convention that sched group insns have dependencies only on the
3270 previous instruction.
3272 Of course one can say: "Hey! What about head of the sched group?"
3273 And I will answer: "Basic principles (one dep per insn) are always
3274 the same." */
3275 gcc_assert (!SCHED_GROUP_P (insn));
3277 /* In the absence of interprocedural alias analysis, we must flush
3278 all pending reads and writes, and start new dependencies starting
3279 from here. But only flush writes for constant calls (which may
3280 be passed a pointer to something we haven't written yet). */
3281 flush_pending_lists (deps, insn, true, ! RTL_CONST_OR_PURE_CALL_P (insn));
3283 if (!deps->readonly)
3285 /* Remember the last function call for limiting lifetimes. */
3286 free_INSN_LIST_list (&deps->last_function_call);
3287 deps->last_function_call = alloc_INSN_LIST (insn, NULL_RTX);
3289 if (call_may_noreturn_p (insn))
3291 /* Remember the last function call that might not always return
3292 normally for limiting moves of trapping insns. */
3293 free_INSN_LIST_list (&deps->last_function_call_may_noreturn);
3294 deps->last_function_call_may_noreturn
3295 = alloc_INSN_LIST (insn, NULL_RTX);
3298 /* Before reload, begin a post-call group, so as to keep the
3299 lifetimes of hard registers correct. */
3300 if (! reload_completed)
3301 deps->in_post_call_group_p = post_call;
3305 if (sched_deps_info->use_cselib)
3306 cselib_process_insn (insn);
3308 /* EH_REGION insn notes can not appear until well after we complete
3309 scheduling. */
3310 if (NOTE_P (insn))
3311 gcc_assert (NOTE_KIND (insn) != NOTE_INSN_EH_REGION_BEG
3312 && NOTE_KIND (insn) != NOTE_INSN_EH_REGION_END);
3314 if (sched_deps_info->finish_insn)
3315 sched_deps_info->finish_insn ();
3317 /* Fixup the dependencies in the sched group. */
3318 if ((NONJUMP_INSN_P (insn) || JUMP_P (insn))
3319 && SCHED_GROUP_P (insn) && !sel_sched_p ())
3320 fixup_sched_groups (insn);
3323 /* Initialize DEPS for the new block beginning with HEAD. */
3324 void
3325 deps_start_bb (struct deps *deps, rtx head)
3327 gcc_assert (!deps->readonly);
3329 /* Before reload, if the previous block ended in a call, show that
3330 we are inside a post-call group, so as to keep the lifetimes of
3331 hard registers correct. */
3332 if (! reload_completed && !LABEL_P (head))
3334 rtx insn = prev_nonnote_insn (head);
3336 while (insn && DEBUG_INSN_P (insn))
3337 insn = prev_nonnote_insn (insn);
3338 if (insn && CALL_P (insn))
3339 deps->in_post_call_group_p = post_call_initial;
3343 /* Analyze every insn between HEAD and TAIL inclusive, creating backward
3344 dependencies for each insn. */
3345 void
3346 sched_analyze (struct deps *deps, rtx head, rtx tail)
3348 rtx insn;
3350 if (sched_deps_info->use_cselib)
3351 cselib_init (true);
3353 deps_start_bb (deps, head);
3355 for (insn = head;; insn = NEXT_INSN (insn))
3358 if (INSN_P (insn))
3360 /* And initialize deps_lists. */
3361 sd_init_insn (insn);
3364 deps_analyze_insn (deps, insn);
3366 if (insn == tail)
3368 if (sched_deps_info->use_cselib)
3369 cselib_finish ();
3370 return;
3373 gcc_unreachable ();
3376 /* Helper for sched_free_deps ().
3377 Delete INSN's (RESOLVED_P) backward dependencies. */
3378 static void
3379 delete_dep_nodes_in_back_deps (rtx insn, bool resolved_p)
3381 sd_iterator_def sd_it;
3382 dep_t dep;
3383 sd_list_types_def types;
3385 if (resolved_p)
3386 types = SD_LIST_RES_BACK;
3387 else
3388 types = SD_LIST_BACK;
3390 for (sd_it = sd_iterator_start (insn, types);
3391 sd_iterator_cond (&sd_it, &dep);)
3393 dep_link_t link = *sd_it.linkp;
3394 dep_node_t node = DEP_LINK_NODE (link);
3395 deps_list_t back_list;
3396 deps_list_t forw_list;
3398 get_back_and_forw_lists (dep, resolved_p, &back_list, &forw_list);
3399 remove_from_deps_list (link, back_list);
3400 delete_dep_node (node);
3404 /* Delete (RESOLVED_P) dependencies between HEAD and TAIL together with
3405 deps_lists. */
3406 void
3407 sched_free_deps (rtx head, rtx tail, bool resolved_p)
3409 rtx insn;
3410 rtx next_tail = NEXT_INSN (tail);
3412 for (insn = head; insn != next_tail; insn = NEXT_INSN (insn))
3413 if (INSN_P (insn) && INSN_LUID (insn) > 0)
3415 /* Clear resolved back deps together with its dep_nodes. */
3416 delete_dep_nodes_in_back_deps (insn, resolved_p);
3418 /* Clear forward deps and leave the dep_nodes to the
3419 corresponding back_deps list. */
3420 if (resolved_p)
3421 clear_deps_list (INSN_RESOLVED_FORW_DEPS (insn));
3422 else
3423 clear_deps_list (INSN_FORW_DEPS (insn));
3425 sd_finish_insn (insn);
3429 /* Initialize variables for region data dependence analysis.
3430 n_bbs is the number of region blocks. */
3432 void
3433 init_deps (struct deps *deps)
3435 int max_reg = (reload_completed ? FIRST_PSEUDO_REGISTER : max_reg_num ());
3437 deps->max_reg = max_reg;
3438 deps->reg_last = XCNEWVEC (struct deps_reg, max_reg);
3439 INIT_REG_SET (&deps->reg_last_in_use);
3440 INIT_REG_SET (&deps->reg_conditional_sets);
3442 deps->pending_read_insns = 0;
3443 deps->pending_read_mems = 0;
3444 deps->pending_write_insns = 0;
3445 deps->pending_write_mems = 0;
3446 deps->pending_read_list_length = 0;
3447 deps->pending_write_list_length = 0;
3448 deps->pending_flush_length = 0;
3449 deps->last_pending_memory_flush = 0;
3450 deps->last_function_call = 0;
3451 deps->last_function_call_may_noreturn = 0;
3452 deps->sched_before_next_call = 0;
3453 deps->in_post_call_group_p = not_post_call;
3454 deps->last_debug_insn = 0;
3455 deps->last_reg_pending_barrier = NOT_A_BARRIER;
3456 deps->readonly = 0;
3459 /* Free insn lists found in DEPS. */
3461 void
3462 free_deps (struct deps *deps)
3464 unsigned i;
3465 reg_set_iterator rsi;
3467 free_INSN_LIST_list (&deps->pending_read_insns);
3468 free_EXPR_LIST_list (&deps->pending_read_mems);
3469 free_INSN_LIST_list (&deps->pending_write_insns);
3470 free_EXPR_LIST_list (&deps->pending_write_mems);
3471 free_INSN_LIST_list (&deps->last_pending_memory_flush);
3473 /* Without the EXECUTE_IF_SET, this loop is executed max_reg * nr_regions
3474 times. For a testcase with 42000 regs and 8000 small basic blocks,
3475 this loop accounted for nearly 60% (84 sec) of the total -O2 runtime. */
3476 EXECUTE_IF_SET_IN_REG_SET (&deps->reg_last_in_use, 0, i, rsi)
3478 struct deps_reg *reg_last = &deps->reg_last[i];
3479 if (reg_last->uses)
3480 free_INSN_LIST_list (&reg_last->uses);
3481 if (reg_last->sets)
3482 free_INSN_LIST_list (&reg_last->sets);
3483 if (reg_last->implicit_sets)
3484 free_INSN_LIST_list (&reg_last->implicit_sets);
3485 if (reg_last->clobbers)
3486 free_INSN_LIST_list (&reg_last->clobbers);
3488 CLEAR_REG_SET (&deps->reg_last_in_use);
3489 CLEAR_REG_SET (&deps->reg_conditional_sets);
3491 free (deps->reg_last);
3492 deps->reg_last = NULL;
3494 deps = NULL;
3497 /* Remove INSN from dependence contexts DEPS. Caution: reg_conditional_sets
3498 is not handled. */
3499 void
3500 remove_from_deps (struct deps *deps, rtx insn)
3502 int removed;
3503 unsigned i;
3504 reg_set_iterator rsi;
3506 removed = remove_from_both_dependence_lists (insn, &deps->pending_read_insns,
3507 &deps->pending_read_mems);
3508 deps->pending_read_list_length -= removed;
3509 removed = remove_from_both_dependence_lists (insn, &deps->pending_write_insns,
3510 &deps->pending_write_mems);
3511 deps->pending_write_list_length -= removed;
3512 removed = remove_from_dependence_list (insn, &deps->last_pending_memory_flush);
3513 deps->pending_flush_length -= removed;
3515 EXECUTE_IF_SET_IN_REG_SET (&deps->reg_last_in_use, 0, i, rsi)
3517 struct deps_reg *reg_last = &deps->reg_last[i];
3518 if (reg_last->uses)
3519 remove_from_dependence_list (insn, &reg_last->uses);
3520 if (reg_last->sets)
3521 remove_from_dependence_list (insn, &reg_last->sets);
3522 if (reg_last->implicit_sets)
3523 remove_from_dependence_list (insn, &reg_last->implicit_sets);
3524 if (reg_last->clobbers)
3525 remove_from_dependence_list (insn, &reg_last->clobbers);
3526 if (!reg_last->uses && !reg_last->sets && !reg_last->implicit_sets
3527 && !reg_last->clobbers)
3528 CLEAR_REGNO_REG_SET (&deps->reg_last_in_use, i);
3531 if (CALL_P (insn))
3533 remove_from_dependence_list (insn, &deps->last_function_call);
3534 remove_from_dependence_list (insn,
3535 &deps->last_function_call_may_noreturn);
3537 remove_from_dependence_list (insn, &deps->sched_before_next_call);
3540 /* Init deps data vector. */
3541 static void
3542 init_deps_data_vector (void)
3544 int reserve = (sched_max_luid + 1
3545 - VEC_length (haifa_deps_insn_data_def, h_d_i_d));
3546 if (reserve > 0
3547 && ! VEC_space (haifa_deps_insn_data_def, h_d_i_d, reserve))
3548 VEC_safe_grow_cleared (haifa_deps_insn_data_def, heap, h_d_i_d,
3549 3 * sched_max_luid / 2);
3552 /* If it is profitable to use them, initialize or extend (depending on
3553 GLOBAL_P) dependency data. */
3554 void
3555 sched_deps_init (bool global_p)
3557 /* Average number of insns in the basic block.
3558 '+ 1' is used to make it nonzero. */
3559 int insns_in_block = sched_max_luid / n_basic_blocks + 1;
3561 init_deps_data_vector ();
3563 /* We use another caching mechanism for selective scheduling, so
3564 we don't use this one. */
3565 if (!sel_sched_p () && global_p && insns_in_block > 100 * 5)
3567 /* ?!? We could save some memory by computing a per-region luid mapping
3568 which could reduce both the number of vectors in the cache and the
3569 size of each vector. Instead we just avoid the cache entirely unless
3570 the average number of instructions in a basic block is very high. See
3571 the comment before the declaration of true_dependency_cache for
3572 what we consider "very high". */
3573 cache_size = 0;
3574 extend_dependency_caches (sched_max_luid, true);
3577 if (global_p)
3579 dl_pool = create_alloc_pool ("deps_list", sizeof (struct _deps_list),
3580 /* Allocate lists for one block at a time. */
3581 insns_in_block);
3582 dn_pool = create_alloc_pool ("dep_node", sizeof (struct _dep_node),
3583 /* Allocate nodes for one block at a time.
3584 We assume that average insn has
3585 5 producers. */
3586 5 * insns_in_block);
3591 /* Create or extend (depending on CREATE_P) dependency caches to
3592 size N. */
3593 void
3594 extend_dependency_caches (int n, bool create_p)
3596 if (create_p || true_dependency_cache)
3598 int i, luid = cache_size + n;
3600 true_dependency_cache = XRESIZEVEC (bitmap_head, true_dependency_cache,
3601 luid);
3602 output_dependency_cache = XRESIZEVEC (bitmap_head,
3603 output_dependency_cache, luid);
3604 anti_dependency_cache = XRESIZEVEC (bitmap_head, anti_dependency_cache,
3605 luid);
3607 if (current_sched_info->flags & DO_SPECULATION)
3608 spec_dependency_cache = XRESIZEVEC (bitmap_head, spec_dependency_cache,
3609 luid);
3611 for (i = cache_size; i < luid; i++)
3613 bitmap_initialize (&true_dependency_cache[i], 0);
3614 bitmap_initialize (&output_dependency_cache[i], 0);
3615 bitmap_initialize (&anti_dependency_cache[i], 0);
3617 if (current_sched_info->flags & DO_SPECULATION)
3618 bitmap_initialize (&spec_dependency_cache[i], 0);
3620 cache_size = luid;
3624 /* Finalize dependency information for the whole function. */
3625 void
3626 sched_deps_finish (void)
3628 gcc_assert (deps_pools_are_empty_p ());
3629 free_alloc_pool_if_empty (&dn_pool);
3630 free_alloc_pool_if_empty (&dl_pool);
3631 gcc_assert (dn_pool == NULL && dl_pool == NULL);
3633 VEC_free (haifa_deps_insn_data_def, heap, h_d_i_d);
3634 cache_size = 0;
3636 if (true_dependency_cache)
3638 int i;
3640 for (i = 0; i < cache_size; i++)
3642 bitmap_clear (&true_dependency_cache[i]);
3643 bitmap_clear (&output_dependency_cache[i]);
3644 bitmap_clear (&anti_dependency_cache[i]);
3646 if (sched_deps_info->generate_spec_deps)
3647 bitmap_clear (&spec_dependency_cache[i]);
3649 free (true_dependency_cache);
3650 true_dependency_cache = NULL;
3651 free (output_dependency_cache);
3652 output_dependency_cache = NULL;
3653 free (anti_dependency_cache);
3654 anti_dependency_cache = NULL;
3656 if (sched_deps_info->generate_spec_deps)
3658 free (spec_dependency_cache);
3659 spec_dependency_cache = NULL;
3665 /* Initialize some global variables needed by the dependency analysis
3666 code. */
3668 void
3669 init_deps_global (void)
3671 CLEAR_HARD_REG_SET (implicit_reg_pending_clobbers);
3672 CLEAR_HARD_REG_SET (implicit_reg_pending_uses);
3673 reg_pending_sets = ALLOC_REG_SET (&reg_obstack);
3674 reg_pending_clobbers = ALLOC_REG_SET (&reg_obstack);
3675 reg_pending_uses = ALLOC_REG_SET (&reg_obstack);
3676 reg_pending_barrier = NOT_A_BARRIER;
3678 if (!sel_sched_p () || sched_emulate_haifa_p)
3680 sched_deps_info->start_insn = haifa_start_insn;
3681 sched_deps_info->finish_insn = haifa_finish_insn;
3683 sched_deps_info->note_reg_set = haifa_note_reg_set;
3684 sched_deps_info->note_reg_clobber = haifa_note_reg_clobber;
3685 sched_deps_info->note_reg_use = haifa_note_reg_use;
3687 sched_deps_info->note_mem_dep = haifa_note_mem_dep;
3688 sched_deps_info->note_dep = haifa_note_dep;
3692 /* Free everything used by the dependency analysis code. */
3694 void
3695 finish_deps_global (void)
3697 FREE_REG_SET (reg_pending_sets);
3698 FREE_REG_SET (reg_pending_clobbers);
3699 FREE_REG_SET (reg_pending_uses);
3702 /* Estimate the weakness of dependence between MEM1 and MEM2. */
3703 dw_t
3704 estimate_dep_weak (rtx mem1, rtx mem2)
3706 rtx r1, r2;
3708 if (mem1 == mem2)
3709 /* MEMs are the same - don't speculate. */
3710 return MIN_DEP_WEAK;
3712 r1 = XEXP (mem1, 0);
3713 r2 = XEXP (mem2, 0);
3715 if (r1 == r2
3716 || (REG_P (r1) && REG_P (r2)
3717 && REGNO (r1) == REGNO (r2)))
3718 /* Again, MEMs are the same. */
3719 return MIN_DEP_WEAK;
3720 else if ((REG_P (r1) && !REG_P (r2))
3721 || (!REG_P (r1) && REG_P (r2)))
3722 /* Different addressing modes - reason to be more speculative,
3723 than usual. */
3724 return NO_DEP_WEAK - (NO_DEP_WEAK - UNCERTAIN_DEP_WEAK) / 2;
3725 else
3726 /* We can't say anything about the dependence. */
3727 return UNCERTAIN_DEP_WEAK;
3730 /* Add or update backward dependence between INSN and ELEM with type DEP_TYPE.
3731 This function can handle same INSN and ELEM (INSN == ELEM).
3732 It is a convenience wrapper. */
3733 void
3734 add_dependence (rtx insn, rtx elem, enum reg_note dep_type)
3736 ds_t ds;
3737 bool internal;
3739 if (dep_type == REG_DEP_TRUE)
3740 ds = DEP_TRUE;
3741 else if (dep_type == REG_DEP_OUTPUT)
3742 ds = DEP_OUTPUT;
3743 else
3745 gcc_assert (dep_type == REG_DEP_ANTI);
3746 ds = DEP_ANTI;
3749 /* When add_dependence is called from inside sched-deps.c, we expect
3750 cur_insn to be non-null. */
3751 internal = cur_insn != NULL;
3752 if (internal)
3753 gcc_assert (insn == cur_insn);
3754 else
3755 cur_insn = insn;
3757 note_dep (elem, ds);
3758 if (!internal)
3759 cur_insn = NULL;
3762 /* Return weakness of speculative type TYPE in the dep_status DS. */
3763 dw_t
3764 get_dep_weak_1 (ds_t ds, ds_t type)
3766 ds = ds & type;
3768 switch (type)
3770 case BEGIN_DATA: ds >>= BEGIN_DATA_BITS_OFFSET; break;
3771 case BE_IN_DATA: ds >>= BE_IN_DATA_BITS_OFFSET; break;
3772 case BEGIN_CONTROL: ds >>= BEGIN_CONTROL_BITS_OFFSET; break;
3773 case BE_IN_CONTROL: ds >>= BE_IN_CONTROL_BITS_OFFSET; break;
3774 default: gcc_unreachable ();
3777 return (dw_t) ds;
3780 dw_t
3781 get_dep_weak (ds_t ds, ds_t type)
3783 dw_t dw = get_dep_weak_1 (ds, type);
3785 gcc_assert (MIN_DEP_WEAK <= dw && dw <= MAX_DEP_WEAK);
3786 return dw;
3789 /* Return the dep_status, which has the same parameters as DS, except for
3790 speculative type TYPE, that will have weakness DW. */
3791 ds_t
3792 set_dep_weak (ds_t ds, ds_t type, dw_t dw)
3794 gcc_assert (MIN_DEP_WEAK <= dw && dw <= MAX_DEP_WEAK);
3796 ds &= ~type;
3797 switch (type)
3799 case BEGIN_DATA: ds |= ((ds_t) dw) << BEGIN_DATA_BITS_OFFSET; break;
3800 case BE_IN_DATA: ds |= ((ds_t) dw) << BE_IN_DATA_BITS_OFFSET; break;
3801 case BEGIN_CONTROL: ds |= ((ds_t) dw) << BEGIN_CONTROL_BITS_OFFSET; break;
3802 case BE_IN_CONTROL: ds |= ((ds_t) dw) << BE_IN_CONTROL_BITS_OFFSET; break;
3803 default: gcc_unreachable ();
3805 return ds;
3808 /* Return the join of two dep_statuses DS1 and DS2.
3809 If MAX_P is true then choose the greater probability,
3810 otherwise multiply probabilities.
3811 This function assumes that both DS1 and DS2 contain speculative bits. */
3812 static ds_t
3813 ds_merge_1 (ds_t ds1, ds_t ds2, bool max_p)
3815 ds_t ds, t;
3817 gcc_assert ((ds1 & SPECULATIVE) && (ds2 & SPECULATIVE));
3819 ds = (ds1 & DEP_TYPES) | (ds2 & DEP_TYPES);
3821 t = FIRST_SPEC_TYPE;
3824 if ((ds1 & t) && !(ds2 & t))
3825 ds |= ds1 & t;
3826 else if (!(ds1 & t) && (ds2 & t))
3827 ds |= ds2 & t;
3828 else if ((ds1 & t) && (ds2 & t))
3830 dw_t dw1 = get_dep_weak (ds1, t);
3831 dw_t dw2 = get_dep_weak (ds2, t);
3832 ds_t dw;
3834 if (!max_p)
3836 dw = ((ds_t) dw1) * ((ds_t) dw2);
3837 dw /= MAX_DEP_WEAK;
3838 if (dw < MIN_DEP_WEAK)
3839 dw = MIN_DEP_WEAK;
3841 else
3843 if (dw1 >= dw2)
3844 dw = dw1;
3845 else
3846 dw = dw2;
3849 ds = set_dep_weak (ds, t, (dw_t) dw);
3852 if (t == LAST_SPEC_TYPE)
3853 break;
3854 t <<= SPEC_TYPE_SHIFT;
3856 while (1);
3858 return ds;
3861 /* Return the join of two dep_statuses DS1 and DS2.
3862 This function assumes that both DS1 and DS2 contain speculative bits. */
3863 ds_t
3864 ds_merge (ds_t ds1, ds_t ds2)
3866 return ds_merge_1 (ds1, ds2, false);
3869 /* Return the join of two dep_statuses DS1 and DS2. */
3870 ds_t
3871 ds_full_merge (ds_t ds, ds_t ds2, rtx mem1, rtx mem2)
3873 ds_t new_status = ds | ds2;
3875 if (new_status & SPECULATIVE)
3877 if ((ds && !(ds & SPECULATIVE))
3878 || (ds2 && !(ds2 & SPECULATIVE)))
3879 /* Then this dep can't be speculative. */
3880 new_status &= ~SPECULATIVE;
3881 else
3883 /* Both are speculative. Merging probabilities. */
3884 if (mem1)
3886 dw_t dw;
3888 dw = estimate_dep_weak (mem1, mem2);
3889 ds = set_dep_weak (ds, BEGIN_DATA, dw);
3892 if (!ds)
3893 new_status = ds2;
3894 else if (!ds2)
3895 new_status = ds;
3896 else
3897 new_status = ds_merge (ds2, ds);
3901 return new_status;
3904 /* Return the join of DS1 and DS2. Use maximum instead of multiplying
3905 probabilities. */
3906 ds_t
3907 ds_max_merge (ds_t ds1, ds_t ds2)
3909 if (ds1 == 0 && ds2 == 0)
3910 return 0;
3912 if (ds1 == 0 && ds2 != 0)
3913 return ds2;
3915 if (ds1 != 0 && ds2 == 0)
3916 return ds1;
3918 return ds_merge_1 (ds1, ds2, true);
3921 /* Return the probability of speculation success for the speculation
3922 status DS. */
3923 dw_t
3924 ds_weak (ds_t ds)
3926 ds_t res = 1, dt;
3927 int n = 0;
3929 dt = FIRST_SPEC_TYPE;
3932 if (ds & dt)
3934 res *= (ds_t) get_dep_weak (ds, dt);
3935 n++;
3938 if (dt == LAST_SPEC_TYPE)
3939 break;
3940 dt <<= SPEC_TYPE_SHIFT;
3942 while (1);
3944 gcc_assert (n);
3945 while (--n)
3946 res /= MAX_DEP_WEAK;
3948 if (res < MIN_DEP_WEAK)
3949 res = MIN_DEP_WEAK;
3951 gcc_assert (res <= MAX_DEP_WEAK);
3953 return (dw_t) res;
3956 /* Return a dep status that contains all speculation types of DS. */
3957 ds_t
3958 ds_get_speculation_types (ds_t ds)
3960 if (ds & BEGIN_DATA)
3961 ds |= BEGIN_DATA;
3962 if (ds & BE_IN_DATA)
3963 ds |= BE_IN_DATA;
3964 if (ds & BEGIN_CONTROL)
3965 ds |= BEGIN_CONTROL;
3966 if (ds & BE_IN_CONTROL)
3967 ds |= BE_IN_CONTROL;
3969 return ds & SPECULATIVE;
3972 /* Return a dep status that contains maximal weakness for each speculation
3973 type present in DS. */
3974 ds_t
3975 ds_get_max_dep_weak (ds_t ds)
3977 if (ds & BEGIN_DATA)
3978 ds = set_dep_weak (ds, BEGIN_DATA, MAX_DEP_WEAK);
3979 if (ds & BE_IN_DATA)
3980 ds = set_dep_weak (ds, BE_IN_DATA, MAX_DEP_WEAK);
3981 if (ds & BEGIN_CONTROL)
3982 ds = set_dep_weak (ds, BEGIN_CONTROL, MAX_DEP_WEAK);
3983 if (ds & BE_IN_CONTROL)
3984 ds = set_dep_weak (ds, BE_IN_CONTROL, MAX_DEP_WEAK);
3986 return ds;
3989 /* Dump information about the dependence status S. */
3990 static void
3991 dump_ds (FILE *f, ds_t s)
3993 fprintf (f, "{");
3995 if (s & BEGIN_DATA)
3996 fprintf (f, "BEGIN_DATA: %d; ", get_dep_weak_1 (s, BEGIN_DATA));
3997 if (s & BE_IN_DATA)
3998 fprintf (f, "BE_IN_DATA: %d; ", get_dep_weak_1 (s, BE_IN_DATA));
3999 if (s & BEGIN_CONTROL)
4000 fprintf (f, "BEGIN_CONTROL: %d; ", get_dep_weak_1 (s, BEGIN_CONTROL));
4001 if (s & BE_IN_CONTROL)
4002 fprintf (f, "BE_IN_CONTROL: %d; ", get_dep_weak_1 (s, BE_IN_CONTROL));
4004 if (s & HARD_DEP)
4005 fprintf (f, "HARD_DEP; ");
4007 if (s & DEP_TRUE)
4008 fprintf (f, "DEP_TRUE; ");
4009 if (s & DEP_ANTI)
4010 fprintf (f, "DEP_ANTI; ");
4011 if (s & DEP_OUTPUT)
4012 fprintf (f, "DEP_OUTPUT; ");
4014 fprintf (f, "}");
4017 void
4018 debug_ds (ds_t s)
4020 dump_ds (stderr, s);
4021 fprintf (stderr, "\n");
4024 #ifdef ENABLE_CHECKING
4025 /* Verify that dependence type and status are consistent.
4026 If RELAXED_P is true, then skip dep_weakness checks. */
4027 static void
4028 check_dep (dep_t dep, bool relaxed_p)
4030 enum reg_note dt = DEP_TYPE (dep);
4031 ds_t ds = DEP_STATUS (dep);
4033 gcc_assert (DEP_PRO (dep) != DEP_CON (dep));
4035 if (!(current_sched_info->flags & USE_DEPS_LIST))
4037 gcc_assert (ds == -1);
4038 return;
4041 /* Check that dependence type contains the same bits as the status. */
4042 if (dt == REG_DEP_TRUE)
4043 gcc_assert (ds & DEP_TRUE);
4044 else if (dt == REG_DEP_OUTPUT)
4045 gcc_assert ((ds & DEP_OUTPUT)
4046 && !(ds & DEP_TRUE));
4047 else
4048 gcc_assert ((dt == REG_DEP_ANTI)
4049 && (ds & DEP_ANTI)
4050 && !(ds & (DEP_OUTPUT | DEP_TRUE)));
4052 /* HARD_DEP can not appear in dep_status of a link. */
4053 gcc_assert (!(ds & HARD_DEP));
4055 /* Check that dependence status is set correctly when speculation is not
4056 supported. */
4057 if (!sched_deps_info->generate_spec_deps)
4058 gcc_assert (!(ds & SPECULATIVE));
4059 else if (ds & SPECULATIVE)
4061 if (!relaxed_p)
4063 ds_t type = FIRST_SPEC_TYPE;
4065 /* Check that dependence weakness is in proper range. */
4068 if (ds & type)
4069 get_dep_weak (ds, type);
4071 if (type == LAST_SPEC_TYPE)
4072 break;
4073 type <<= SPEC_TYPE_SHIFT;
4075 while (1);
4078 if (ds & BEGIN_SPEC)
4080 /* Only true dependence can be data speculative. */
4081 if (ds & BEGIN_DATA)
4082 gcc_assert (ds & DEP_TRUE);
4084 /* Control dependencies in the insn scheduler are represented by
4085 anti-dependencies, therefore only anti dependence can be
4086 control speculative. */
4087 if (ds & BEGIN_CONTROL)
4088 gcc_assert (ds & DEP_ANTI);
4090 else
4092 /* Subsequent speculations should resolve true dependencies. */
4093 gcc_assert ((ds & DEP_TYPES) == DEP_TRUE);
4096 /* Check that true and anti dependencies can't have other speculative
4097 statuses. */
4098 if (ds & DEP_TRUE)
4099 gcc_assert (ds & (BEGIN_DATA | BE_IN_SPEC));
4100 /* An output dependence can't be speculative at all. */
4101 gcc_assert (!(ds & DEP_OUTPUT));
4102 if (ds & DEP_ANTI)
4103 gcc_assert (ds & BEGIN_CONTROL);
4106 #endif /* ENABLE_CHECKING */
4108 #endif /* INSN_SCHEDULING */