Fix cygwin performance loss on linpack.
[official-gcc.git] / gcc / ree.c
blobb8436f25995550f6edd97f0c8370c19586ab04ac
1 /* Redundant Extension Elimination pass for the GNU compiler.
2 Copyright (C) 2010-2015 Free Software Foundation, Inc.
3 Contributed by Ilya Enkovich (ilya.enkovich@intel.com)
5 Based on the Redundant Zero-extension elimination pass contributed by
6 Sriraman Tallam (tmsriram@google.com) and Silvius Rus (rus@google.com).
8 This file is part of GCC.
10 GCC is free software; you can redistribute it and/or modify it under
11 the terms of the GNU General Public License as published by the Free
12 Software Foundation; either version 3, or (at your option) any later
13 version.
15 GCC is distributed in the hope that it will be useful, but WITHOUT ANY
16 WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
18 for more details.
20 You should have received a copy of the GNU General Public License
21 along with GCC; see the file COPYING3. If not see
22 <http://www.gnu.org/licenses/>. */
25 /* Problem Description :
26 --------------------
27 This pass is intended to remove redundant extension instructions.
28 Such instructions appear for different reasons. We expect some of
29 them due to implicit zero-extension in 64-bit registers after writing
30 to their lower 32-bit half (e.g. for the x86-64 architecture).
31 Another possible reason is a type cast which follows a load (for
32 instance a register restore) and which can be combined into a single
33 instruction, and for which earlier local passes, e.g. the combiner,
34 weren't able to optimize.
36 How does this pass work ?
37 --------------------------
39 This pass is run after register allocation. Hence, all registers that
40 this pass deals with are hard registers. This pass first looks for an
41 extension instruction that could possibly be redundant. Such extension
42 instructions show up in RTL with the pattern :
43 (set (reg:<SWI248> x) (any_extend:<SWI248> (reg:<SWI124> x))),
44 where x can be any hard register.
45 Now, this pass tries to eliminate this instruction by merging the
46 extension with the definitions of register x. For instance, if
47 one of the definitions of register x was :
48 (set (reg:SI x) (plus:SI (reg:SI z1) (reg:SI z2))),
49 followed by extension :
50 (set (reg:DI x) (zero_extend:DI (reg:SI x)))
51 then the combination converts this into :
52 (set (reg:DI x) (zero_extend:DI (plus:SI (reg:SI z1) (reg:SI z2)))).
53 If all the merged definitions are recognizable assembly instructions,
54 the extension is effectively eliminated.
56 For example, for the x86-64 architecture, implicit zero-extensions
57 are captured with appropriate patterns in the i386.md file. Hence,
58 these merged definition can be matched to a single assembly instruction.
59 The original extension instruction is then deleted if all the
60 definitions can be merged.
62 However, there are cases where the definition instruction cannot be
63 merged with an extension. Examples are CALL instructions. In such
64 cases, the original extension is not redundant and this pass does
65 not delete it.
67 Handling conditional moves :
68 ----------------------------
70 Architectures like x86-64 support conditional moves whose semantics for
71 extension differ from the other instructions. For instance, the
72 instruction *cmov ebx, eax*
73 zero-extends eax onto rax only when the move from ebx to eax happens.
74 Otherwise, eax may not be zero-extended. Consider conditional moves as
75 RTL instructions of the form
76 (set (reg:SI x) (if_then_else (cond) (reg:SI y) (reg:SI z))).
77 This pass tries to merge an extension with a conditional move by
78 actually merging the definitions of y and z with an extension and then
79 converting the conditional move into :
80 (set (reg:DI x) (if_then_else (cond) (reg:DI y) (reg:DI z))).
81 Since registers y and z are extended, register x will also be extended
82 after the conditional move. Note that this step has to be done
83 transitively since the definition of a conditional copy can be
84 another conditional copy.
86 Motivating Example I :
87 ---------------------
88 For this program :
89 **********************************************
90 bad_code.c
92 int mask[1000];
94 int foo(unsigned x)
96 if (x < 10)
97 x = x * 45;
98 else
99 x = x * 78;
100 return mask[x];
102 **********************************************
104 $ gcc -O2 bad_code.c
105 ........
106 400315: b8 4e 00 00 00 mov $0x4e,%eax
107 40031a: 0f af f8 imul %eax,%edi
108 40031d: 89 ff mov %edi,%edi - useless extension
109 40031f: 8b 04 bd 60 19 40 00 mov 0x401960(,%rdi,4),%eax
110 400326: c3 retq
111 ......
112 400330: ba 2d 00 00 00 mov $0x2d,%edx
113 400335: 0f af fa imul %edx,%edi
114 400338: 89 ff mov %edi,%edi - useless extension
115 40033a: 8b 04 bd 60 19 40 00 mov 0x401960(,%rdi,4),%eax
116 400341: c3 retq
118 $ gcc -O2 -free bad_code.c
119 ......
120 400315: 6b ff 4e imul $0x4e,%edi,%edi
121 400318: 8b 04 bd 40 19 40 00 mov 0x401940(,%rdi,4),%eax
122 40031f: c3 retq
123 400320: 6b ff 2d imul $0x2d,%edi,%edi
124 400323: 8b 04 bd 40 19 40 00 mov 0x401940(,%rdi,4),%eax
125 40032a: c3 retq
127 Motivating Example II :
128 ---------------------
130 Here is an example with a conditional move.
132 For this program :
133 **********************************************
135 unsigned long long foo(unsigned x , unsigned y)
137 unsigned z;
138 if (x > 100)
139 z = x + y;
140 else
141 z = x - y;
142 return (unsigned long long)(z);
145 $ gcc -O2 bad_code.c
146 ............
147 400360: 8d 14 3e lea (%rsi,%rdi,1),%edx
148 400363: 89 f8 mov %edi,%eax
149 400365: 29 f0 sub %esi,%eax
150 400367: 83 ff 65 cmp $0x65,%edi
151 40036a: 0f 43 c2 cmovae %edx,%eax
152 40036d: 89 c0 mov %eax,%eax - useless extension
153 40036f: c3 retq
155 $ gcc -O2 -free bad_code.c
156 .............
157 400360: 89 fa mov %edi,%edx
158 400362: 8d 04 3e lea (%rsi,%rdi,1),%eax
159 400365: 29 f2 sub %esi,%edx
160 400367: 83 ff 65 cmp $0x65,%edi
161 40036a: 89 d6 mov %edx,%esi
162 40036c: 48 0f 42 c6 cmovb %rsi,%rax
163 400370: c3 retq
165 Motivating Example III :
166 ---------------------
168 Here is an example with a type cast.
170 For this program :
171 **********************************************
173 void test(int size, unsigned char *in, unsigned char *out)
175 int i;
176 unsigned char xr, xg, xy=0;
178 for (i = 0; i < size; i++) {
179 xr = *in++;
180 xg = *in++;
181 xy = (unsigned char) ((19595*xr + 38470*xg) >> 16);
182 *out++ = xy;
186 $ gcc -O2 bad_code.c
187 ............
188 10: 0f b6 0e movzbl (%rsi),%ecx
189 13: 0f b6 46 01 movzbl 0x1(%rsi),%eax
190 17: 48 83 c6 02 add $0x2,%rsi
191 1b: 0f b6 c9 movzbl %cl,%ecx - useless extension
192 1e: 0f b6 c0 movzbl %al,%eax - useless extension
193 21: 69 c9 8b 4c 00 00 imul $0x4c8b,%ecx,%ecx
194 27: 69 c0 46 96 00 00 imul $0x9646,%eax,%eax
196 $ gcc -O2 -free bad_code.c
197 .............
198 10: 0f b6 0e movzbl (%rsi),%ecx
199 13: 0f b6 46 01 movzbl 0x1(%rsi),%eax
200 17: 48 83 c6 02 add $0x2,%rsi
201 1b: 69 c9 8b 4c 00 00 imul $0x4c8b,%ecx,%ecx
202 21: 69 c0 46 96 00 00 imul $0x9646,%eax,%eax
204 Usefulness :
205 ----------
207 The original redundant zero-extension elimination pass reported reduction
208 of the dynamic instruction count of a compression benchmark by 2.8% and
209 improvement of its run time by about 1%.
211 The additional performance gain with the enhanced pass is mostly expected
212 on in-order architectures where redundancy cannot be compensated by out of
213 order execution. Measurements showed up to 10% performance gain (reduced
214 run time) on EEMBC 2.0 benchmarks on Atom processor with geomean performance
215 gain 1%. */
218 #include "config.h"
219 #include "system.h"
220 #include "coretypes.h"
221 #include "backend.h"
222 #include "target.h"
223 #include "rtl.h"
224 #include "tree.h"
225 #include "df.h"
226 #include "tm_p.h"
227 #include "optabs.h"
228 #include "emit-rtl.h"
229 #include "recog.h"
230 #include "cfgrtl.h"
231 #include "expr.h"
232 #include "tree-pass.h"
234 /* This structure represents a candidate for elimination. */
236 struct ext_cand
238 /* The expression. */
239 const_rtx expr;
241 /* The kind of extension. */
242 enum rtx_code code;
244 /* The destination mode. */
245 machine_mode mode;
247 /* The instruction where it lives. */
248 rtx_insn *insn;
252 static int max_insn_uid;
254 /* Update or remove REG_EQUAL or REG_EQUIV notes for INSN. */
256 static bool
257 update_reg_equal_equiv_notes (rtx_insn *insn, machine_mode new_mode,
258 machine_mode old_mode, enum rtx_code code)
260 rtx *loc = &REG_NOTES (insn);
261 while (*loc)
263 enum reg_note kind = REG_NOTE_KIND (*loc);
264 if (kind == REG_EQUAL || kind == REG_EQUIV)
266 rtx orig_src = XEXP (*loc, 0);
267 /* Update equivalency constants. Recall that RTL constants are
268 sign-extended. */
269 if (GET_CODE (orig_src) == CONST_INT
270 && HOST_BITS_PER_WIDE_INT >= GET_MODE_BITSIZE (new_mode))
272 if (INTVAL (orig_src) >= 0 || code == SIGN_EXTEND)
273 /* Nothing needed. */;
274 else
276 /* Zero-extend the negative constant by masking out the
277 bits outside the source mode. */
278 rtx new_const_int
279 = gen_int_mode (INTVAL (orig_src)
280 & GET_MODE_MASK (old_mode),
281 new_mode);
282 if (!validate_change (insn, &XEXP (*loc, 0),
283 new_const_int, true))
284 return false;
286 loc = &XEXP (*loc, 1);
288 /* Drop all other notes, they assume a wrong mode. */
289 else if (!validate_change (insn, loc, XEXP (*loc, 1), true))
290 return false;
292 else
293 loc = &XEXP (*loc, 1);
295 return true;
298 /* Given a insn (CURR_INSN), an extension candidate for removal (CAND)
299 and a pointer to the SET rtx (ORIG_SET) that needs to be modified,
300 this code modifies the SET rtx to a new SET rtx that extends the
301 right hand expression into a register on the left hand side. Note
302 that multiple assumptions are made about the nature of the set that
303 needs to be true for this to work and is called from merge_def_and_ext.
305 Original :
306 (set (reg a) (expression))
308 Transform :
309 (set (reg a) (any_extend (expression)))
311 Special Cases :
312 If the expression is a constant or another extension, then directly
313 assign it to the register. */
315 static bool
316 combine_set_extension (ext_cand *cand, rtx_insn *curr_insn, rtx *orig_set)
318 rtx orig_src = SET_SRC (*orig_set);
319 machine_mode orig_mode = GET_MODE (SET_DEST (*orig_set));
320 rtx new_set;
321 rtx cand_pat = PATTERN (cand->insn);
323 /* If the extension's source/destination registers are not the same
324 then we need to change the original load to reference the destination
325 of the extension. Then we need to emit a copy from that destination
326 to the original destination of the load. */
327 rtx new_reg;
328 bool copy_needed
329 = (REGNO (SET_DEST (cand_pat)) != REGNO (XEXP (SET_SRC (cand_pat), 0)));
330 if (copy_needed)
331 new_reg = gen_rtx_REG (cand->mode, REGNO (SET_DEST (cand_pat)));
332 else
333 new_reg = gen_rtx_REG (cand->mode, REGNO (SET_DEST (*orig_set)));
335 #if 0
336 /* Rethinking test. Temporarily disabled. */
337 /* We're going to be widening the result of DEF_INSN, ensure that doing so
338 doesn't change the number of hard registers needed for the result. */
339 if (HARD_REGNO_NREGS (REGNO (new_reg), cand->mode)
340 != HARD_REGNO_NREGS (REGNO (SET_DEST (*orig_set)),
341 GET_MODE (SET_DEST (*orig_set))))
342 return false;
343 #endif
345 /* Merge constants by directly moving the constant into the register under
346 some conditions. Recall that RTL constants are sign-extended. */
347 if (GET_CODE (orig_src) == CONST_INT
348 && HOST_BITS_PER_WIDE_INT >= GET_MODE_BITSIZE (cand->mode))
350 if (INTVAL (orig_src) >= 0 || cand->code == SIGN_EXTEND)
351 new_set = gen_rtx_SET (new_reg, orig_src);
352 else
354 /* Zero-extend the negative constant by masking out the bits outside
355 the source mode. */
356 rtx new_const_int
357 = gen_int_mode (INTVAL (orig_src) & GET_MODE_MASK (orig_mode),
358 GET_MODE (new_reg));
359 new_set = gen_rtx_SET (new_reg, new_const_int);
362 else if (GET_MODE (orig_src) == VOIDmode)
364 /* This is mostly due to a call insn that should not be optimized. */
365 return false;
367 else if (GET_CODE (orig_src) == cand->code)
369 /* Here is a sequence of two extensions. Try to merge them. */
370 rtx temp_extension
371 = gen_rtx_fmt_e (cand->code, cand->mode, XEXP (orig_src, 0));
372 rtx simplified_temp_extension = simplify_rtx (temp_extension);
373 if (simplified_temp_extension)
374 temp_extension = simplified_temp_extension;
375 new_set = gen_rtx_SET (new_reg, temp_extension);
377 else if (GET_CODE (orig_src) == IF_THEN_ELSE)
379 /* Only IF_THEN_ELSE of phi-type copies are combined. Otherwise,
380 in general, IF_THEN_ELSE should not be combined. */
381 return false;
383 else
385 /* This is the normal case. */
386 rtx temp_extension
387 = gen_rtx_fmt_e (cand->code, cand->mode, orig_src);
388 rtx simplified_temp_extension = simplify_rtx (temp_extension);
389 if (simplified_temp_extension)
390 temp_extension = simplified_temp_extension;
391 new_set = gen_rtx_SET (new_reg, temp_extension);
394 /* This change is a part of a group of changes. Hence,
395 validate_change will not try to commit the change. */
396 if (validate_change (curr_insn, orig_set, new_set, true)
397 && update_reg_equal_equiv_notes (curr_insn, cand->mode, orig_mode,
398 cand->code))
400 if (dump_file)
402 fprintf (dump_file,
403 "Tentatively merged extension with definition %s:\n",
404 (copy_needed) ? "(copy needed)" : "");
405 print_rtl_single (dump_file, curr_insn);
407 return true;
410 return false;
413 /* Treat if_then_else insns, where the operands of both branches
414 are registers, as copies. For instance,
415 Original :
416 (set (reg:SI a) (if_then_else (cond) (reg:SI b) (reg:SI c)))
417 Transformed :
418 (set (reg:DI a) (if_then_else (cond) (reg:DI b) (reg:DI c)))
419 DEF_INSN is the if_then_else insn. */
421 static bool
422 transform_ifelse (ext_cand *cand, rtx_insn *def_insn)
424 rtx set_insn = PATTERN (def_insn);
425 rtx srcreg, dstreg, srcreg2;
426 rtx map_srcreg, map_dstreg, map_srcreg2;
427 rtx ifexpr;
428 rtx cond;
429 rtx new_set;
431 gcc_assert (GET_CODE (set_insn) == SET);
433 cond = XEXP (SET_SRC (set_insn), 0);
434 dstreg = SET_DEST (set_insn);
435 srcreg = XEXP (SET_SRC (set_insn), 1);
436 srcreg2 = XEXP (SET_SRC (set_insn), 2);
437 /* If the conditional move already has the right or wider mode,
438 there is nothing to do. */
439 if (GET_MODE_SIZE (GET_MODE (dstreg)) >= GET_MODE_SIZE (cand->mode))
440 return true;
442 map_srcreg = gen_rtx_REG (cand->mode, REGNO (srcreg));
443 map_srcreg2 = gen_rtx_REG (cand->mode, REGNO (srcreg2));
444 map_dstreg = gen_rtx_REG (cand->mode, REGNO (dstreg));
445 ifexpr = gen_rtx_IF_THEN_ELSE (cand->mode, cond, map_srcreg, map_srcreg2);
446 new_set = gen_rtx_SET (map_dstreg, ifexpr);
448 if (validate_change (def_insn, &PATTERN (def_insn), new_set, true)
449 && update_reg_equal_equiv_notes (def_insn, cand->mode, GET_MODE (dstreg),
450 cand->code))
452 if (dump_file)
454 fprintf (dump_file,
455 "Mode of conditional move instruction extended:\n");
456 print_rtl_single (dump_file, def_insn);
458 return true;
461 return false;
464 /* Get all the reaching definitions of an instruction. The definitions are
465 desired for REG used in INSN. Return the definition list or NULL if a
466 definition is missing. If DEST is non-NULL, additionally push the INSN
467 of the definitions onto DEST. */
469 static struct df_link *
470 get_defs (rtx_insn *insn, rtx reg, vec<rtx_insn *> *dest)
472 df_ref use;
473 struct df_link *ref_chain, *ref_link;
475 FOR_EACH_INSN_USE (use, insn)
477 if (GET_CODE (DF_REF_REG (use)) == SUBREG)
478 return NULL;
479 if (REGNO (DF_REF_REG (use)) == REGNO (reg))
480 break;
483 gcc_assert (use != NULL);
485 ref_chain = DF_REF_CHAIN (use);
487 for (ref_link = ref_chain; ref_link; ref_link = ref_link->next)
489 /* Problem getting some definition for this instruction. */
490 if (ref_link->ref == NULL)
491 return NULL;
492 if (DF_REF_INSN_INFO (ref_link->ref) == NULL)
493 return NULL;
496 if (dest)
497 for (ref_link = ref_chain; ref_link; ref_link = ref_link->next)
498 dest->safe_push (DF_REF_INSN (ref_link->ref));
500 return ref_chain;
503 /* Return true if INSN is
504 (SET (reg REGNO (def_reg)) (if_then_else (cond) (REG x1) (REG x2)))
505 and store x1 and x2 in REG_1 and REG_2. */
507 static bool
508 is_cond_copy_insn (rtx_insn *insn, rtx *reg1, rtx *reg2)
510 rtx expr = single_set (insn);
512 if (expr != NULL_RTX
513 && GET_CODE (expr) == SET
514 && GET_CODE (SET_DEST (expr)) == REG
515 && GET_CODE (SET_SRC (expr)) == IF_THEN_ELSE
516 && GET_CODE (XEXP (SET_SRC (expr), 1)) == REG
517 && GET_CODE (XEXP (SET_SRC (expr), 2)) == REG)
519 *reg1 = XEXP (SET_SRC (expr), 1);
520 *reg2 = XEXP (SET_SRC (expr), 2);
521 return true;
524 return false;
527 enum ext_modified_kind
529 /* The insn hasn't been modified by ree pass yet. */
530 EXT_MODIFIED_NONE,
531 /* Changed into zero extension. */
532 EXT_MODIFIED_ZEXT,
533 /* Changed into sign extension. */
534 EXT_MODIFIED_SEXT
537 struct ATTRIBUTE_PACKED ext_modified
539 /* Mode from which ree has zero or sign extended the destination. */
540 ENUM_BITFIELD(machine_mode) mode : 8;
542 /* Kind of modification of the insn. */
543 ENUM_BITFIELD(ext_modified_kind) kind : 2;
545 unsigned int do_not_reextend : 1;
547 /* True if the insn is scheduled to be deleted. */
548 unsigned int deleted : 1;
551 /* Vectors used by combine_reaching_defs and its helpers. */
552 struct ext_state
554 /* In order to avoid constant alloc/free, we keep these
555 4 vectors live through the entire find_and_remove_re and just
556 truncate them each time. */
557 vec<rtx_insn *> defs_list;
558 vec<rtx_insn *> copies_list;
559 vec<rtx_insn *> modified_list;
560 vec<rtx_insn *> work_list;
562 /* For instructions that have been successfully modified, this is
563 the original mode from which the insn is extending and
564 kind of extension. */
565 struct ext_modified *modified;
568 /* Reaching Definitions of the extended register could be conditional copies
569 or regular definitions. This function separates the two types into two
570 lists, STATE->DEFS_LIST and STATE->COPIES_LIST. This is necessary because,
571 if a reaching definition is a conditional copy, merging the extension with
572 this definition is wrong. Conditional copies are merged by transitively
573 merging their definitions. The defs_list is populated with all the reaching
574 definitions of the extension instruction (EXTEND_INSN) which must be merged
575 with an extension. The copies_list contains all the conditional moves that
576 will later be extended into a wider mode conditional move if all the merges
577 are successful. The function returns false upon failure, true upon
578 success. */
580 static bool
581 make_defs_and_copies_lists (rtx_insn *extend_insn, const_rtx set_pat,
582 ext_state *state)
584 rtx src_reg = XEXP (SET_SRC (set_pat), 0);
585 bool *is_insn_visited;
586 bool ret = true;
588 state->work_list.truncate (0);
590 /* Initialize the work list. */
591 if (!get_defs (extend_insn, src_reg, &state->work_list))
592 gcc_unreachable ();
594 is_insn_visited = XCNEWVEC (bool, max_insn_uid);
596 /* Perform transitive closure for conditional copies. */
597 while (!state->work_list.is_empty ())
599 rtx_insn *def_insn = state->work_list.pop ();
600 rtx reg1, reg2;
602 gcc_assert (INSN_UID (def_insn) < max_insn_uid);
604 if (is_insn_visited[INSN_UID (def_insn)])
605 continue;
606 is_insn_visited[INSN_UID (def_insn)] = true;
608 if (is_cond_copy_insn (def_insn, &reg1, &reg2))
610 /* Push it onto the copy list first. */
611 state->copies_list.safe_push (def_insn);
613 /* Now perform the transitive closure. */
614 if (!get_defs (def_insn, reg1, &state->work_list)
615 || !get_defs (def_insn, reg2, &state->work_list))
617 ret = false;
618 break;
621 else
622 state->defs_list.safe_push (def_insn);
625 XDELETEVEC (is_insn_visited);
627 return ret;
630 /* If DEF_INSN has single SET expression, possibly buried inside
631 a PARALLEL, return the address of the SET expression, else
632 return NULL. This is similar to single_set, except that
633 single_set allows multiple SETs when all but one is dead. */
634 static rtx *
635 get_sub_rtx (rtx_insn *def_insn)
637 enum rtx_code code = GET_CODE (PATTERN (def_insn));
638 rtx *sub_rtx = NULL;
640 if (code == PARALLEL)
642 for (int i = 0; i < XVECLEN (PATTERN (def_insn), 0); i++)
644 rtx s_expr = XVECEXP (PATTERN (def_insn), 0, i);
645 if (GET_CODE (s_expr) != SET)
646 continue;
648 if (sub_rtx == NULL)
649 sub_rtx = &XVECEXP (PATTERN (def_insn), 0, i);
650 else
652 /* PARALLEL with multiple SETs. */
653 return NULL;
657 else if (code == SET)
658 sub_rtx = &PATTERN (def_insn);
659 else
661 /* It is not a PARALLEL or a SET, what could it be ? */
662 return NULL;
665 gcc_assert (sub_rtx != NULL);
666 return sub_rtx;
669 /* Merge the DEF_INSN with an extension. Calls combine_set_extension
670 on the SET pattern. */
672 static bool
673 merge_def_and_ext (ext_cand *cand, rtx_insn *def_insn, ext_state *state)
675 machine_mode ext_src_mode;
676 rtx *sub_rtx;
678 ext_src_mode = GET_MODE (XEXP (SET_SRC (cand->expr), 0));
679 sub_rtx = get_sub_rtx (def_insn);
681 if (sub_rtx == NULL)
682 return false;
684 if (REG_P (SET_DEST (*sub_rtx))
685 && (GET_MODE (SET_DEST (*sub_rtx)) == ext_src_mode
686 || ((state->modified[INSN_UID (def_insn)].kind
687 == (cand->code == ZERO_EXTEND
688 ? EXT_MODIFIED_ZEXT : EXT_MODIFIED_SEXT))
689 && state->modified[INSN_UID (def_insn)].mode
690 == ext_src_mode)))
692 if (GET_MODE_SIZE (GET_MODE (SET_DEST (*sub_rtx)))
693 >= GET_MODE_SIZE (cand->mode))
694 return true;
695 /* If def_insn is already scheduled to be deleted, don't attempt
696 to modify it. */
697 if (state->modified[INSN_UID (def_insn)].deleted)
698 return false;
699 if (combine_set_extension (cand, def_insn, sub_rtx))
701 if (state->modified[INSN_UID (def_insn)].kind == EXT_MODIFIED_NONE)
702 state->modified[INSN_UID (def_insn)].mode = ext_src_mode;
703 return true;
707 return false;
710 /* Given SRC, which should be one or more extensions of a REG, strip
711 away the extensions and return the REG. */
713 static inline rtx
714 get_extended_src_reg (rtx src)
716 while (GET_CODE (src) == SIGN_EXTEND || GET_CODE (src) == ZERO_EXTEND)
717 src = XEXP (src, 0);
718 gcc_assert (REG_P (src));
719 return src;
722 /* This function goes through all reaching defs of the source
723 of the candidate for elimination (CAND) and tries to combine
724 the extension with the definition instruction. The changes
725 are made as a group so that even if one definition cannot be
726 merged, all reaching definitions end up not being merged.
727 When a conditional copy is encountered, merging is attempted
728 transitively on its definitions. It returns true upon success
729 and false upon failure. */
731 static bool
732 combine_reaching_defs (ext_cand *cand, const_rtx set_pat, ext_state *state)
734 rtx_insn *def_insn;
735 bool merge_successful = true;
736 int i;
737 int defs_ix;
738 bool outcome;
740 state->defs_list.truncate (0);
741 state->copies_list.truncate (0);
743 outcome = make_defs_and_copies_lists (cand->insn, set_pat, state);
745 if (!outcome)
746 return false;
748 /* If the destination operand of the extension is a different
749 register than the source operand, then additional restrictions
750 are needed. Note we have to handle cases where we have nested
751 extensions in the source operand. */
752 bool copy_needed
753 = (REGNO (SET_DEST (PATTERN (cand->insn)))
754 != REGNO (get_extended_src_reg (SET_SRC (PATTERN (cand->insn)))));
755 if (copy_needed)
757 /* Considering transformation of
758 (set (reg1) (expression))
760 (set (reg2) (any_extend (reg1)))
762 into
764 (set (reg2) (any_extend (expression)))
765 (set (reg1) (reg2))
766 ... */
768 /* In theory we could handle more than one reaching def, it
769 just makes the code to update the insn stream more complex. */
770 if (state->defs_list.length () != 1)
771 return false;
773 /* We require the candidate not already be modified. It may,
774 for example have been changed from a (sign_extend (reg))
775 into (zero_extend (sign_extend (reg))).
777 Handling that case shouldn't be terribly difficult, but the code
778 here and the code to emit copies would need auditing. Until
779 we see a need, this is the safe thing to do. */
780 if (state->modified[INSN_UID (cand->insn)].kind != EXT_MODIFIED_NONE)
781 return false;
783 machine_mode dst_mode = GET_MODE (SET_DEST (PATTERN (cand->insn)));
784 rtx src_reg = get_extended_src_reg (SET_SRC (PATTERN (cand->insn)));
786 /* Ensure the number of hard registers of the copy match. */
787 if (HARD_REGNO_NREGS (REGNO (src_reg), dst_mode)
788 != HARD_REGNO_NREGS (REGNO (src_reg), GET_MODE (src_reg)))
789 return false;
791 /* There's only one reaching def. */
792 rtx_insn *def_insn = state->defs_list[0];
794 /* The defining statement must not have been modified either. */
795 if (state->modified[INSN_UID (def_insn)].kind != EXT_MODIFIED_NONE)
796 return false;
798 /* The defining statement and candidate insn must be in the same block.
799 This is merely to keep the test for safety and updating the insn
800 stream simple. Also ensure that within the block the candidate
801 follows the defining insn. */
802 basic_block bb = BLOCK_FOR_INSN (cand->insn);
803 if (bb != BLOCK_FOR_INSN (def_insn)
804 || DF_INSN_LUID (def_insn) > DF_INSN_LUID (cand->insn))
805 return false;
807 /* If there is an overlap between the destination of DEF_INSN and
808 CAND->insn, then this transformation is not safe. Note we have
809 to test in the widened mode. */
810 rtx *dest_sub_rtx = get_sub_rtx (def_insn);
811 if (dest_sub_rtx == NULL
812 || !REG_P (SET_DEST (*dest_sub_rtx)))
813 return false;
815 rtx tmp_reg = gen_rtx_REG (GET_MODE (SET_DEST (PATTERN (cand->insn))),
816 REGNO (SET_DEST (*dest_sub_rtx)));
817 if (reg_overlap_mentioned_p (tmp_reg, SET_DEST (PATTERN (cand->insn))))
818 return false;
820 /* The destination register of the extension insn must not be
821 used or set between the def_insn and cand->insn exclusive. */
822 if (reg_used_between_p (SET_DEST (PATTERN (cand->insn)),
823 def_insn, cand->insn)
824 || reg_set_between_p (SET_DEST (PATTERN (cand->insn)),
825 def_insn, cand->insn))
826 return false;
828 /* We must be able to copy between the two registers. Generate,
829 recognize and verify constraints of the copy. Also fail if this
830 generated more than one insn.
832 This generates garbage since we throw away the insn when we're
833 done, only to recreate it later if this test was successful.
835 Make sure to get the mode from the extension (cand->insn). This
836 is different than in the code to emit the copy as we have not
837 modified the defining insn yet. */
838 start_sequence ();
839 rtx pat = PATTERN (cand->insn);
840 rtx new_dst = gen_rtx_REG (GET_MODE (SET_DEST (pat)),
841 REGNO (get_extended_src_reg (SET_SRC (pat))));
842 rtx new_src = gen_rtx_REG (GET_MODE (SET_DEST (pat)),
843 REGNO (SET_DEST (pat)));
844 emit_move_insn (new_dst, new_src);
846 rtx_insn *insn = get_insns();
847 end_sequence ();
848 if (NEXT_INSN (insn))
849 return false;
850 if (recog_memoized (insn) == -1)
851 return false;
852 extract_insn (insn);
853 if (!constrain_operands (1, get_preferred_alternatives (insn, bb)))
854 return false;
858 /* If cand->insn has been already modified, update cand->mode to a wider
859 mode if possible, or punt. */
860 if (state->modified[INSN_UID (cand->insn)].kind != EXT_MODIFIED_NONE)
862 machine_mode mode;
863 rtx set;
865 if (state->modified[INSN_UID (cand->insn)].kind
866 != (cand->code == ZERO_EXTEND
867 ? EXT_MODIFIED_ZEXT : EXT_MODIFIED_SEXT)
868 || state->modified[INSN_UID (cand->insn)].mode != cand->mode
869 || (set = single_set (cand->insn)) == NULL_RTX)
870 return false;
871 mode = GET_MODE (SET_DEST (set));
872 gcc_assert (GET_MODE_SIZE (mode) >= GET_MODE_SIZE (cand->mode));
873 cand->mode = mode;
876 merge_successful = true;
878 /* Go through the defs vector and try to merge all the definitions
879 in this vector. */
880 state->modified_list.truncate (0);
881 FOR_EACH_VEC_ELT (state->defs_list, defs_ix, def_insn)
883 if (merge_def_and_ext (cand, def_insn, state))
884 state->modified_list.safe_push (def_insn);
885 else
887 merge_successful = false;
888 break;
892 /* Now go through the conditional copies vector and try to merge all
893 the copies in this vector. */
894 if (merge_successful)
896 FOR_EACH_VEC_ELT (state->copies_list, i, def_insn)
898 if (transform_ifelse (cand, def_insn))
899 state->modified_list.safe_push (def_insn);
900 else
902 merge_successful = false;
903 break;
908 if (merge_successful)
910 /* Commit the changes here if possible
911 FIXME: It's an all-or-nothing scenario. Even if only one definition
912 cannot be merged, we entirely give up. In the future, we should allow
913 extensions to be partially eliminated along those paths where the
914 definitions could be merged. */
915 if (apply_change_group ())
917 if (dump_file)
918 fprintf (dump_file, "All merges were successful.\n");
920 FOR_EACH_VEC_ELT (state->modified_list, i, def_insn)
922 ext_modified *modified = &state->modified[INSN_UID (def_insn)];
923 if (modified->kind == EXT_MODIFIED_NONE)
924 modified->kind = (cand->code == ZERO_EXTEND ? EXT_MODIFIED_ZEXT
925 : EXT_MODIFIED_SEXT);
927 if (copy_needed)
928 modified->do_not_reextend = 1;
930 return true;
932 else
934 /* Changes need not be cancelled explicitly as apply_change_group
935 does it. Print list of definitions in the dump_file for debug
936 purposes. This extension cannot be deleted. */
937 if (dump_file)
939 fprintf (dump_file,
940 "Merge cancelled, non-mergeable definitions:\n");
941 FOR_EACH_VEC_ELT (state->modified_list, i, def_insn)
942 print_rtl_single (dump_file, def_insn);
946 else
948 /* Cancel any changes that have been made so far. */
949 cancel_changes (0);
952 return false;
955 /* Add an extension pattern that could be eliminated. */
957 static void
958 add_removable_extension (const_rtx expr, rtx_insn *insn,
959 vec<ext_cand> *insn_list,
960 unsigned *def_map,
961 bitmap init_regs)
963 enum rtx_code code;
964 machine_mode mode;
965 unsigned int idx;
966 rtx src, dest;
968 /* We are looking for SET (REG N) (ANY_EXTEND (REG N)). */
969 if (GET_CODE (expr) != SET)
970 return;
972 src = SET_SRC (expr);
973 code = GET_CODE (src);
974 dest = SET_DEST (expr);
975 mode = GET_MODE (dest);
977 if (REG_P (dest)
978 && (code == SIGN_EXTEND || code == ZERO_EXTEND)
979 && REG_P (XEXP (src, 0)))
981 rtx reg = XEXP (src, 0);
982 struct df_link *defs, *def;
983 ext_cand *cand;
985 /* Zero-extension of an undefined value is partly defined (it's
986 completely undefined for sign-extension, though). So if there exists
987 a path from the entry to this zero-extension that leaves this register
988 uninitialized, removing the extension could change the behavior of
989 correct programs. So first, check it is not the case. */
990 if (code == ZERO_EXTEND && !bitmap_bit_p (init_regs, REGNO (reg)))
992 if (dump_file)
994 fprintf (dump_file, "Cannot eliminate extension:\n");
995 print_rtl_single (dump_file, insn);
996 fprintf (dump_file, " because it can operate on uninitialized"
997 " data\n");
999 return;
1002 /* Second, make sure we can get all the reaching definitions. */
1003 defs = get_defs (insn, reg, NULL);
1004 if (!defs)
1006 if (dump_file)
1008 fprintf (dump_file, "Cannot eliminate extension:\n");
1009 print_rtl_single (dump_file, insn);
1010 fprintf (dump_file, " because of missing definition(s)\n");
1012 return;
1015 /* Third, make sure the reaching definitions don't feed another and
1016 different extension. FIXME: this obviously can be improved. */
1017 for (def = defs; def; def = def->next)
1018 if ((idx = def_map[INSN_UID (DF_REF_INSN (def->ref))])
1019 && idx != -1U
1020 && (cand = &(*insn_list)[idx - 1])
1021 && cand->code != code)
1023 if (dump_file)
1025 fprintf (dump_file, "Cannot eliminate extension:\n");
1026 print_rtl_single (dump_file, insn);
1027 fprintf (dump_file, " because of other extension\n");
1029 return;
1031 /* For vector mode extensions, ensure that all uses of the
1032 XEXP (src, 0) register are the same extension (both code
1033 and to which mode), as unlike integral extensions lowpart
1034 subreg of the sign/zero extended register are not equal
1035 to the original register, so we have to change all uses or
1036 none. */
1037 else if (VECTOR_MODE_P (GET_MODE (XEXP (src, 0))))
1039 if (idx == 0)
1041 struct df_link *ref_chain, *ref_link;
1043 ref_chain = DF_REF_CHAIN (def->ref);
1044 for (ref_link = ref_chain; ref_link; ref_link = ref_link->next)
1046 if (ref_link->ref == NULL
1047 || DF_REF_INSN_INFO (ref_link->ref) == NULL)
1049 idx = -1U;
1050 break;
1052 rtx_insn *use_insn = DF_REF_INSN (ref_link->ref);
1053 const_rtx use_set;
1054 if (use_insn == insn || DEBUG_INSN_P (use_insn))
1055 continue;
1056 if (!(use_set = single_set (use_insn))
1057 || !REG_P (SET_DEST (use_set))
1058 || GET_MODE (SET_DEST (use_set)) != GET_MODE (dest)
1059 || GET_CODE (SET_SRC (use_set)) != code
1060 || !rtx_equal_p (XEXP (SET_SRC (use_set), 0),
1061 XEXP (src, 0)))
1063 idx = -1U;
1064 break;
1067 if (idx == -1U)
1068 def_map[INSN_UID (DF_REF_INSN (def->ref))] = idx;
1070 if (idx == -1U)
1072 if (dump_file)
1074 fprintf (dump_file, "Cannot eliminate extension:\n");
1075 print_rtl_single (dump_file, insn);
1076 fprintf (dump_file,
1077 " because some vector uses aren't extension\n");
1079 return;
1083 /* Then add the candidate to the list and insert the reaching definitions
1084 into the definition map. */
1085 ext_cand e = {expr, code, mode, insn};
1086 insn_list->safe_push (e);
1087 idx = insn_list->length ();
1089 for (def = defs; def; def = def->next)
1090 def_map[INSN_UID (DF_REF_INSN (def->ref))] = idx;
1094 /* Traverse the instruction stream looking for extensions and return the
1095 list of candidates. */
1097 static vec<ext_cand>
1098 find_removable_extensions (void)
1100 vec<ext_cand> insn_list = vNULL;
1101 basic_block bb;
1102 rtx_insn *insn;
1103 rtx set;
1104 unsigned *def_map = XCNEWVEC (unsigned, max_insn_uid);
1105 bitmap_head init, kill, gen, tmp;
1107 bitmap_initialize (&init, NULL);
1108 bitmap_initialize (&kill, NULL);
1109 bitmap_initialize (&gen, NULL);
1110 bitmap_initialize (&tmp, NULL);
1112 FOR_EACH_BB_FN (bb, cfun)
1114 bitmap_copy (&init, DF_MIR_IN (bb));
1115 bitmap_clear (&kill);
1116 bitmap_clear (&gen);
1118 FOR_BB_INSNS (bb, insn)
1120 if (NONDEBUG_INSN_P (insn))
1122 set = single_set (insn);
1123 if (set != NULL_RTX)
1124 add_removable_extension (set, insn, &insn_list, def_map,
1125 &init);
1126 df_mir_simulate_one_insn (bb, insn, &kill, &gen);
1127 bitmap_ior_and_compl (&tmp, &gen, &init, &kill);
1128 bitmap_copy (&init, &tmp);
1133 XDELETEVEC (def_map);
1135 return insn_list;
1138 /* This is the main function that checks the insn stream for redundant
1139 extensions and tries to remove them if possible. */
1141 static void
1142 find_and_remove_re (void)
1144 ext_cand *curr_cand;
1145 rtx_insn *curr_insn = NULL;
1146 int num_re_opportunities = 0, num_realized = 0, i;
1147 vec<ext_cand> reinsn_list;
1148 auto_vec<rtx_insn *> reinsn_del_list;
1149 auto_vec<rtx_insn *> reinsn_copy_list;
1150 ext_state state;
1152 /* Construct DU chain to get all reaching definitions of each
1153 extension instruction. */
1154 df_set_flags (DF_RD_PRUNE_DEAD_DEFS);
1155 df_chain_add_problem (DF_UD_CHAIN + DF_DU_CHAIN);
1156 df_mir_add_problem ();
1157 df_analyze ();
1158 df_set_flags (DF_DEFER_INSN_RESCAN);
1160 max_insn_uid = get_max_uid ();
1161 reinsn_list = find_removable_extensions ();
1162 state.defs_list.create (0);
1163 state.copies_list.create (0);
1164 state.modified_list.create (0);
1165 state.work_list.create (0);
1166 if (reinsn_list.is_empty ())
1167 state.modified = NULL;
1168 else
1169 state.modified = XCNEWVEC (struct ext_modified, max_insn_uid);
1171 FOR_EACH_VEC_ELT (reinsn_list, i, curr_cand)
1173 num_re_opportunities++;
1175 /* Try to combine the extension with the definition. */
1176 if (dump_file)
1178 fprintf (dump_file, "Trying to eliminate extension:\n");
1179 print_rtl_single (dump_file, curr_cand->insn);
1182 if (combine_reaching_defs (curr_cand, curr_cand->expr, &state))
1184 if (dump_file)
1185 fprintf (dump_file, "Eliminated the extension.\n");
1186 num_realized++;
1187 /* If the RHS of the current candidate is not (extend (reg)), then
1188 we do not allow the optimization of extensions where
1189 the source and destination registers do not match. Thus
1190 checking REG_P here is correct. */
1191 if (REG_P (XEXP (SET_SRC (PATTERN (curr_cand->insn)), 0))
1192 && (REGNO (SET_DEST (PATTERN (curr_cand->insn)))
1193 != REGNO (XEXP (SET_SRC (PATTERN (curr_cand->insn)), 0))))
1195 reinsn_copy_list.safe_push (curr_cand->insn);
1196 reinsn_copy_list.safe_push (state.defs_list[0]);
1198 reinsn_del_list.safe_push (curr_cand->insn);
1199 state.modified[INSN_UID (curr_cand->insn)].deleted = 1;
1203 /* The copy list contains pairs of insns which describe copies we
1204 need to insert into the INSN stream.
1206 The first insn in each pair is the extension insn, from which
1207 we derive the source and destination of the copy.
1209 The second insn in each pair is the memory reference where the
1210 extension will ultimately happen. We emit the new copy
1211 immediately after this insn.
1213 It may first appear that the arguments for the copy are reversed.
1214 Remember that the memory reference will be changed to refer to the
1215 destination of the extention. So we're actually emitting a copy
1216 from the new destination to the old destination. */
1217 for (unsigned int i = 0; i < reinsn_copy_list.length (); i += 2)
1219 rtx_insn *curr_insn = reinsn_copy_list[i];
1220 rtx_insn *def_insn = reinsn_copy_list[i + 1];
1222 /* Use the mode of the destination of the defining insn
1223 for the mode of the copy. This is necessary if the
1224 defining insn was used to eliminate a second extension
1225 that was wider than the first. */
1226 rtx sub_rtx = *get_sub_rtx (def_insn);
1227 rtx pat = PATTERN (curr_insn);
1228 rtx new_dst = gen_rtx_REG (GET_MODE (SET_DEST (sub_rtx)),
1229 REGNO (XEXP (SET_SRC (pat), 0)));
1230 rtx new_src = gen_rtx_REG (GET_MODE (SET_DEST (sub_rtx)),
1231 REGNO (SET_DEST (pat)));
1232 rtx set = gen_rtx_SET (new_dst, new_src);
1233 emit_insn_after (set, def_insn);
1236 /* Delete all useless extensions here in one sweep. */
1237 FOR_EACH_VEC_ELT (reinsn_del_list, i, curr_insn)
1238 delete_insn (curr_insn);
1240 reinsn_list.release ();
1241 state.defs_list.release ();
1242 state.copies_list.release ();
1243 state.modified_list.release ();
1244 state.work_list.release ();
1245 XDELETEVEC (state.modified);
1247 if (dump_file && num_re_opportunities > 0)
1248 fprintf (dump_file, "Elimination opportunities = %d realized = %d\n",
1249 num_re_opportunities, num_realized);
1252 /* Find and remove redundant extensions. */
1254 static unsigned int
1255 rest_of_handle_ree (void)
1257 timevar_push (TV_REE);
1258 find_and_remove_re ();
1259 timevar_pop (TV_REE);
1260 return 0;
1263 namespace {
1265 const pass_data pass_data_ree =
1267 RTL_PASS, /* type */
1268 "ree", /* name */
1269 OPTGROUP_NONE, /* optinfo_flags */
1270 TV_REE, /* tv_id */
1271 0, /* properties_required */
1272 0, /* properties_provided */
1273 0, /* properties_destroyed */
1274 0, /* todo_flags_start */
1275 TODO_df_finish, /* todo_flags_finish */
1278 class pass_ree : public rtl_opt_pass
1280 public:
1281 pass_ree (gcc::context *ctxt)
1282 : rtl_opt_pass (pass_data_ree, ctxt)
1285 /* opt_pass methods: */
1286 virtual bool gate (function *) { return (optimize > 0 && flag_ree); }
1287 virtual unsigned int execute (function *) { return rest_of_handle_ree (); }
1289 }; // class pass_ree
1291 } // anon namespace
1293 rtl_opt_pass *
1294 make_pass_ree (gcc::context *ctxt)
1296 return new pass_ree (ctxt);