1 /* Compute different info about registers.
2 Copyright (C) 1987-2015 Free Software Foundation, Inc.
4 This file is part of GCC.
6 GCC is free software; you can redistribute it and/or modify it under
7 the terms of the GNU General Public License as published by the Free
8 Software Foundation; either version 3, or (at your option) any later
11 GCC is distributed in the hope that it will be useful, but WITHOUT ANY
12 WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 You should have received a copy of the GNU General Public License
17 along with GCC; see the file COPYING3. If not see
18 <http://www.gnu.org/licenses/>. */
21 /* This file contains regscan pass of the compiler and passes for
22 dealing with info about modes of pseudo-registers inside
23 subregisters. It also defines some tables of information about the
24 hardware registers, function init_reg_sets to initialize the
25 tables, and other auxiliary functions to deal with info about
26 registers and their classes. */
30 #include "coretypes.h"
32 #include "hard-reg-set.h"
36 #include "double-int.h"
47 #include "statistics.h"
49 #include "fixed-value.h"
50 #include "insn-config.h"
61 #include "dominance.h"
63 #include "basic-block.h"
65 #include "addresses.h"
68 #include "diagnostic-core.h"
71 #include "tree-pass.h"
75 /* Maximum register number used in this function, plus one. */
79 /* Used to cache the results of simplifiable_subregs. SHAPE is the input
80 parameter and SIMPLIFIABLE_REGS is the result. */
81 struct simplifiable_subreg
83 simplifiable_subreg (const subreg_shape
&);
86 HARD_REG_SET simplifiable_regs
;
89 struct simplifiable_subregs_hasher
: typed_noop_remove
<simplifiable_subreg
>
91 typedef simplifiable_subreg value_type
;
92 typedef subreg_shape compare_type
;
94 static inline hashval_t
hash (const value_type
*);
95 static inline bool equal (const value_type
*, const compare_type
*);
98 struct target_hard_regs default_target_hard_regs
;
99 struct target_regs default_target_regs
;
100 #if SWITCHABLE_TARGET
101 struct target_hard_regs
*this_target_hard_regs
= &default_target_hard_regs
;
102 struct target_regs
*this_target_regs
= &default_target_regs
;
105 /* Data for initializing fixed_regs. */
106 static const char initial_fixed_regs
[] = FIXED_REGISTERS
;
108 /* Data for initializing call_used_regs. */
109 static const char initial_call_used_regs
[] = CALL_USED_REGISTERS
;
111 #ifdef CALL_REALLY_USED_REGISTERS
112 /* Data for initializing call_really_used_regs. */
113 static const char initial_call_really_used_regs
[] = CALL_REALLY_USED_REGISTERS
;
116 #ifdef CALL_REALLY_USED_REGISTERS
117 #define CALL_REALLY_USED_REGNO_P(X) call_really_used_regs[X]
119 #define CALL_REALLY_USED_REGNO_P(X) call_used_regs[X]
122 /* Indexed by hard register number, contains 1 for registers
123 that are being used for global register decls.
124 These must be exempt from ordinary flow analysis
125 and are also considered fixed. */
126 char global_regs
[FIRST_PSEUDO_REGISTER
];
128 /* Declaration for the global register. */
129 tree global_regs_decl
[FIRST_PSEUDO_REGISTER
];
131 /* Same information as REGS_INVALIDATED_BY_CALL but in regset form to be used
132 in dataflow more conveniently. */
133 regset regs_invalidated_by_call_regset
;
135 /* Same information as FIXED_REG_SET but in regset form. */
136 regset fixed_reg_set_regset
;
138 /* The bitmap_obstack is used to hold some static variables that
139 should not be reset after each function is compiled. */
140 static bitmap_obstack persistent_obstack
;
142 /* Used to initialize reg_alloc_order. */
143 #ifdef REG_ALLOC_ORDER
144 static int initial_reg_alloc_order
[FIRST_PSEUDO_REGISTER
] = REG_ALLOC_ORDER
;
147 /* The same information, but as an array of unsigned ints. We copy from
148 these unsigned ints to the table above. We do this so the tm.h files
149 do not have to be aware of the wordsize for machines with <= 64 regs.
150 Note that we hard-code 32 here, not HOST_BITS_PER_INT. */
152 ((FIRST_PSEUDO_REGISTER + (32 - 1)) / 32)
154 static const unsigned int_reg_class_contents
[N_REG_CLASSES
][N_REG_INTS
]
155 = REG_CLASS_CONTENTS
;
157 /* Array containing all of the register names. */
158 static const char *const initial_reg_names
[] = REGISTER_NAMES
;
160 /* Array containing all of the register class names. */
161 const char * reg_class_names
[] = REG_CLASS_NAMES
;
163 /* No more global register variables may be declared; true once
164 reginfo has been initialized. */
165 static int no_global_reg_vars
= 0;
167 /* Given a register bitmap, turn on the bits in a HARD_REG_SET that
168 correspond to the hard registers, if any, set in that map. This
169 could be done far more efficiently by having all sorts of special-cases
170 with moving single words, but probably isn't worth the trouble. */
172 reg_set_to_hard_reg_set (HARD_REG_SET
*to
, const_bitmap from
)
177 EXECUTE_IF_SET_IN_BITMAP (from
, 0, i
, bi
)
179 if (i
>= FIRST_PSEUDO_REGISTER
)
181 SET_HARD_REG_BIT (*to
, i
);
185 /* Function called only once per target_globals to initialize the
186 target_hard_regs structure. Once this is done, various switches
193 /* First copy the register information from the initial int form into
196 for (i
= 0; i
< N_REG_CLASSES
; i
++)
198 CLEAR_HARD_REG_SET (reg_class_contents
[i
]);
200 /* Note that we hard-code 32 here, not HOST_BITS_PER_INT. */
201 for (j
= 0; j
< FIRST_PSEUDO_REGISTER
; j
++)
202 if (int_reg_class_contents
[i
][j
/ 32]
203 & ((unsigned) 1 << (j
% 32)))
204 SET_HARD_REG_BIT (reg_class_contents
[i
], j
);
207 /* Sanity check: make sure the target macros FIXED_REGISTERS and
208 CALL_USED_REGISTERS had the right number of initializers. */
209 gcc_assert (sizeof fixed_regs
== sizeof initial_fixed_regs
);
210 gcc_assert (sizeof call_used_regs
== sizeof initial_call_used_regs
);
211 #ifdef CALL_REALLY_USED_REGISTERS
212 gcc_assert (sizeof call_really_used_regs
213 == sizeof initial_call_really_used_regs
);
215 #ifdef REG_ALLOC_ORDER
216 gcc_assert (sizeof reg_alloc_order
== sizeof initial_reg_alloc_order
);
218 gcc_assert (sizeof reg_names
== sizeof initial_reg_names
);
220 memcpy (fixed_regs
, initial_fixed_regs
, sizeof fixed_regs
);
221 memcpy (call_used_regs
, initial_call_used_regs
, sizeof call_used_regs
);
222 #ifdef CALL_REALLY_USED_REGISTERS
223 memcpy (call_really_used_regs
, initial_call_really_used_regs
,
224 sizeof call_really_used_regs
);
226 #ifdef REG_ALLOC_ORDER
227 memcpy (reg_alloc_order
, initial_reg_alloc_order
, sizeof reg_alloc_order
);
229 memcpy (reg_names
, initial_reg_names
, sizeof reg_names
);
231 SET_HARD_REG_SET (accessible_reg_set
);
232 SET_HARD_REG_SET (operand_reg_set
);
235 /* We need to save copies of some of the register information which
236 can be munged by command-line switches so we can restore it during
237 subsequent back-end reinitialization. */
238 static char saved_fixed_regs
[FIRST_PSEUDO_REGISTER
];
239 static char saved_call_used_regs
[FIRST_PSEUDO_REGISTER
];
240 #ifdef CALL_REALLY_USED_REGISTERS
241 static char saved_call_really_used_regs
[FIRST_PSEUDO_REGISTER
];
243 static const char *saved_reg_names
[FIRST_PSEUDO_REGISTER
];
244 static HARD_REG_SET saved_accessible_reg_set
;
245 static HARD_REG_SET saved_operand_reg_set
;
247 /* Save the register information. */
249 save_register_info (void)
251 /* Sanity check: make sure the target macros FIXED_REGISTERS and
252 CALL_USED_REGISTERS had the right number of initializers. */
253 gcc_assert (sizeof fixed_regs
== sizeof saved_fixed_regs
);
254 gcc_assert (sizeof call_used_regs
== sizeof saved_call_used_regs
);
255 memcpy (saved_fixed_regs
, fixed_regs
, sizeof fixed_regs
);
256 memcpy (saved_call_used_regs
, call_used_regs
, sizeof call_used_regs
);
258 /* Likewise for call_really_used_regs. */
259 #ifdef CALL_REALLY_USED_REGISTERS
260 gcc_assert (sizeof call_really_used_regs
261 == sizeof saved_call_really_used_regs
);
262 memcpy (saved_call_really_used_regs
, call_really_used_regs
,
263 sizeof call_really_used_regs
);
266 /* And similarly for reg_names. */
267 gcc_assert (sizeof reg_names
== sizeof saved_reg_names
);
268 memcpy (saved_reg_names
, reg_names
, sizeof reg_names
);
269 COPY_HARD_REG_SET (saved_accessible_reg_set
, accessible_reg_set
);
270 COPY_HARD_REG_SET (saved_operand_reg_set
, operand_reg_set
);
273 /* Restore the register information. */
275 restore_register_info (void)
277 memcpy (fixed_regs
, saved_fixed_regs
, sizeof fixed_regs
);
278 memcpy (call_used_regs
, saved_call_used_regs
, sizeof call_used_regs
);
280 #ifdef CALL_REALLY_USED_REGISTERS
281 memcpy (call_really_used_regs
, saved_call_really_used_regs
,
282 sizeof call_really_used_regs
);
285 memcpy (reg_names
, saved_reg_names
, sizeof reg_names
);
286 COPY_HARD_REG_SET (accessible_reg_set
, saved_accessible_reg_set
);
287 COPY_HARD_REG_SET (operand_reg_set
, saved_operand_reg_set
);
290 /* After switches have been processed, which perhaps alter
291 `fixed_regs' and `call_used_regs', convert them to HARD_REG_SETs. */
293 init_reg_sets_1 (void)
296 unsigned int /* machine_mode */ m
;
298 restore_register_info ();
300 #ifdef REG_ALLOC_ORDER
301 for (i
= 0; i
< FIRST_PSEUDO_REGISTER
; i
++)
302 inv_reg_alloc_order
[reg_alloc_order
[i
]] = i
;
305 /* Let the target tweak things if necessary. */
307 targetm
.conditional_register_usage ();
309 /* Compute number of hard regs in each class. */
311 memset (reg_class_size
, 0, sizeof reg_class_size
);
312 for (i
= 0; i
< N_REG_CLASSES
; i
++)
314 bool any_nonfixed
= false;
315 for (j
= 0; j
< FIRST_PSEUDO_REGISTER
; j
++)
316 if (TEST_HARD_REG_BIT (reg_class_contents
[i
], j
))
322 class_only_fixed_regs
[i
] = !any_nonfixed
;
325 /* Initialize the table of subunions.
326 reg_class_subunion[I][J] gets the largest-numbered reg-class
327 that is contained in the union of classes I and J. */
329 memset (reg_class_subunion
, 0, sizeof reg_class_subunion
);
330 for (i
= 0; i
< N_REG_CLASSES
; i
++)
332 for (j
= 0; j
< N_REG_CLASSES
; j
++)
337 COPY_HARD_REG_SET (c
, reg_class_contents
[i
]);
338 IOR_HARD_REG_SET (c
, reg_class_contents
[j
]);
339 for (k
= 0; k
< N_REG_CLASSES
; k
++)
340 if (hard_reg_set_subset_p (reg_class_contents
[k
], c
)
341 && !hard_reg_set_subset_p (reg_class_contents
[k
],
343 [(int) reg_class_subunion
[i
][j
]]))
344 reg_class_subunion
[i
][j
] = (enum reg_class
) k
;
348 /* Initialize the table of superunions.
349 reg_class_superunion[I][J] gets the smallest-numbered reg-class
350 containing the union of classes I and J. */
352 memset (reg_class_superunion
, 0, sizeof reg_class_superunion
);
353 for (i
= 0; i
< N_REG_CLASSES
; i
++)
355 for (j
= 0; j
< N_REG_CLASSES
; j
++)
360 COPY_HARD_REG_SET (c
, reg_class_contents
[i
]);
361 IOR_HARD_REG_SET (c
, reg_class_contents
[j
]);
362 for (k
= 0; k
< N_REG_CLASSES
; k
++)
363 if (hard_reg_set_subset_p (c
, reg_class_contents
[k
]))
366 reg_class_superunion
[i
][j
] = (enum reg_class
) k
;
370 /* Initialize the tables of subclasses and superclasses of each reg class.
371 First clear the whole table, then add the elements as they are found. */
373 for (i
= 0; i
< N_REG_CLASSES
; i
++)
375 for (j
= 0; j
< N_REG_CLASSES
; j
++)
376 reg_class_subclasses
[i
][j
] = LIM_REG_CLASSES
;
379 for (i
= 0; i
< N_REG_CLASSES
; i
++)
381 if (i
== (int) NO_REGS
)
384 for (j
= i
+ 1; j
< N_REG_CLASSES
; j
++)
385 if (hard_reg_set_subset_p (reg_class_contents
[i
],
386 reg_class_contents
[j
]))
388 /* Reg class I is a subclass of J.
389 Add J to the table of superclasses of I. */
392 /* Add I to the table of superclasses of J. */
393 p
= ®_class_subclasses
[j
][0];
394 while (*p
!= LIM_REG_CLASSES
) p
++;
395 *p
= (enum reg_class
) i
;
399 /* Initialize "constant" tables. */
401 CLEAR_HARD_REG_SET (fixed_reg_set
);
402 CLEAR_HARD_REG_SET (call_used_reg_set
);
403 CLEAR_HARD_REG_SET (call_fixed_reg_set
);
404 CLEAR_HARD_REG_SET (regs_invalidated_by_call
);
405 if (!regs_invalidated_by_call_regset
)
407 bitmap_obstack_initialize (&persistent_obstack
);
408 regs_invalidated_by_call_regset
= ALLOC_REG_SET (&persistent_obstack
);
411 CLEAR_REG_SET (regs_invalidated_by_call_regset
);
412 if (!fixed_reg_set_regset
)
413 fixed_reg_set_regset
= ALLOC_REG_SET (&persistent_obstack
);
415 CLEAR_REG_SET (fixed_reg_set_regset
);
417 AND_HARD_REG_SET (operand_reg_set
, accessible_reg_set
);
418 for (i
= 0; i
< FIRST_PSEUDO_REGISTER
; i
++)
420 /* As a special exception, registers whose class is NO_REGS are
421 not accepted by `register_operand'. The reason for this change
422 is to allow the representation of special architecture artifacts
423 (such as a condition code register) without extending the rtl
424 definitions. Since registers of class NO_REGS cannot be used
425 as registers in any case where register classes are examined,
426 it is better to apply this exception in a target-independent way. */
427 if (REGNO_REG_CLASS (i
) == NO_REGS
)
428 CLEAR_HARD_REG_BIT (operand_reg_set
, i
);
430 /* If a register is too limited to be treated as a register operand,
431 then it should never be allocated to a pseudo. */
432 if (!TEST_HARD_REG_BIT (operand_reg_set
, i
))
435 call_used_regs
[i
] = 1;
438 /* call_used_regs must include fixed_regs. */
439 gcc_assert (!fixed_regs
[i
] || call_used_regs
[i
]);
440 #ifdef CALL_REALLY_USED_REGISTERS
441 /* call_used_regs must include call_really_used_regs. */
442 gcc_assert (!call_really_used_regs
[i
] || call_used_regs
[i
]);
447 SET_HARD_REG_BIT (fixed_reg_set
, i
);
448 SET_REGNO_REG_SET (fixed_reg_set_regset
, i
);
451 if (call_used_regs
[i
])
452 SET_HARD_REG_BIT (call_used_reg_set
, i
);
454 /* There are a couple of fixed registers that we know are safe to
455 exclude from being clobbered by calls:
457 The frame pointer is always preserved across calls. The arg
458 pointer is if it is fixed. The stack pointer usually is,
459 unless TARGET_RETURN_POPS_ARGS, in which case an explicit
460 CLOBBER will be present. If we are generating PIC code, the
461 PIC offset table register is preserved across calls, though the
462 target can override that. */
464 if (i
== STACK_POINTER_REGNUM
)
466 else if (global_regs
[i
])
468 SET_HARD_REG_BIT (regs_invalidated_by_call
, i
);
469 SET_REGNO_REG_SET (regs_invalidated_by_call_regset
, i
);
471 else if (i
== FRAME_POINTER_REGNUM
)
473 #if !HARD_FRAME_POINTER_IS_FRAME_POINTER
474 else if (i
== HARD_FRAME_POINTER_REGNUM
)
477 #if ARG_POINTER_REGNUM != FRAME_POINTER_REGNUM
478 else if (i
== ARG_POINTER_REGNUM
&& fixed_regs
[i
])
481 else if (!PIC_OFFSET_TABLE_REG_CALL_CLOBBERED
482 && i
== (unsigned) PIC_OFFSET_TABLE_REGNUM
&& fixed_regs
[i
])
484 else if (CALL_REALLY_USED_REGNO_P (i
))
486 SET_HARD_REG_BIT (regs_invalidated_by_call
, i
);
487 SET_REGNO_REG_SET (regs_invalidated_by_call_regset
, i
);
491 COPY_HARD_REG_SET (call_fixed_reg_set
, fixed_reg_set
);
493 /* Preserve global registers if called more than once. */
494 for (i
= 0; i
< FIRST_PSEUDO_REGISTER
; i
++)
498 fixed_regs
[i
] = call_used_regs
[i
] = 1;
499 SET_HARD_REG_BIT (fixed_reg_set
, i
);
500 SET_HARD_REG_BIT (call_used_reg_set
, i
);
501 SET_HARD_REG_BIT (call_fixed_reg_set
, i
);
505 memset (have_regs_of_mode
, 0, sizeof (have_regs_of_mode
));
506 memset (contains_reg_of_mode
, 0, sizeof (contains_reg_of_mode
));
507 for (m
= 0; m
< (unsigned int) MAX_MACHINE_MODE
; m
++)
509 HARD_REG_SET ok_regs
;
510 CLEAR_HARD_REG_SET (ok_regs
);
511 for (j
= 0; j
< FIRST_PSEUDO_REGISTER
; j
++)
512 if (!fixed_regs
[j
] && HARD_REGNO_MODE_OK (j
, (machine_mode
) m
))
513 SET_HARD_REG_BIT (ok_regs
, j
);
515 for (i
= 0; i
< N_REG_CLASSES
; i
++)
516 if ((targetm
.class_max_nregs ((reg_class_t
) i
, (machine_mode
) m
)
517 <= reg_class_size
[i
])
518 && hard_reg_set_intersect_p (ok_regs
, reg_class_contents
[i
]))
520 contains_reg_of_mode
[i
][m
] = 1;
521 have_regs_of_mode
[m
] = 1;
526 /* Compute the table of register modes.
527 These values are used to record death information for individual registers
528 (as opposed to a multi-register mode).
529 This function might be invoked more than once, if the target has support
530 for changing register usage conventions on a per-function basis.
533 init_reg_modes_target (void)
537 for (i
= 0; i
< FIRST_PSEUDO_REGISTER
; i
++)
538 for (j
= 0; j
< MAX_MACHINE_MODE
; j
++)
539 hard_regno_nregs
[i
][j
] = HARD_REGNO_NREGS (i
, (machine_mode
)j
);
541 for (i
= 0; i
< FIRST_PSEUDO_REGISTER
; i
++)
543 reg_raw_mode
[i
] = choose_hard_reg_mode (i
, 1, false);
545 /* If we couldn't find a valid mode, just use the previous mode
546 if it is suitable, otherwise fall back on word_mode. */
547 if (reg_raw_mode
[i
] == VOIDmode
)
549 if (i
> 0 && hard_regno_nregs
[i
][reg_raw_mode
[i
- 1]] == 1)
550 reg_raw_mode
[i
] = reg_raw_mode
[i
- 1];
552 reg_raw_mode
[i
] = word_mode
;
557 /* Finish initializing the register sets and initialize the register modes.
558 This function might be invoked more than once, if the target has support
559 for changing register usage conventions on a per-function basis.
564 /* This finishes what was started by init_reg_sets, but couldn't be done
565 until after register usage was specified. */
569 /* The same as previous function plus initializing IRA. */
574 /* caller_save needs to be re-initialized. */
575 caller_save_initialized_p
= false;
576 if (this_target_rtl
->target_specific_initialized
)
583 /* Initialize some fake stack-frame MEM references for use in
584 memory_move_secondary_cost. */
586 init_fake_stack_mems (void)
590 for (i
= 0; i
< MAX_MACHINE_MODE
; i
++)
591 top_of_stack
[i
] = gen_rtx_MEM ((machine_mode
) i
, stack_pointer_rtx
);
595 /* Compute cost of moving data from a register of class FROM to one of
599 register_move_cost (machine_mode mode
, reg_class_t from
, reg_class_t to
)
601 return targetm
.register_move_cost (mode
, from
, to
);
604 /* Compute cost of moving registers to/from memory. */
607 memory_move_cost (machine_mode mode
, reg_class_t rclass
, bool in
)
609 return targetm
.memory_move_cost (mode
, rclass
, in
);
612 /* Compute extra cost of moving registers to/from memory due to reloads.
613 Only needed if secondary reloads are required for memory moves. */
615 memory_move_secondary_cost (machine_mode mode
, reg_class_t rclass
,
618 reg_class_t altclass
;
619 int partial_cost
= 0;
620 /* We need a memory reference to feed to SECONDARY... macros. */
621 /* mem may be unused even if the SECONDARY_ macros are defined. */
622 rtx mem ATTRIBUTE_UNUSED
= top_of_stack
[(int) mode
];
624 altclass
= secondary_reload_class (in
? 1 : 0, rclass
, mode
, mem
);
626 if (altclass
== NO_REGS
)
630 partial_cost
= register_move_cost (mode
, altclass
, rclass
);
632 partial_cost
= register_move_cost (mode
, rclass
, altclass
);
634 if (rclass
== altclass
)
635 /* This isn't simply a copy-to-temporary situation. Can't guess
636 what it is, so TARGET_MEMORY_MOVE_COST really ought not to be
637 calling here in that case.
639 I'm tempted to put in an assert here, but returning this will
640 probably only give poor estimates, which is what we would've
641 had before this code anyways. */
644 /* Check if the secondary reload register will also need a
646 return memory_move_secondary_cost (mode
, altclass
, in
) + partial_cost
;
649 /* Return a machine mode that is legitimate for hard reg REGNO and large
650 enough to save nregs. If we can't find one, return VOIDmode.
651 If CALL_SAVED is true, only consider modes that are call saved. */
653 choose_hard_reg_mode (unsigned int regno ATTRIBUTE_UNUSED
,
654 unsigned int nregs
, bool call_saved
)
656 unsigned int /* machine_mode */ m
;
657 machine_mode found_mode
= VOIDmode
, mode
;
659 /* We first look for the largest integer mode that can be validly
660 held in REGNO. If none, we look for the largest floating-point mode.
661 If we still didn't find a valid mode, try CCmode. */
663 for (mode
= GET_CLASS_NARROWEST_MODE (MODE_INT
);
665 mode
= GET_MODE_WIDER_MODE (mode
))
666 if ((unsigned) hard_regno_nregs
[regno
][mode
] == nregs
667 && HARD_REGNO_MODE_OK (regno
, mode
)
668 && (! call_saved
|| ! HARD_REGNO_CALL_PART_CLOBBERED (regno
, mode
))
669 && GET_MODE_SIZE (mode
) > GET_MODE_SIZE (found_mode
))
672 for (mode
= GET_CLASS_NARROWEST_MODE (MODE_FLOAT
);
674 mode
= GET_MODE_WIDER_MODE (mode
))
675 if ((unsigned) hard_regno_nregs
[regno
][mode
] == nregs
676 && HARD_REGNO_MODE_OK (regno
, mode
)
677 && (! call_saved
|| ! HARD_REGNO_CALL_PART_CLOBBERED (regno
, mode
))
678 && GET_MODE_SIZE (mode
) > GET_MODE_SIZE (found_mode
))
681 for (mode
= GET_CLASS_NARROWEST_MODE (MODE_VECTOR_FLOAT
);
683 mode
= GET_MODE_WIDER_MODE (mode
))
684 if ((unsigned) hard_regno_nregs
[regno
][mode
] == nregs
685 && HARD_REGNO_MODE_OK (regno
, mode
)
686 && (! call_saved
|| ! HARD_REGNO_CALL_PART_CLOBBERED (regno
, mode
))
687 && GET_MODE_SIZE (mode
) > GET_MODE_SIZE (found_mode
))
690 for (mode
= GET_CLASS_NARROWEST_MODE (MODE_VECTOR_INT
);
692 mode
= GET_MODE_WIDER_MODE (mode
))
693 if ((unsigned) hard_regno_nregs
[regno
][mode
] == nregs
694 && HARD_REGNO_MODE_OK (regno
, mode
)
695 && (! call_saved
|| ! HARD_REGNO_CALL_PART_CLOBBERED (regno
, mode
))
696 && GET_MODE_SIZE (mode
) > GET_MODE_SIZE (found_mode
))
699 if (found_mode
!= VOIDmode
)
702 /* Iterate over all of the CCmodes. */
703 for (m
= (unsigned int) CCmode
; m
< (unsigned int) NUM_MACHINE_MODES
; ++m
)
705 mode
= (machine_mode
) m
;
706 if ((unsigned) hard_regno_nregs
[regno
][mode
] == nregs
707 && HARD_REGNO_MODE_OK (regno
, mode
)
708 && (! call_saved
|| ! HARD_REGNO_CALL_PART_CLOBBERED (regno
, mode
)))
712 /* We can't find a mode valid for this register. */
716 /* Specify the usage characteristics of the register named NAME.
717 It should be a fixed register if FIXED and a
718 call-used register if CALL_USED. */
720 fix_register (const char *name
, int fixed
, int call_used
)
725 /* Decode the name and update the primary form of
726 the register info. */
728 if ((reg
= decode_reg_name_and_count (name
, &nregs
)) >= 0)
730 gcc_assert (nregs
>= 1);
731 for (i
= reg
; i
< reg
+ nregs
; i
++)
733 if ((i
== STACK_POINTER_REGNUM
734 #ifdef HARD_FRAME_POINTER_REGNUM
735 || i
== HARD_FRAME_POINTER_REGNUM
737 || i
== FRAME_POINTER_REGNUM
740 && (fixed
== 0 || call_used
== 0))
748 error ("can%'t use %qs as a call-saved register", name
);
752 error ("can%'t use %qs as a call-used register", name
);
764 error ("can%'t use %qs as a fixed register", name
);
779 fixed_regs
[i
] = fixed
;
780 call_used_regs
[i
] = call_used
;
781 #ifdef CALL_REALLY_USED_REGISTERS
783 call_really_used_regs
[i
] = call_used
;
790 warning (0, "unknown register name: %s", name
);
794 /* Mark register number I as global. */
796 globalize_reg (tree decl
, int i
)
798 location_t loc
= DECL_SOURCE_LOCATION (decl
);
801 if (IN_RANGE (i
, FIRST_STACK_REG
, LAST_STACK_REG
))
803 error ("stack register used for global register variable");
808 if (fixed_regs
[i
] == 0 && no_global_reg_vars
)
809 error_at (loc
, "global register variable follows a function definition");
814 "register of %qD used for multiple global register variables",
816 inform (DECL_SOURCE_LOCATION (global_regs_decl
[i
]),
817 "conflicts with %qD", global_regs_decl
[i
]);
821 if (call_used_regs
[i
] && ! fixed_regs
[i
])
822 warning_at (loc
, 0, "call-clobbered register used for global register variable");
825 global_regs_decl
[i
] = decl
;
827 /* If we're globalizing the frame pointer, we need to set the
828 appropriate regs_invalidated_by_call bit, even if it's already
829 set in fixed_regs. */
830 if (i
!= STACK_POINTER_REGNUM
)
832 SET_HARD_REG_BIT (regs_invalidated_by_call
, i
);
833 SET_REGNO_REG_SET (regs_invalidated_by_call_regset
, i
);
836 /* If already fixed, nothing else to do. */
840 fixed_regs
[i
] = call_used_regs
[i
] = 1;
841 #ifdef CALL_REALLY_USED_REGISTERS
842 call_really_used_regs
[i
] = 1;
845 SET_HARD_REG_BIT (fixed_reg_set
, i
);
846 SET_HARD_REG_BIT (call_used_reg_set
, i
);
847 SET_HARD_REG_BIT (call_fixed_reg_set
, i
);
853 /* Structure used to record preferences of given pseudo. */
856 /* (enum reg_class) prefclass is the preferred class. May be
857 NO_REGS if no class is better than memory. */
860 /* altclass is a register class that we should use for allocating
861 pseudo if no register in the preferred class is available.
862 If no register in this class is available, memory is preferred.
864 It might appear to be more general to have a bitmask of classes here,
865 but since it is recommended that there be a class corresponding to the
866 union of most major pair of classes, that generality is not required. */
869 /* allocnoclass is a register class that IRA uses for allocating
874 /* Record preferences of each pseudo. This is available after RA is
876 static struct reg_pref
*reg_pref
;
878 /* Current size of reg_info. */
879 static int reg_info_size
;
880 /* Max_reg_num still last resize_reg_info call. */
881 static int max_regno_since_last_resize
;
883 /* Return the reg_class in which pseudo reg number REGNO is best allocated.
884 This function is sometimes called before the info has been computed.
885 When that happens, just return GENERAL_REGS, which is innocuous. */
887 reg_preferred_class (int regno
)
892 gcc_assert (regno
< reg_info_size
);
893 return (enum reg_class
) reg_pref
[regno
].prefclass
;
897 reg_alternate_class (int regno
)
902 gcc_assert (regno
< reg_info_size
);
903 return (enum reg_class
) reg_pref
[regno
].altclass
;
906 /* Return the reg_class which is used by IRA for its allocation. */
908 reg_allocno_class (int regno
)
913 gcc_assert (regno
< reg_info_size
);
914 return (enum reg_class
) reg_pref
[regno
].allocnoclass
;
919 /* Allocate space for reg info and initilize it. */
921 allocate_reg_info (void)
925 max_regno_since_last_resize
= max_reg_num ();
926 reg_info_size
= max_regno_since_last_resize
* 3 / 2 + 1;
927 gcc_assert (! reg_pref
&& ! reg_renumber
);
928 reg_renumber
= XNEWVEC (short, reg_info_size
);
929 reg_pref
= XCNEWVEC (struct reg_pref
, reg_info_size
);
930 memset (reg_renumber
, -1, reg_info_size
* sizeof (short));
931 for (i
= 0; i
< reg_info_size
; i
++)
933 reg_pref
[i
].prefclass
= GENERAL_REGS
;
934 reg_pref
[i
].altclass
= ALL_REGS
;
935 reg_pref
[i
].allocnoclass
= GENERAL_REGS
;
940 /* Resize reg info. The new elements will be initialized. Return TRUE
941 if new pseudos were added since the last call. */
943 resize_reg_info (void)
948 if (reg_pref
== NULL
)
950 allocate_reg_info ();
953 change_p
= max_regno_since_last_resize
!= max_reg_num ();
954 max_regno_since_last_resize
= max_reg_num ();
955 if (reg_info_size
>= max_reg_num ())
958 reg_info_size
= max_reg_num () * 3 / 2 + 1;
959 gcc_assert (reg_pref
&& reg_renumber
);
960 reg_renumber
= XRESIZEVEC (short, reg_renumber
, reg_info_size
);
961 reg_pref
= XRESIZEVEC (struct reg_pref
, reg_pref
, reg_info_size
);
962 memset (reg_pref
+ old
, -1,
963 (reg_info_size
- old
) * sizeof (struct reg_pref
));
964 memset (reg_renumber
+ old
, -1, (reg_info_size
- old
) * sizeof (short));
965 for (i
= old
; i
< reg_info_size
; i
++)
967 reg_pref
[i
].prefclass
= GENERAL_REGS
;
968 reg_pref
[i
].altclass
= ALL_REGS
;
969 reg_pref
[i
].allocnoclass
= GENERAL_REGS
;
975 /* Free up the space allocated by allocate_reg_info. */
992 /* Initialize some global data for this pass. */
997 df_compute_regs_ever_live (true);
999 /* This prevents dump_reg_info from losing if called
1000 before reginfo is run. */
1002 reg_info_size
= max_regno_since_last_resize
= 0;
1003 /* No more global register variables may be declared. */
1004 no_global_reg_vars
= 1;
1010 const pass_data pass_data_reginfo_init
=
1012 RTL_PASS
, /* type */
1013 "reginfo", /* name */
1014 OPTGROUP_NONE
, /* optinfo_flags */
1015 TV_NONE
, /* tv_id */
1016 0, /* properties_required */
1017 0, /* properties_provided */
1018 0, /* properties_destroyed */
1019 0, /* todo_flags_start */
1020 0, /* todo_flags_finish */
1023 class pass_reginfo_init
: public rtl_opt_pass
1026 pass_reginfo_init (gcc::context
*ctxt
)
1027 : rtl_opt_pass (pass_data_reginfo_init
, ctxt
)
1030 /* opt_pass methods: */
1031 virtual unsigned int execute (function
*) { return reginfo_init (); }
1033 }; // class pass_reginfo_init
1038 make_pass_reginfo_init (gcc::context
*ctxt
)
1040 return new pass_reginfo_init (ctxt
);
1045 /* Set up preferred, alternate, and allocno classes for REGNO as
1046 PREFCLASS, ALTCLASS, and ALLOCNOCLASS. */
1048 setup_reg_classes (int regno
,
1049 enum reg_class prefclass
, enum reg_class altclass
,
1050 enum reg_class allocnoclass
)
1052 if (reg_pref
== NULL
)
1054 gcc_assert (reg_info_size
>= max_reg_num ());
1055 reg_pref
[regno
].prefclass
= prefclass
;
1056 reg_pref
[regno
].altclass
= altclass
;
1057 reg_pref
[regno
].allocnoclass
= allocnoclass
;
1061 /* This is the `regscan' pass of the compiler, run just before cse and
1062 again just before loop. It finds the first and last use of each
1065 static void reg_scan_mark_refs (rtx
, rtx_insn
*);
1068 reg_scan (rtx_insn
*f
, unsigned int nregs ATTRIBUTE_UNUSED
)
1072 timevar_push (TV_REG_SCAN
);
1074 for (insn
= f
; insn
; insn
= NEXT_INSN (insn
))
1077 reg_scan_mark_refs (PATTERN (insn
), insn
);
1078 if (REG_NOTES (insn
))
1079 reg_scan_mark_refs (REG_NOTES (insn
), insn
);
1082 timevar_pop (TV_REG_SCAN
);
1086 /* X is the expression to scan. INSN is the insn it appears in.
1087 NOTE_FLAG is nonzero if X is from INSN's notes rather than its body.
1088 We should only record information for REGs with numbers
1089 greater than or equal to MIN_REGNO. */
1091 reg_scan_mark_refs (rtx x
, rtx_insn
*insn
)
1099 code
= GET_CODE (x
);
1115 reg_scan_mark_refs (XEXP (x
, 0), insn
);
1117 reg_scan_mark_refs (XEXP (x
, 1), insn
);
1123 reg_scan_mark_refs (XEXP (x
, 1), insn
);
1127 if (MEM_P (XEXP (x
, 0)))
1128 reg_scan_mark_refs (XEXP (XEXP (x
, 0), 0), insn
);
1132 /* Count a set of the destination if it is a register. */
1133 for (dest
= SET_DEST (x
);
1134 GET_CODE (dest
) == SUBREG
|| GET_CODE (dest
) == STRICT_LOW_PART
1135 || GET_CODE (dest
) == ZERO_EXTRACT
;
1136 dest
= XEXP (dest
, 0))
1139 /* If this is setting a pseudo from another pseudo or the sum of a
1140 pseudo and a constant integer and the other pseudo is known to be
1141 a pointer, set the destination to be a pointer as well.
1143 Likewise if it is setting the destination from an address or from a
1144 value equivalent to an address or to the sum of an address and
1147 But don't do any of this if the pseudo corresponds to a user
1148 variable since it should have already been set as a pointer based
1151 if (REG_P (SET_DEST (x
))
1152 && REGNO (SET_DEST (x
)) >= FIRST_PSEUDO_REGISTER
1153 /* If the destination pseudo is set more than once, then other
1154 sets might not be to a pointer value (consider access to a
1155 union in two threads of control in the presence of global
1156 optimizations). So only set REG_POINTER on the destination
1157 pseudo if this is the only set of that pseudo. */
1158 && DF_REG_DEF_COUNT (REGNO (SET_DEST (x
))) == 1
1159 && ! REG_USERVAR_P (SET_DEST (x
))
1160 && ! REG_POINTER (SET_DEST (x
))
1161 && ((REG_P (SET_SRC (x
))
1162 && REG_POINTER (SET_SRC (x
)))
1163 || ((GET_CODE (SET_SRC (x
)) == PLUS
1164 || GET_CODE (SET_SRC (x
)) == LO_SUM
)
1165 && CONST_INT_P (XEXP (SET_SRC (x
), 1))
1166 && REG_P (XEXP (SET_SRC (x
), 0))
1167 && REG_POINTER (XEXP (SET_SRC (x
), 0)))
1168 || GET_CODE (SET_SRC (x
)) == CONST
1169 || GET_CODE (SET_SRC (x
)) == SYMBOL_REF
1170 || GET_CODE (SET_SRC (x
)) == LABEL_REF
1171 || (GET_CODE (SET_SRC (x
)) == HIGH
1172 && (GET_CODE (XEXP (SET_SRC (x
), 0)) == CONST
1173 || GET_CODE (XEXP (SET_SRC (x
), 0)) == SYMBOL_REF
1174 || GET_CODE (XEXP (SET_SRC (x
), 0)) == LABEL_REF
))
1175 || ((GET_CODE (SET_SRC (x
)) == PLUS
1176 || GET_CODE (SET_SRC (x
)) == LO_SUM
)
1177 && (GET_CODE (XEXP (SET_SRC (x
), 1)) == CONST
1178 || GET_CODE (XEXP (SET_SRC (x
), 1)) == SYMBOL_REF
1179 || GET_CODE (XEXP (SET_SRC (x
), 1)) == LABEL_REF
))
1180 || ((note
= find_reg_note (insn
, REG_EQUAL
, 0)) != 0
1181 && (GET_CODE (XEXP (note
, 0)) == CONST
1182 || GET_CODE (XEXP (note
, 0)) == SYMBOL_REF
1183 || GET_CODE (XEXP (note
, 0)) == LABEL_REF
))))
1184 REG_POINTER (SET_DEST (x
)) = 1;
1186 /* If this is setting a register from a register or from a simple
1187 conversion of a register, propagate REG_EXPR. */
1188 if (REG_P (dest
) && !REG_ATTRS (dest
))
1189 set_reg_attrs_from_value (dest
, SET_SRC (x
));
1191 /* ... fall through ... */
1195 const char *fmt
= GET_RTX_FORMAT (code
);
1197 for (i
= GET_RTX_LENGTH (code
) - 1; i
>= 0; i
--)
1200 reg_scan_mark_refs (XEXP (x
, i
), insn
);
1201 else if (fmt
[i
] == 'E' && XVEC (x
, i
) != 0)
1204 for (j
= XVECLEN (x
, i
) - 1; j
>= 0; j
--)
1205 reg_scan_mark_refs (XVECEXP (x
, i
, j
), insn
);
1213 /* Return nonzero if C1 is a subset of C2, i.e., if every register in C1
1216 reg_class_subset_p (reg_class_t c1
, reg_class_t c2
)
1220 || hard_reg_set_subset_p (reg_class_contents
[(int) c1
],
1221 reg_class_contents
[(int) c2
]));
1224 /* Return nonzero if there is a register that is in both C1 and C2. */
1226 reg_classes_intersect_p (reg_class_t c1
, reg_class_t c2
)
1231 || hard_reg_set_intersect_p (reg_class_contents
[(int) c1
],
1232 reg_class_contents
[(int) c2
]));
1237 simplifiable_subregs_hasher::hash (const value_type
*value
)
1239 return value
->shape
.unique_id ();
1243 simplifiable_subregs_hasher::equal (const value_type
*value
,
1244 const compare_type
*compare
)
1246 return value
->shape
== *compare
;
1249 inline simplifiable_subreg::simplifiable_subreg (const subreg_shape
&shape_in
)
1252 CLEAR_HARD_REG_SET (simplifiable_regs
);
1255 /* Return the set of hard registers that are able to form the subreg
1256 described by SHAPE. */
1258 const HARD_REG_SET
&
1259 simplifiable_subregs (const subreg_shape
&shape
)
1261 if (!this_target_hard_regs
->x_simplifiable_subregs
)
1262 this_target_hard_regs
->x_simplifiable_subregs
1263 = new hash_table
<simplifiable_subregs_hasher
> (30);
1264 simplifiable_subreg
**slot
1265 = (this_target_hard_regs
->x_simplifiable_subregs
1266 ->find_slot_with_hash (&shape
, shape
.unique_id (), INSERT
));
1270 simplifiable_subreg
*info
= new simplifiable_subreg (shape
);
1271 for (unsigned int i
= 0; i
< FIRST_PSEUDO_REGISTER
; ++i
)
1272 if (HARD_REGNO_MODE_OK (i
, shape
.inner_mode
)
1273 && simplify_subreg_regno (i
, shape
.inner_mode
, shape
.offset
,
1274 shape
.outer_mode
) >= 0)
1275 SET_HARD_REG_BIT (info
->simplifiable_regs
, i
);
1278 return (*slot
)->simplifiable_regs
;
1281 /* Passes for keeping and updating info about modes of registers
1282 inside subregisters. */
1284 static HARD_REG_SET
**valid_mode_changes
;
1285 static obstack valid_mode_changes_obstack
;
1288 record_subregs_of_mode (rtx subreg
)
1292 if (!REG_P (SUBREG_REG (subreg
)))
1295 regno
= REGNO (SUBREG_REG (subreg
));
1296 if (regno
< FIRST_PSEUDO_REGISTER
)
1299 if (valid_mode_changes
[regno
])
1300 AND_HARD_REG_SET (*valid_mode_changes
[regno
],
1301 simplifiable_subregs (shape_of_subreg (subreg
)));
1304 valid_mode_changes
[regno
]
1305 = XOBNEW (&valid_mode_changes_obstack
, HARD_REG_SET
);
1306 COPY_HARD_REG_SET (*valid_mode_changes
[regno
],
1307 simplifiable_subregs (shape_of_subreg (subreg
)));
1311 /* Call record_subregs_of_mode for all the subregs in X. */
1313 find_subregs_of_mode (rtx x
)
1315 enum rtx_code code
= GET_CODE (x
);
1316 const char * const fmt
= GET_RTX_FORMAT (code
);
1320 record_subregs_of_mode (x
);
1322 /* Time for some deep diving. */
1323 for (i
= GET_RTX_LENGTH (code
) - 1; i
>= 0; i
--)
1326 find_subregs_of_mode (XEXP (x
, i
));
1327 else if (fmt
[i
] == 'E')
1330 for (j
= XVECLEN (x
, i
) - 1; j
>= 0; j
--)
1331 find_subregs_of_mode (XVECEXP (x
, i
, j
));
1337 init_subregs_of_mode (void)
1342 gcc_obstack_init (&valid_mode_changes_obstack
);
1343 valid_mode_changes
= XCNEWVEC (HARD_REG_SET
*, max_reg_num ());
1345 FOR_EACH_BB_FN (bb
, cfun
)
1346 FOR_BB_INSNS (bb
, insn
)
1347 if (NONDEBUG_INSN_P (insn
))
1348 find_subregs_of_mode (PATTERN (insn
));
1351 const HARD_REG_SET
*
1352 valid_mode_changes_for_regno (unsigned int regno
)
1354 return valid_mode_changes
[regno
];
1358 finish_subregs_of_mode (void)
1360 XDELETEVEC (valid_mode_changes
);
1361 obstack_free (&valid_mode_changes_obstack
, NULL
);
1364 /* Free all data attached to the structure. This isn't a destructor because
1365 we don't want to run on exit. */
1368 target_hard_regs::finalize ()
1370 delete x_simplifiable_subregs
;