2015-06-11 Paul Thomas <pault@gcc.gnu.org>
[official-gcc.git] / gcc / ree.c
blob8c1d4bbb8716f2cb59b3ba174dbc152a37dc3d34
1 /* Redundant Extension Elimination pass for the GNU compiler.
2 Copyright (C) 2010-2015 Free Software Foundation, Inc.
3 Contributed by Ilya Enkovich (ilya.enkovich@intel.com)
5 Based on the Redundant Zero-extension elimination pass contributed by
6 Sriraman Tallam (tmsriram@google.com) and Silvius Rus (rus@google.com).
8 This file is part of GCC.
10 GCC is free software; you can redistribute it and/or modify it under
11 the terms of the GNU General Public License as published by the Free
12 Software Foundation; either version 3, or (at your option) any later
13 version.
15 GCC is distributed in the hope that it will be useful, but WITHOUT ANY
16 WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
18 for more details.
20 You should have received a copy of the GNU General Public License
21 along with GCC; see the file COPYING3. If not see
22 <http://www.gnu.org/licenses/>. */
25 /* Problem Description :
26 --------------------
27 This pass is intended to remove redundant extension instructions.
28 Such instructions appear for different reasons. We expect some of
29 them due to implicit zero-extension in 64-bit registers after writing
30 to their lower 32-bit half (e.g. for the x86-64 architecture).
31 Another possible reason is a type cast which follows a load (for
32 instance a register restore) and which can be combined into a single
33 instruction, and for which earlier local passes, e.g. the combiner,
34 weren't able to optimize.
36 How does this pass work ?
37 --------------------------
39 This pass is run after register allocation. Hence, all registers that
40 this pass deals with are hard registers. This pass first looks for an
41 extension instruction that could possibly be redundant. Such extension
42 instructions show up in RTL with the pattern :
43 (set (reg:<SWI248> x) (any_extend:<SWI248> (reg:<SWI124> x))),
44 where x can be any hard register.
45 Now, this pass tries to eliminate this instruction by merging the
46 extension with the definitions of register x. For instance, if
47 one of the definitions of register x was :
48 (set (reg:SI x) (plus:SI (reg:SI z1) (reg:SI z2))),
49 followed by extension :
50 (set (reg:DI x) (zero_extend:DI (reg:SI x)))
51 then the combination converts this into :
52 (set (reg:DI x) (zero_extend:DI (plus:SI (reg:SI z1) (reg:SI z2)))).
53 If all the merged definitions are recognizable assembly instructions,
54 the extension is effectively eliminated.
56 For example, for the x86-64 architecture, implicit zero-extensions
57 are captured with appropriate patterns in the i386.md file. Hence,
58 these merged definition can be matched to a single assembly instruction.
59 The original extension instruction is then deleted if all the
60 definitions can be merged.
62 However, there are cases where the definition instruction cannot be
63 merged with an extension. Examples are CALL instructions. In such
64 cases, the original extension is not redundant and this pass does
65 not delete it.
67 Handling conditional moves :
68 ----------------------------
70 Architectures like x86-64 support conditional moves whose semantics for
71 extension differ from the other instructions. For instance, the
72 instruction *cmov ebx, eax*
73 zero-extends eax onto rax only when the move from ebx to eax happens.
74 Otherwise, eax may not be zero-extended. Consider conditional moves as
75 RTL instructions of the form
76 (set (reg:SI x) (if_then_else (cond) (reg:SI y) (reg:SI z))).
77 This pass tries to merge an extension with a conditional move by
78 actually merging the definitions of y and z with an extension and then
79 converting the conditional move into :
80 (set (reg:DI x) (if_then_else (cond) (reg:DI y) (reg:DI z))).
81 Since registers y and z are extended, register x will also be extended
82 after the conditional move. Note that this step has to be done
83 transitively since the definition of a conditional copy can be
84 another conditional copy.
86 Motivating Example I :
87 ---------------------
88 For this program :
89 **********************************************
90 bad_code.c
92 int mask[1000];
94 int foo(unsigned x)
96 if (x < 10)
97 x = x * 45;
98 else
99 x = x * 78;
100 return mask[x];
102 **********************************************
104 $ gcc -O2 bad_code.c
105 ........
106 400315: b8 4e 00 00 00 mov $0x4e,%eax
107 40031a: 0f af f8 imul %eax,%edi
108 40031d: 89 ff mov %edi,%edi - useless extension
109 40031f: 8b 04 bd 60 19 40 00 mov 0x401960(,%rdi,4),%eax
110 400326: c3 retq
111 ......
112 400330: ba 2d 00 00 00 mov $0x2d,%edx
113 400335: 0f af fa imul %edx,%edi
114 400338: 89 ff mov %edi,%edi - useless extension
115 40033a: 8b 04 bd 60 19 40 00 mov 0x401960(,%rdi,4),%eax
116 400341: c3 retq
118 $ gcc -O2 -free bad_code.c
119 ......
120 400315: 6b ff 4e imul $0x4e,%edi,%edi
121 400318: 8b 04 bd 40 19 40 00 mov 0x401940(,%rdi,4),%eax
122 40031f: c3 retq
123 400320: 6b ff 2d imul $0x2d,%edi,%edi
124 400323: 8b 04 bd 40 19 40 00 mov 0x401940(,%rdi,4),%eax
125 40032a: c3 retq
127 Motivating Example II :
128 ---------------------
130 Here is an example with a conditional move.
132 For this program :
133 **********************************************
135 unsigned long long foo(unsigned x , unsigned y)
137 unsigned z;
138 if (x > 100)
139 z = x + y;
140 else
141 z = x - y;
142 return (unsigned long long)(z);
145 $ gcc -O2 bad_code.c
146 ............
147 400360: 8d 14 3e lea (%rsi,%rdi,1),%edx
148 400363: 89 f8 mov %edi,%eax
149 400365: 29 f0 sub %esi,%eax
150 400367: 83 ff 65 cmp $0x65,%edi
151 40036a: 0f 43 c2 cmovae %edx,%eax
152 40036d: 89 c0 mov %eax,%eax - useless extension
153 40036f: c3 retq
155 $ gcc -O2 -free bad_code.c
156 .............
157 400360: 89 fa mov %edi,%edx
158 400362: 8d 04 3e lea (%rsi,%rdi,1),%eax
159 400365: 29 f2 sub %esi,%edx
160 400367: 83 ff 65 cmp $0x65,%edi
161 40036a: 89 d6 mov %edx,%esi
162 40036c: 48 0f 42 c6 cmovb %rsi,%rax
163 400370: c3 retq
165 Motivating Example III :
166 ---------------------
168 Here is an example with a type cast.
170 For this program :
171 **********************************************
173 void test(int size, unsigned char *in, unsigned char *out)
175 int i;
176 unsigned char xr, xg, xy=0;
178 for (i = 0; i < size; i++) {
179 xr = *in++;
180 xg = *in++;
181 xy = (unsigned char) ((19595*xr + 38470*xg) >> 16);
182 *out++ = xy;
186 $ gcc -O2 bad_code.c
187 ............
188 10: 0f b6 0e movzbl (%rsi),%ecx
189 13: 0f b6 46 01 movzbl 0x1(%rsi),%eax
190 17: 48 83 c6 02 add $0x2,%rsi
191 1b: 0f b6 c9 movzbl %cl,%ecx - useless extension
192 1e: 0f b6 c0 movzbl %al,%eax - useless extension
193 21: 69 c9 8b 4c 00 00 imul $0x4c8b,%ecx,%ecx
194 27: 69 c0 46 96 00 00 imul $0x9646,%eax,%eax
196 $ gcc -O2 -free bad_code.c
197 .............
198 10: 0f b6 0e movzbl (%rsi),%ecx
199 13: 0f b6 46 01 movzbl 0x1(%rsi),%eax
200 17: 48 83 c6 02 add $0x2,%rsi
201 1b: 69 c9 8b 4c 00 00 imul $0x4c8b,%ecx,%ecx
202 21: 69 c0 46 96 00 00 imul $0x9646,%eax,%eax
204 Usefulness :
205 ----------
207 The original redundant zero-extension elimination pass reported reduction
208 of the dynamic instruction count of a compression benchmark by 2.8% and
209 improvement of its run time by about 1%.
211 The additional performance gain with the enhanced pass is mostly expected
212 on in-order architectures where redundancy cannot be compensated by out of
213 order execution. Measurements showed up to 10% performance gain (reduced
214 run time) on EEMBC 2.0 benchmarks on Atom processor with geomean performance
215 gain 1%. */
218 #include "config.h"
219 #include "system.h"
220 #include "coretypes.h"
221 #include "tm.h"
222 #include "rtl.h"
223 #include "input.h"
224 #include "alias.h"
225 #include "symtab.h"
226 #include "tree.h"
227 #include "tm_p.h"
228 #include "flags.h"
229 #include "regs.h"
230 #include "hard-reg-set.h"
231 #include "predict.h"
232 #include "function.h"
233 #include "dominance.h"
234 #include "cfg.h"
235 #include "cfgrtl.h"
236 #include "basic-block.h"
237 #include "insn-config.h"
238 #include "expmed.h"
239 #include "dojump.h"
240 #include "explow.h"
241 #include "calls.h"
242 #include "emit-rtl.h"
243 #include "varasm.h"
244 #include "stmt.h"
245 #include "expr.h"
246 #include "insn-attr.h"
247 #include "recog.h"
248 #include "diagnostic-core.h"
249 #include "target.h"
250 #include "insn-codes.h"
251 #include "optabs.h"
252 #include "rtlhooks-def.h"
253 #include "params.h"
254 #include "tree-pass.h"
255 #include "df.h"
256 #include "is-a.h"
257 #include "plugin-api.h"
258 #include "ipa-ref.h"
259 #include "cgraph.h"
261 /* This structure represents a candidate for elimination. */
263 typedef struct ext_cand
265 /* The expression. */
266 const_rtx expr;
268 /* The kind of extension. */
269 enum rtx_code code;
271 /* The destination mode. */
272 machine_mode mode;
274 /* The instruction where it lives. */
275 rtx_insn *insn;
276 } ext_cand;
279 static int max_insn_uid;
281 /* Update or remove REG_EQUAL or REG_EQUIV notes for INSN. */
283 static bool
284 update_reg_equal_equiv_notes (rtx_insn *insn, machine_mode new_mode,
285 machine_mode old_mode, enum rtx_code code)
287 rtx *loc = &REG_NOTES (insn);
288 while (*loc)
290 enum reg_note kind = REG_NOTE_KIND (*loc);
291 if (kind == REG_EQUAL || kind == REG_EQUIV)
293 rtx orig_src = XEXP (*loc, 0);
294 /* Update equivalency constants. Recall that RTL constants are
295 sign-extended. */
296 if (GET_CODE (orig_src) == CONST_INT
297 && HOST_BITS_PER_WIDE_INT >= GET_MODE_BITSIZE (new_mode))
299 if (INTVAL (orig_src) >= 0 || code == SIGN_EXTEND)
300 /* Nothing needed. */;
301 else
303 /* Zero-extend the negative constant by masking out the
304 bits outside the source mode. */
305 rtx new_const_int
306 = gen_int_mode (INTVAL (orig_src)
307 & GET_MODE_MASK (old_mode),
308 new_mode);
309 if (!validate_change (insn, &XEXP (*loc, 0),
310 new_const_int, true))
311 return false;
313 loc = &XEXP (*loc, 1);
315 /* Drop all other notes, they assume a wrong mode. */
316 else if (!validate_change (insn, loc, XEXP (*loc, 1), true))
317 return false;
319 else
320 loc = &XEXP (*loc, 1);
322 return true;
325 /* Given a insn (CURR_INSN), an extension candidate for removal (CAND)
326 and a pointer to the SET rtx (ORIG_SET) that needs to be modified,
327 this code modifies the SET rtx to a new SET rtx that extends the
328 right hand expression into a register on the left hand side. Note
329 that multiple assumptions are made about the nature of the set that
330 needs to be true for this to work and is called from merge_def_and_ext.
332 Original :
333 (set (reg a) (expression))
335 Transform :
336 (set (reg a) (any_extend (expression)))
338 Special Cases :
339 If the expression is a constant or another extension, then directly
340 assign it to the register. */
342 static bool
343 combine_set_extension (ext_cand *cand, rtx_insn *curr_insn, rtx *orig_set)
345 rtx orig_src = SET_SRC (*orig_set);
346 machine_mode orig_mode = GET_MODE (SET_DEST (*orig_set));
347 rtx new_set;
348 rtx cand_pat = PATTERN (cand->insn);
350 /* If the extension's source/destination registers are not the same
351 then we need to change the original load to reference the destination
352 of the extension. Then we need to emit a copy from that destination
353 to the original destination of the load. */
354 rtx new_reg;
355 bool copy_needed
356 = (REGNO (SET_DEST (cand_pat)) != REGNO (XEXP (SET_SRC (cand_pat), 0)));
357 if (copy_needed)
358 new_reg = gen_rtx_REG (cand->mode, REGNO (SET_DEST (cand_pat)));
359 else
360 new_reg = gen_rtx_REG (cand->mode, REGNO (SET_DEST (*orig_set)));
362 #if 0
363 /* Rethinking test. Temporarily disabled. */
364 /* We're going to be widening the result of DEF_INSN, ensure that doing so
365 doesn't change the number of hard registers needed for the result. */
366 if (HARD_REGNO_NREGS (REGNO (new_reg), cand->mode)
367 != HARD_REGNO_NREGS (REGNO (SET_DEST (*orig_set)),
368 GET_MODE (SET_DEST (*orig_set))))
369 return false;
370 #endif
372 /* Merge constants by directly moving the constant into the register under
373 some conditions. Recall that RTL constants are sign-extended. */
374 if (GET_CODE (orig_src) == CONST_INT
375 && HOST_BITS_PER_WIDE_INT >= GET_MODE_BITSIZE (cand->mode))
377 if (INTVAL (orig_src) >= 0 || cand->code == SIGN_EXTEND)
378 new_set = gen_rtx_SET (new_reg, orig_src);
379 else
381 /* Zero-extend the negative constant by masking out the bits outside
382 the source mode. */
383 rtx new_const_int
384 = gen_int_mode (INTVAL (orig_src) & GET_MODE_MASK (orig_mode),
385 GET_MODE (new_reg));
386 new_set = gen_rtx_SET (new_reg, new_const_int);
389 else if (GET_MODE (orig_src) == VOIDmode)
391 /* This is mostly due to a call insn that should not be optimized. */
392 return false;
394 else if (GET_CODE (orig_src) == cand->code)
396 /* Here is a sequence of two extensions. Try to merge them. */
397 rtx temp_extension
398 = gen_rtx_fmt_e (cand->code, cand->mode, XEXP (orig_src, 0));
399 rtx simplified_temp_extension = simplify_rtx (temp_extension);
400 if (simplified_temp_extension)
401 temp_extension = simplified_temp_extension;
402 new_set = gen_rtx_SET (new_reg, temp_extension);
404 else if (GET_CODE (orig_src) == IF_THEN_ELSE)
406 /* Only IF_THEN_ELSE of phi-type copies are combined. Otherwise,
407 in general, IF_THEN_ELSE should not be combined. */
408 return false;
410 else
412 /* This is the normal case. */
413 rtx temp_extension
414 = gen_rtx_fmt_e (cand->code, cand->mode, orig_src);
415 rtx simplified_temp_extension = simplify_rtx (temp_extension);
416 if (simplified_temp_extension)
417 temp_extension = simplified_temp_extension;
418 new_set = gen_rtx_SET (new_reg, temp_extension);
421 /* This change is a part of a group of changes. Hence,
422 validate_change will not try to commit the change. */
423 if (validate_change (curr_insn, orig_set, new_set, true)
424 && update_reg_equal_equiv_notes (curr_insn, cand->mode, orig_mode,
425 cand->code))
427 if (dump_file)
429 fprintf (dump_file,
430 "Tentatively merged extension with definition %s:\n",
431 (copy_needed) ? "(copy needed)" : "");
432 print_rtl_single (dump_file, curr_insn);
434 return true;
437 return false;
440 /* Treat if_then_else insns, where the operands of both branches
441 are registers, as copies. For instance,
442 Original :
443 (set (reg:SI a) (if_then_else (cond) (reg:SI b) (reg:SI c)))
444 Transformed :
445 (set (reg:DI a) (if_then_else (cond) (reg:DI b) (reg:DI c)))
446 DEF_INSN is the if_then_else insn. */
448 static bool
449 transform_ifelse (ext_cand *cand, rtx_insn *def_insn)
451 rtx set_insn = PATTERN (def_insn);
452 rtx srcreg, dstreg, srcreg2;
453 rtx map_srcreg, map_dstreg, map_srcreg2;
454 rtx ifexpr;
455 rtx cond;
456 rtx new_set;
458 gcc_assert (GET_CODE (set_insn) == SET);
460 cond = XEXP (SET_SRC (set_insn), 0);
461 dstreg = SET_DEST (set_insn);
462 srcreg = XEXP (SET_SRC (set_insn), 1);
463 srcreg2 = XEXP (SET_SRC (set_insn), 2);
464 /* If the conditional move already has the right or wider mode,
465 there is nothing to do. */
466 if (GET_MODE_SIZE (GET_MODE (dstreg)) >= GET_MODE_SIZE (cand->mode))
467 return true;
469 map_srcreg = gen_rtx_REG (cand->mode, REGNO (srcreg));
470 map_srcreg2 = gen_rtx_REG (cand->mode, REGNO (srcreg2));
471 map_dstreg = gen_rtx_REG (cand->mode, REGNO (dstreg));
472 ifexpr = gen_rtx_IF_THEN_ELSE (cand->mode, cond, map_srcreg, map_srcreg2);
473 new_set = gen_rtx_SET (map_dstreg, ifexpr);
475 if (validate_change (def_insn, &PATTERN (def_insn), new_set, true)
476 && update_reg_equal_equiv_notes (def_insn, cand->mode, GET_MODE (dstreg),
477 cand->code))
479 if (dump_file)
481 fprintf (dump_file,
482 "Mode of conditional move instruction extended:\n");
483 print_rtl_single (dump_file, def_insn);
485 return true;
488 return false;
491 /* Get all the reaching definitions of an instruction. The definitions are
492 desired for REG used in INSN. Return the definition list or NULL if a
493 definition is missing. If DEST is non-NULL, additionally push the INSN
494 of the definitions onto DEST. */
496 static struct df_link *
497 get_defs (rtx_insn *insn, rtx reg, vec<rtx_insn *> *dest)
499 df_ref use;
500 struct df_link *ref_chain, *ref_link;
502 FOR_EACH_INSN_USE (use, insn)
504 if (GET_CODE (DF_REF_REG (use)) == SUBREG)
505 return NULL;
506 if (REGNO (DF_REF_REG (use)) == REGNO (reg))
507 break;
510 gcc_assert (use != NULL);
512 ref_chain = DF_REF_CHAIN (use);
514 for (ref_link = ref_chain; ref_link; ref_link = ref_link->next)
516 /* Problem getting some definition for this instruction. */
517 if (ref_link->ref == NULL)
518 return NULL;
519 if (DF_REF_INSN_INFO (ref_link->ref) == NULL)
520 return NULL;
523 if (dest)
524 for (ref_link = ref_chain; ref_link; ref_link = ref_link->next)
525 dest->safe_push (DF_REF_INSN (ref_link->ref));
527 return ref_chain;
530 /* Return true if INSN is
531 (SET (reg REGNO (def_reg)) (if_then_else (cond) (REG x1) (REG x2)))
532 and store x1 and x2 in REG_1 and REG_2. */
534 static bool
535 is_cond_copy_insn (rtx_insn *insn, rtx *reg1, rtx *reg2)
537 rtx expr = single_set (insn);
539 if (expr != NULL_RTX
540 && GET_CODE (expr) == SET
541 && GET_CODE (SET_DEST (expr)) == REG
542 && GET_CODE (SET_SRC (expr)) == IF_THEN_ELSE
543 && GET_CODE (XEXP (SET_SRC (expr), 1)) == REG
544 && GET_CODE (XEXP (SET_SRC (expr), 2)) == REG)
546 *reg1 = XEXP (SET_SRC (expr), 1);
547 *reg2 = XEXP (SET_SRC (expr), 2);
548 return true;
551 return false;
554 enum ext_modified_kind
556 /* The insn hasn't been modified by ree pass yet. */
557 EXT_MODIFIED_NONE,
558 /* Changed into zero extension. */
559 EXT_MODIFIED_ZEXT,
560 /* Changed into sign extension. */
561 EXT_MODIFIED_SEXT
564 struct ATTRIBUTE_PACKED ext_modified
566 /* Mode from which ree has zero or sign extended the destination. */
567 ENUM_BITFIELD(machine_mode) mode : 8;
569 /* Kind of modification of the insn. */
570 ENUM_BITFIELD(ext_modified_kind) kind : 2;
572 unsigned int do_not_reextend : 1;
574 /* True if the insn is scheduled to be deleted. */
575 unsigned int deleted : 1;
578 /* Vectors used by combine_reaching_defs and its helpers. */
579 typedef struct ext_state
581 /* In order to avoid constant alloc/free, we keep these
582 4 vectors live through the entire find_and_remove_re and just
583 truncate them each time. */
584 vec<rtx_insn *> defs_list;
585 vec<rtx_insn *> copies_list;
586 vec<rtx_insn *> modified_list;
587 vec<rtx_insn *> work_list;
589 /* For instructions that have been successfully modified, this is
590 the original mode from which the insn is extending and
591 kind of extension. */
592 struct ext_modified *modified;
593 } ext_state;
595 /* Reaching Definitions of the extended register could be conditional copies
596 or regular definitions. This function separates the two types into two
597 lists, STATE->DEFS_LIST and STATE->COPIES_LIST. This is necessary because,
598 if a reaching definition is a conditional copy, merging the extension with
599 this definition is wrong. Conditional copies are merged by transitively
600 merging their definitions. The defs_list is populated with all the reaching
601 definitions of the extension instruction (EXTEND_INSN) which must be merged
602 with an extension. The copies_list contains all the conditional moves that
603 will later be extended into a wider mode conditional move if all the merges
604 are successful. The function returns false upon failure, true upon
605 success. */
607 static bool
608 make_defs_and_copies_lists (rtx_insn *extend_insn, const_rtx set_pat,
609 ext_state *state)
611 rtx src_reg = XEXP (SET_SRC (set_pat), 0);
612 bool *is_insn_visited;
613 bool ret = true;
615 state->work_list.truncate (0);
617 /* Initialize the work list. */
618 if (!get_defs (extend_insn, src_reg, &state->work_list))
619 gcc_unreachable ();
621 is_insn_visited = XCNEWVEC (bool, max_insn_uid);
623 /* Perform transitive closure for conditional copies. */
624 while (!state->work_list.is_empty ())
626 rtx_insn *def_insn = state->work_list.pop ();
627 rtx reg1, reg2;
629 gcc_assert (INSN_UID (def_insn) < max_insn_uid);
631 if (is_insn_visited[INSN_UID (def_insn)])
632 continue;
633 is_insn_visited[INSN_UID (def_insn)] = true;
635 if (is_cond_copy_insn (def_insn, &reg1, &reg2))
637 /* Push it onto the copy list first. */
638 state->copies_list.safe_push (def_insn);
640 /* Now perform the transitive closure. */
641 if (!get_defs (def_insn, reg1, &state->work_list)
642 || !get_defs (def_insn, reg2, &state->work_list))
644 ret = false;
645 break;
648 else
649 state->defs_list.safe_push (def_insn);
652 XDELETEVEC (is_insn_visited);
654 return ret;
657 /* If DEF_INSN has single SET expression, possibly buried inside
658 a PARALLEL, return the address of the SET expression, else
659 return NULL. This is similar to single_set, except that
660 single_set allows multiple SETs when all but one is dead. */
661 static rtx *
662 get_sub_rtx (rtx_insn *def_insn)
664 enum rtx_code code = GET_CODE (PATTERN (def_insn));
665 rtx *sub_rtx = NULL;
667 if (code == PARALLEL)
669 for (int i = 0; i < XVECLEN (PATTERN (def_insn), 0); i++)
671 rtx s_expr = XVECEXP (PATTERN (def_insn), 0, i);
672 if (GET_CODE (s_expr) != SET)
673 continue;
675 if (sub_rtx == NULL)
676 sub_rtx = &XVECEXP (PATTERN (def_insn), 0, i);
677 else
679 /* PARALLEL with multiple SETs. */
680 return NULL;
684 else if (code == SET)
685 sub_rtx = &PATTERN (def_insn);
686 else
688 /* It is not a PARALLEL or a SET, what could it be ? */
689 return NULL;
692 gcc_assert (sub_rtx != NULL);
693 return sub_rtx;
696 /* Merge the DEF_INSN with an extension. Calls combine_set_extension
697 on the SET pattern. */
699 static bool
700 merge_def_and_ext (ext_cand *cand, rtx_insn *def_insn, ext_state *state)
702 machine_mode ext_src_mode;
703 rtx *sub_rtx;
705 ext_src_mode = GET_MODE (XEXP (SET_SRC (cand->expr), 0));
706 sub_rtx = get_sub_rtx (def_insn);
708 if (sub_rtx == NULL)
709 return false;
711 if (REG_P (SET_DEST (*sub_rtx))
712 && (GET_MODE (SET_DEST (*sub_rtx)) == ext_src_mode
713 || ((state->modified[INSN_UID (def_insn)].kind
714 == (cand->code == ZERO_EXTEND
715 ? EXT_MODIFIED_ZEXT : EXT_MODIFIED_SEXT))
716 && state->modified[INSN_UID (def_insn)].mode
717 == ext_src_mode)))
719 if (GET_MODE_SIZE (GET_MODE (SET_DEST (*sub_rtx)))
720 >= GET_MODE_SIZE (cand->mode))
721 return true;
722 /* If def_insn is already scheduled to be deleted, don't attempt
723 to modify it. */
724 if (state->modified[INSN_UID (def_insn)].deleted)
725 return false;
726 if (combine_set_extension (cand, def_insn, sub_rtx))
728 if (state->modified[INSN_UID (def_insn)].kind == EXT_MODIFIED_NONE)
729 state->modified[INSN_UID (def_insn)].mode = ext_src_mode;
730 return true;
734 return false;
737 /* Given SRC, which should be one or more extensions of a REG, strip
738 away the extensions and return the REG. */
740 static inline rtx
741 get_extended_src_reg (rtx src)
743 while (GET_CODE (src) == SIGN_EXTEND || GET_CODE (src) == ZERO_EXTEND)
744 src = XEXP (src, 0);
745 gcc_assert (REG_P (src));
746 return src;
749 /* This function goes through all reaching defs of the source
750 of the candidate for elimination (CAND) and tries to combine
751 the extension with the definition instruction. The changes
752 are made as a group so that even if one definition cannot be
753 merged, all reaching definitions end up not being merged.
754 When a conditional copy is encountered, merging is attempted
755 transitively on its definitions. It returns true upon success
756 and false upon failure. */
758 static bool
759 combine_reaching_defs (ext_cand *cand, const_rtx set_pat, ext_state *state)
761 rtx_insn *def_insn;
762 bool merge_successful = true;
763 int i;
764 int defs_ix;
765 bool outcome;
767 state->defs_list.truncate (0);
768 state->copies_list.truncate (0);
770 outcome = make_defs_and_copies_lists (cand->insn, set_pat, state);
772 if (!outcome)
773 return false;
775 /* If the destination operand of the extension is a different
776 register than the source operand, then additional restrictions
777 are needed. Note we have to handle cases where we have nested
778 extensions in the source operand. */
779 bool copy_needed
780 = (REGNO (SET_DEST (PATTERN (cand->insn)))
781 != REGNO (get_extended_src_reg (SET_SRC (PATTERN (cand->insn)))));
782 if (copy_needed)
784 /* Considering transformation of
785 (set (reg1) (expression))
787 (set (reg2) (any_extend (reg1)))
789 into
791 (set (reg2) (any_extend (expression)))
792 (set (reg1) (reg2))
793 ... */
795 /* In theory we could handle more than one reaching def, it
796 just makes the code to update the insn stream more complex. */
797 if (state->defs_list.length () != 1)
798 return false;
800 /* We require the candidate not already be modified. It may,
801 for example have been changed from a (sign_extend (reg))
802 into (zero_extend (sign_extend (reg))).
804 Handling that case shouldn't be terribly difficult, but the code
805 here and the code to emit copies would need auditing. Until
806 we see a need, this is the safe thing to do. */
807 if (state->modified[INSN_UID (cand->insn)].kind != EXT_MODIFIED_NONE)
808 return false;
810 machine_mode dst_mode = GET_MODE (SET_DEST (PATTERN (cand->insn)));
811 rtx src_reg = get_extended_src_reg (SET_SRC (PATTERN (cand->insn)));
813 /* Ensure the number of hard registers of the copy match. */
814 if (HARD_REGNO_NREGS (REGNO (src_reg), dst_mode)
815 != HARD_REGNO_NREGS (REGNO (src_reg), GET_MODE (src_reg)))
816 return false;
818 /* There's only one reaching def. */
819 rtx_insn *def_insn = state->defs_list[0];
821 /* The defining statement must not have been modified either. */
822 if (state->modified[INSN_UID (def_insn)].kind != EXT_MODIFIED_NONE)
823 return false;
825 /* The defining statement and candidate insn must be in the same block.
826 This is merely to keep the test for safety and updating the insn
827 stream simple. Also ensure that within the block the candidate
828 follows the defining insn. */
829 basic_block bb = BLOCK_FOR_INSN (cand->insn);
830 if (bb != BLOCK_FOR_INSN (def_insn)
831 || DF_INSN_LUID (def_insn) > DF_INSN_LUID (cand->insn))
832 return false;
834 /* If there is an overlap between the destination of DEF_INSN and
835 CAND->insn, then this transformation is not safe. Note we have
836 to test in the widened mode. */
837 rtx *dest_sub_rtx = get_sub_rtx (def_insn);
838 if (dest_sub_rtx == NULL
839 || !REG_P (SET_DEST (*dest_sub_rtx)))
840 return false;
842 rtx tmp_reg = gen_rtx_REG (GET_MODE (SET_DEST (PATTERN (cand->insn))),
843 REGNO (SET_DEST (*dest_sub_rtx)));
844 if (reg_overlap_mentioned_p (tmp_reg, SET_DEST (PATTERN (cand->insn))))
845 return false;
847 /* The destination register of the extension insn must not be
848 used or set between the def_insn and cand->insn exclusive. */
849 if (reg_used_between_p (SET_DEST (PATTERN (cand->insn)),
850 def_insn, cand->insn)
851 || reg_set_between_p (SET_DEST (PATTERN (cand->insn)),
852 def_insn, cand->insn))
853 return false;
855 /* We must be able to copy between the two registers. Generate,
856 recognize and verify constraints of the copy. Also fail if this
857 generated more than one insn.
859 This generates garbage since we throw away the insn when we're
860 done, only to recreate it later if this test was successful.
862 Make sure to get the mode from the extension (cand->insn). This
863 is different than in the code to emit the copy as we have not
864 modified the defining insn yet. */
865 start_sequence ();
866 rtx pat = PATTERN (cand->insn);
867 rtx new_dst = gen_rtx_REG (GET_MODE (SET_DEST (pat)),
868 REGNO (get_extended_src_reg (SET_SRC (pat))));
869 rtx new_src = gen_rtx_REG (GET_MODE (SET_DEST (pat)),
870 REGNO (SET_DEST (pat)));
871 emit_move_insn (new_dst, new_src);
873 rtx_insn *insn = get_insns();
874 end_sequence ();
875 if (NEXT_INSN (insn))
876 return false;
877 if (recog_memoized (insn) == -1)
878 return false;
879 extract_insn (insn);
880 if (!constrain_operands (1, get_preferred_alternatives (insn, bb)))
881 return false;
885 /* If cand->insn has been already modified, update cand->mode to a wider
886 mode if possible, or punt. */
887 if (state->modified[INSN_UID (cand->insn)].kind != EXT_MODIFIED_NONE)
889 machine_mode mode;
890 rtx set;
892 if (state->modified[INSN_UID (cand->insn)].kind
893 != (cand->code == ZERO_EXTEND
894 ? EXT_MODIFIED_ZEXT : EXT_MODIFIED_SEXT)
895 || state->modified[INSN_UID (cand->insn)].mode != cand->mode
896 || (set = single_set (cand->insn)) == NULL_RTX)
897 return false;
898 mode = GET_MODE (SET_DEST (set));
899 gcc_assert (GET_MODE_SIZE (mode) >= GET_MODE_SIZE (cand->mode));
900 cand->mode = mode;
903 merge_successful = true;
905 /* Go through the defs vector and try to merge all the definitions
906 in this vector. */
907 state->modified_list.truncate (0);
908 FOR_EACH_VEC_ELT (state->defs_list, defs_ix, def_insn)
910 if (merge_def_and_ext (cand, def_insn, state))
911 state->modified_list.safe_push (def_insn);
912 else
914 merge_successful = false;
915 break;
919 /* Now go through the conditional copies vector and try to merge all
920 the copies in this vector. */
921 if (merge_successful)
923 FOR_EACH_VEC_ELT (state->copies_list, i, def_insn)
925 if (transform_ifelse (cand, def_insn))
926 state->modified_list.safe_push (def_insn);
927 else
929 merge_successful = false;
930 break;
935 if (merge_successful)
937 /* Commit the changes here if possible
938 FIXME: It's an all-or-nothing scenario. Even if only one definition
939 cannot be merged, we entirely give up. In the future, we should allow
940 extensions to be partially eliminated along those paths where the
941 definitions could be merged. */
942 if (apply_change_group ())
944 if (dump_file)
945 fprintf (dump_file, "All merges were successful.\n");
947 FOR_EACH_VEC_ELT (state->modified_list, i, def_insn)
949 ext_modified *modified = &state->modified[INSN_UID (def_insn)];
950 if (modified->kind == EXT_MODIFIED_NONE)
951 modified->kind = (cand->code == ZERO_EXTEND ? EXT_MODIFIED_ZEXT
952 : EXT_MODIFIED_SEXT);
954 if (copy_needed)
955 modified->do_not_reextend = 1;
957 return true;
959 else
961 /* Changes need not be cancelled explicitly as apply_change_group
962 does it. Print list of definitions in the dump_file for debug
963 purposes. This extension cannot be deleted. */
964 if (dump_file)
966 fprintf (dump_file,
967 "Merge cancelled, non-mergeable definitions:\n");
968 FOR_EACH_VEC_ELT (state->modified_list, i, def_insn)
969 print_rtl_single (dump_file, def_insn);
973 else
975 /* Cancel any changes that have been made so far. */
976 cancel_changes (0);
979 return false;
982 /* Add an extension pattern that could be eliminated. */
984 static void
985 add_removable_extension (const_rtx expr, rtx_insn *insn,
986 vec<ext_cand> *insn_list,
987 unsigned *def_map)
989 enum rtx_code code;
990 machine_mode mode;
991 unsigned int idx;
992 rtx src, dest;
994 /* We are looking for SET (REG N) (ANY_EXTEND (REG N)). */
995 if (GET_CODE (expr) != SET)
996 return;
998 src = SET_SRC (expr);
999 code = GET_CODE (src);
1000 dest = SET_DEST (expr);
1001 mode = GET_MODE (dest);
1003 if (REG_P (dest)
1004 && (code == SIGN_EXTEND || code == ZERO_EXTEND)
1005 && REG_P (XEXP (src, 0)))
1007 struct df_link *defs, *def;
1008 ext_cand *cand;
1010 /* First, make sure we can get all the reaching definitions. */
1011 defs = get_defs (insn, XEXP (src, 0), NULL);
1012 if (!defs)
1014 if (dump_file)
1016 fprintf (dump_file, "Cannot eliminate extension:\n");
1017 print_rtl_single (dump_file, insn);
1018 fprintf (dump_file, " because of missing definition(s)\n");
1020 return;
1023 /* Second, make sure the reaching definitions don't feed another and
1024 different extension. FIXME: this obviously can be improved. */
1025 for (def = defs; def; def = def->next)
1026 if ((idx = def_map[INSN_UID (DF_REF_INSN (def->ref))])
1027 && idx != -1U
1028 && (cand = &(*insn_list)[idx - 1])
1029 && cand->code != code)
1031 if (dump_file)
1033 fprintf (dump_file, "Cannot eliminate extension:\n");
1034 print_rtl_single (dump_file, insn);
1035 fprintf (dump_file, " because of other extension\n");
1037 return;
1039 /* For vector mode extensions, ensure that all uses of the
1040 XEXP (src, 0) register are the same extension (both code
1041 and to which mode), as unlike integral extensions lowpart
1042 subreg of the sign/zero extended register are not equal
1043 to the original register, so we have to change all uses or
1044 none. */
1045 else if (VECTOR_MODE_P (GET_MODE (XEXP (src, 0))))
1047 if (idx == 0)
1049 struct df_link *ref_chain, *ref_link;
1051 ref_chain = DF_REF_CHAIN (def->ref);
1052 for (ref_link = ref_chain; ref_link; ref_link = ref_link->next)
1054 if (ref_link->ref == NULL
1055 || DF_REF_INSN_INFO (ref_link->ref) == NULL)
1057 idx = -1U;
1058 break;
1060 rtx_insn *use_insn = DF_REF_INSN (ref_link->ref);
1061 const_rtx use_set;
1062 if (use_insn == insn || DEBUG_INSN_P (use_insn))
1063 continue;
1064 if (!(use_set = single_set (use_insn))
1065 || !REG_P (SET_DEST (use_set))
1066 || GET_MODE (SET_DEST (use_set)) != GET_MODE (dest)
1067 || GET_CODE (SET_SRC (use_set)) != code
1068 || !rtx_equal_p (XEXP (SET_SRC (use_set), 0),
1069 XEXP (src, 0)))
1071 idx = -1U;
1072 break;
1075 if (idx == -1U)
1076 def_map[INSN_UID (DF_REF_INSN (def->ref))] = idx;
1078 if (idx == -1U)
1080 if (dump_file)
1082 fprintf (dump_file, "Cannot eliminate extension:\n");
1083 print_rtl_single (dump_file, insn);
1084 fprintf (dump_file,
1085 " because some vector uses aren't extension\n");
1087 return;
1091 /* Then add the candidate to the list and insert the reaching definitions
1092 into the definition map. */
1093 ext_cand e = {expr, code, mode, insn};
1094 insn_list->safe_push (e);
1095 idx = insn_list->length ();
1097 for (def = defs; def; def = def->next)
1098 def_map[INSN_UID (DF_REF_INSN (def->ref))] = idx;
1102 /* Traverse the instruction stream looking for extensions and return the
1103 list of candidates. */
1105 static vec<ext_cand>
1106 find_removable_extensions (void)
1108 vec<ext_cand> insn_list = vNULL;
1109 basic_block bb;
1110 rtx_insn *insn;
1111 rtx set;
1112 unsigned *def_map = XCNEWVEC (unsigned, max_insn_uid);
1114 FOR_EACH_BB_FN (bb, cfun)
1115 FOR_BB_INSNS (bb, insn)
1117 if (!NONDEBUG_INSN_P (insn))
1118 continue;
1120 set = single_set (insn);
1121 if (set == NULL_RTX)
1122 continue;
1123 add_removable_extension (set, insn, &insn_list, def_map);
1126 XDELETEVEC (def_map);
1128 return insn_list;
1131 /* This is the main function that checks the insn stream for redundant
1132 extensions and tries to remove them if possible. */
1134 static void
1135 find_and_remove_re (void)
1137 ext_cand *curr_cand;
1138 rtx_insn *curr_insn = NULL;
1139 int num_re_opportunities = 0, num_realized = 0, i;
1140 vec<ext_cand> reinsn_list;
1141 auto_vec<rtx_insn *> reinsn_del_list;
1142 auto_vec<rtx_insn *> reinsn_copy_list;
1143 ext_state state;
1145 /* Construct DU chain to get all reaching definitions of each
1146 extension instruction. */
1147 df_set_flags (DF_RD_PRUNE_DEAD_DEFS);
1148 df_chain_add_problem (DF_UD_CHAIN + DF_DU_CHAIN);
1149 df_analyze ();
1150 df_set_flags (DF_DEFER_INSN_RESCAN);
1152 max_insn_uid = get_max_uid ();
1153 reinsn_list = find_removable_extensions ();
1154 state.defs_list.create (0);
1155 state.copies_list.create (0);
1156 state.modified_list.create (0);
1157 state.work_list.create (0);
1158 if (reinsn_list.is_empty ())
1159 state.modified = NULL;
1160 else
1161 state.modified = XCNEWVEC (struct ext_modified, max_insn_uid);
1163 FOR_EACH_VEC_ELT (reinsn_list, i, curr_cand)
1165 num_re_opportunities++;
1167 /* Try to combine the extension with the definition. */
1168 if (dump_file)
1170 fprintf (dump_file, "Trying to eliminate extension:\n");
1171 print_rtl_single (dump_file, curr_cand->insn);
1174 if (combine_reaching_defs (curr_cand, curr_cand->expr, &state))
1176 if (dump_file)
1177 fprintf (dump_file, "Eliminated the extension.\n");
1178 num_realized++;
1179 /* If the RHS of the current candidate is not (extend (reg)), then
1180 we do not allow the optimization of extensions where
1181 the source and destination registers do not match. Thus
1182 checking REG_P here is correct. */
1183 if (REG_P (XEXP (SET_SRC (PATTERN (curr_cand->insn)), 0))
1184 && (REGNO (SET_DEST (PATTERN (curr_cand->insn)))
1185 != REGNO (XEXP (SET_SRC (PATTERN (curr_cand->insn)), 0))))
1187 reinsn_copy_list.safe_push (curr_cand->insn);
1188 reinsn_copy_list.safe_push (state.defs_list[0]);
1190 reinsn_del_list.safe_push (curr_cand->insn);
1191 state.modified[INSN_UID (curr_cand->insn)].deleted = 1;
1195 /* The copy list contains pairs of insns which describe copies we
1196 need to insert into the INSN stream.
1198 The first insn in each pair is the extension insn, from which
1199 we derive the source and destination of the copy.
1201 The second insn in each pair is the memory reference where the
1202 extension will ultimately happen. We emit the new copy
1203 immediately after this insn.
1205 It may first appear that the arguments for the copy are reversed.
1206 Remember that the memory reference will be changed to refer to the
1207 destination of the extention. So we're actually emitting a copy
1208 from the new destination to the old destination. */
1209 for (unsigned int i = 0; i < reinsn_copy_list.length (); i += 2)
1211 rtx_insn *curr_insn = reinsn_copy_list[i];
1212 rtx_insn *def_insn = reinsn_copy_list[i + 1];
1214 /* Use the mode of the destination of the defining insn
1215 for the mode of the copy. This is necessary if the
1216 defining insn was used to eliminate a second extension
1217 that was wider than the first. */
1218 rtx sub_rtx = *get_sub_rtx (def_insn);
1219 rtx pat = PATTERN (curr_insn);
1220 rtx new_dst = gen_rtx_REG (GET_MODE (SET_DEST (sub_rtx)),
1221 REGNO (XEXP (SET_SRC (pat), 0)));
1222 rtx new_src = gen_rtx_REG (GET_MODE (SET_DEST (sub_rtx)),
1223 REGNO (SET_DEST (pat)));
1224 rtx set = gen_rtx_SET (new_dst, new_src);
1225 emit_insn_after (set, def_insn);
1228 /* Delete all useless extensions here in one sweep. */
1229 FOR_EACH_VEC_ELT (reinsn_del_list, i, curr_insn)
1230 delete_insn (curr_insn);
1232 reinsn_list.release ();
1233 state.defs_list.release ();
1234 state.copies_list.release ();
1235 state.modified_list.release ();
1236 state.work_list.release ();
1237 XDELETEVEC (state.modified);
1239 if (dump_file && num_re_opportunities > 0)
1240 fprintf (dump_file, "Elimination opportunities = %d realized = %d\n",
1241 num_re_opportunities, num_realized);
1244 /* Find and remove redundant extensions. */
1246 static unsigned int
1247 rest_of_handle_ree (void)
1249 timevar_push (TV_REE);
1250 find_and_remove_re ();
1251 timevar_pop (TV_REE);
1252 return 0;
1255 namespace {
1257 const pass_data pass_data_ree =
1259 RTL_PASS, /* type */
1260 "ree", /* name */
1261 OPTGROUP_NONE, /* optinfo_flags */
1262 TV_REE, /* tv_id */
1263 0, /* properties_required */
1264 0, /* properties_provided */
1265 0, /* properties_destroyed */
1266 0, /* todo_flags_start */
1267 TODO_df_finish, /* todo_flags_finish */
1270 class pass_ree : public rtl_opt_pass
1272 public:
1273 pass_ree (gcc::context *ctxt)
1274 : rtl_opt_pass (pass_data_ree, ctxt)
1277 /* opt_pass methods: */
1278 virtual bool gate (function *) { return (optimize > 0 && flag_ree); }
1279 virtual unsigned int execute (function *) { return rest_of_handle_ree (); }
1281 }; // class pass_ree
1283 } // anon namespace
1285 rtl_opt_pass *
1286 make_pass_ree (gcc::context *ctxt)
1288 return new pass_ree (ctxt);