Turn SLOW_UNALIGNED_ACCESS into a target hook
[official-gcc.git] / gcc / config / alpha / alpha.h
blob7d81ac4cf3c0de7a7199525106faabca296f1902
1 /* Definitions of target machine for GNU compiler, for DEC Alpha.
2 Copyright (C) 1992-2017 Free Software Foundation, Inc.
3 Contributed by Richard Kenner (kenner@vlsi1.ultra.nyu.edu)
5 This file is part of GCC.
7 GCC is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 3, or (at your option)
10 any later version.
12 GCC is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
17 You should have received a copy of the GNU General Public License
18 along with GCC; see the file COPYING3. If not see
19 <http://www.gnu.org/licenses/>. */
21 /* Target CPU builtins. */
22 #define TARGET_CPU_CPP_BUILTINS() \
23 do \
24 { \
25 builtin_define ("__alpha"); \
26 builtin_define ("__alpha__"); \
27 builtin_assert ("cpu=alpha"); \
28 builtin_assert ("machine=alpha"); \
29 if (TARGET_CIX) \
30 { \
31 builtin_define ("__alpha_cix__"); \
32 builtin_assert ("cpu=cix"); \
33 } \
34 if (TARGET_FIX) \
35 { \
36 builtin_define ("__alpha_fix__"); \
37 builtin_assert ("cpu=fix"); \
38 } \
39 if (TARGET_BWX) \
40 { \
41 builtin_define ("__alpha_bwx__"); \
42 builtin_assert ("cpu=bwx"); \
43 } \
44 if (TARGET_MAX) \
45 { \
46 builtin_define ("__alpha_max__"); \
47 builtin_assert ("cpu=max"); \
48 } \
49 if (alpha_cpu == PROCESSOR_EV6) \
50 { \
51 builtin_define ("__alpha_ev6__"); \
52 builtin_assert ("cpu=ev6"); \
53 } \
54 else if (alpha_cpu == PROCESSOR_EV5) \
55 { \
56 builtin_define ("__alpha_ev5__"); \
57 builtin_assert ("cpu=ev5"); \
58 } \
59 else /* Presumably ev4. */ \
60 { \
61 builtin_define ("__alpha_ev4__"); \
62 builtin_assert ("cpu=ev4"); \
63 } \
64 if (TARGET_IEEE || TARGET_IEEE_WITH_INEXACT) \
65 builtin_define ("_IEEE_FP"); \
66 if (TARGET_IEEE_WITH_INEXACT) \
67 builtin_define ("_IEEE_FP_INEXACT"); \
68 if (TARGET_LONG_DOUBLE_128) \
69 builtin_define ("__LONG_DOUBLE_128__"); \
71 /* Macros dependent on the C dialect. */ \
72 SUBTARGET_LANGUAGE_CPP_BUILTINS(); \
73 } while (0)
75 #ifndef SUBTARGET_LANGUAGE_CPP_BUILTINS
76 #define SUBTARGET_LANGUAGE_CPP_BUILTINS() \
77 do \
78 { \
79 if (preprocessing_asm_p ()) \
80 builtin_define_std ("LANGUAGE_ASSEMBLY"); \
81 else if (c_dialect_cxx ()) \
82 { \
83 builtin_define ("__LANGUAGE_C_PLUS_PLUS"); \
84 builtin_define ("__LANGUAGE_C_PLUS_PLUS__"); \
85 } \
86 else \
87 builtin_define_std ("LANGUAGE_C"); \
88 if (c_dialect_objc ()) \
89 { \
90 builtin_define ("__LANGUAGE_OBJECTIVE_C"); \
91 builtin_define ("__LANGUAGE_OBJECTIVE_C__"); \
92 } \
93 } \
94 while (0)
95 #endif
97 /* Run-time compilation parameters selecting different hardware subsets. */
99 /* Which processor to schedule for. The cpu attribute defines a list that
100 mirrors this list, so changes to alpha.md must be made at the same time. */
102 enum processor_type
104 PROCESSOR_EV4, /* 2106[46]{a,} */
105 PROCESSOR_EV5, /* 21164{a,pc,} */
106 PROCESSOR_EV6, /* 21264 */
107 PROCESSOR_MAX
110 extern enum processor_type alpha_cpu;
111 extern enum processor_type alpha_tune;
113 enum alpha_trap_precision
115 ALPHA_TP_PROG, /* No precision (default). */
116 ALPHA_TP_FUNC, /* Trap contained within originating function. */
117 ALPHA_TP_INSN /* Instruction accuracy and code is resumption safe. */
120 enum alpha_fp_rounding_mode
122 ALPHA_FPRM_NORM, /* Normal rounding mode. */
123 ALPHA_FPRM_MINF, /* Round towards minus-infinity. */
124 ALPHA_FPRM_CHOP, /* Chopped rounding mode (towards 0). */
125 ALPHA_FPRM_DYN /* Dynamic rounding mode. */
128 enum alpha_fp_trap_mode
130 ALPHA_FPTM_N, /* Normal trap mode. */
131 ALPHA_FPTM_U, /* Underflow traps enabled. */
132 ALPHA_FPTM_SU, /* Software completion, w/underflow traps */
133 ALPHA_FPTM_SUI /* Software completion, w/underflow & inexact traps */
136 extern enum alpha_trap_precision alpha_tp;
137 extern enum alpha_fp_rounding_mode alpha_fprm;
138 extern enum alpha_fp_trap_mode alpha_fptm;
140 /* Invert the easy way to make options work. */
141 #define TARGET_FP (!TARGET_SOFT_FP)
143 /* These are for target os support and cannot be changed at runtime. */
144 #define TARGET_ABI_OPEN_VMS 0
145 #define TARGET_ABI_OSF (!TARGET_ABI_OPEN_VMS)
147 #ifndef TARGET_CAN_FAULT_IN_PROLOGUE
148 #define TARGET_CAN_FAULT_IN_PROLOGUE 0
149 #endif
150 #ifndef TARGET_HAS_XFLOATING_LIBS
151 #define TARGET_HAS_XFLOATING_LIBS TARGET_LONG_DOUBLE_128
152 #endif
153 #ifndef TARGET_PROFILING_NEEDS_GP
154 #define TARGET_PROFILING_NEEDS_GP 0
155 #endif
156 #ifndef TARGET_FIXUP_EV5_PREFETCH
157 #define TARGET_FIXUP_EV5_PREFETCH 0
158 #endif
159 #ifndef HAVE_AS_TLS
160 #define HAVE_AS_TLS 0
161 #endif
163 #define TARGET_DEFAULT MASK_FPREGS
165 #ifndef TARGET_CPU_DEFAULT
166 #define TARGET_CPU_DEFAULT 0
167 #endif
169 #ifndef TARGET_DEFAULT_EXPLICIT_RELOCS
170 #ifdef HAVE_AS_EXPLICIT_RELOCS
171 #define TARGET_DEFAULT_EXPLICIT_RELOCS MASK_EXPLICIT_RELOCS
172 #define TARGET_SUPPORT_ARCH 1
173 #else
174 #define TARGET_DEFAULT_EXPLICIT_RELOCS 0
175 #endif
176 #endif
178 #ifndef TARGET_SUPPORT_ARCH
179 #define TARGET_SUPPORT_ARCH 0
180 #endif
182 /* Support for a compile-time default CPU, et cetera. The rules are:
183 --with-cpu is ignored if -mcpu is specified.
184 --with-tune is ignored if -mtune is specified. */
185 #define OPTION_DEFAULT_SPECS \
186 {"cpu", "%{!mcpu=*:-mcpu=%(VALUE)}" }, \
187 {"tune", "%{!mtune=*:-mtune=%(VALUE)}" }
190 /* target machine storage layout */
192 /* Define the size of `int'. The default is the same as the word size. */
193 #define INT_TYPE_SIZE 32
195 /* Define the size of `long long'. The default is the twice the word size. */
196 #define LONG_LONG_TYPE_SIZE 64
198 /* The two floating-point formats we support are S-floating, which is
199 4 bytes, and T-floating, which is 8 bytes. `float' is S and `double'
200 and `long double' are T. */
202 #define FLOAT_TYPE_SIZE 32
203 #define DOUBLE_TYPE_SIZE 64
204 #define LONG_DOUBLE_TYPE_SIZE (TARGET_LONG_DOUBLE_128 ? 128 : 64)
206 /* Work around target_flags dependency in ada/targtyps.c. */
207 #define WIDEST_HARDWARE_FP_SIZE 64
209 #define WCHAR_TYPE "unsigned int"
210 #define WCHAR_TYPE_SIZE 32
212 /* Define this macro if it is advisable to hold scalars in registers
213 in a wider mode than that declared by the program. In such cases,
214 the value is constrained to be within the bounds of the declared
215 type, but kept valid in the wider mode. The signedness of the
216 extension may differ from that of the type.
218 For Alpha, we always store objects in a full register. 32-bit integers
219 are always sign-extended, but smaller objects retain their signedness.
221 Note that small vector types can get mapped onto integer modes at the
222 whim of not appearing in alpha-modes.def. We never promoted these
223 values before; don't do so now that we've trimmed the set of modes to
224 those actually implemented in the backend. */
226 #define PROMOTE_MODE(MODE,UNSIGNEDP,TYPE) \
227 if (GET_MODE_CLASS (MODE) == MODE_INT \
228 && (TYPE == NULL || TREE_CODE (TYPE) != VECTOR_TYPE) \
229 && GET_MODE_SIZE (MODE) < UNITS_PER_WORD) \
231 if ((MODE) == SImode) \
232 (UNSIGNEDP) = 0; \
233 (MODE) = DImode; \
236 /* Define this if most significant bit is lowest numbered
237 in instructions that operate on numbered bit-fields.
239 There are no such instructions on the Alpha, but the documentation
240 is little endian. */
241 #define BITS_BIG_ENDIAN 0
243 /* Define this if most significant byte of a word is the lowest numbered.
244 This is false on the Alpha. */
245 #define BYTES_BIG_ENDIAN 0
247 /* Define this if most significant word of a multiword number is lowest
248 numbered.
250 For Alpha we can decide arbitrarily since there are no machine instructions
251 for them. Might as well be consistent with bytes. */
252 #define WORDS_BIG_ENDIAN 0
254 /* Width of a word, in units (bytes). */
255 #define UNITS_PER_WORD 8
257 /* Width in bits of a pointer.
258 See also the macro `Pmode' defined below. */
259 #define POINTER_SIZE 64
261 /* Allocation boundary (in *bits*) for storing arguments in argument list. */
262 #define PARM_BOUNDARY 64
264 /* Boundary (in *bits*) on which stack pointer should be aligned. */
265 #define STACK_BOUNDARY 128
267 /* Allocation boundary (in *bits*) for the code of a function. */
268 #define FUNCTION_BOUNDARY 32
270 /* Alignment of field after `int : 0' in a structure. */
271 #define EMPTY_FIELD_BOUNDARY 64
273 /* Every structure's size must be a multiple of this. */
274 #define STRUCTURE_SIZE_BOUNDARY 8
276 /* A bit-field declared as `int' forces `int' alignment for the struct. */
277 #undef PCC_BITFILED_TYPE_MATTERS
278 #define PCC_BITFIELD_TYPE_MATTERS 1
280 /* No data type wants to be aligned rounder than this. */
281 #define BIGGEST_ALIGNMENT 128
283 /* For atomic access to objects, must have at least 32-bit alignment
284 unless the machine has byte operations. */
285 #define MINIMUM_ATOMIC_ALIGNMENT ((unsigned int) (TARGET_BWX ? 8 : 32))
287 /* Align all constants and variables to at least a word boundary so
288 we can pick up pieces of them faster. */
289 /* ??? Only if block-move stuff knows about different source/destination
290 alignment. */
291 #if 0
292 #define CONSTANT_ALIGNMENT(EXP, ALIGN) MAX ((ALIGN), BITS_PER_WORD)
293 #define DATA_ALIGNMENT(EXP, ALIGN) MAX ((ALIGN), BITS_PER_WORD)
294 #endif
296 /* Set this nonzero if move instructions will actually fail to work
297 when given unaligned data.
299 Since we get an error message when we do one, call them invalid. */
301 #define STRICT_ALIGNMENT 1
303 /* Standard register usage. */
305 /* Number of actual hardware registers.
306 The hardware registers are assigned numbers for the compiler
307 from 0 to just below FIRST_PSEUDO_REGISTER.
308 All registers that the compiler knows about must be given numbers,
309 even those that are not normally considered general registers.
311 We define all 32 integer registers, even though $31 is always zero,
312 and all 32 floating-point registers, even though $f31 is also
313 always zero. We do not bother defining the FP status register and
314 there are no other registers.
316 Since $31 is always zero, we will use register number 31 as the
317 argument pointer. It will never appear in the generated code
318 because we will always be eliminating it in favor of the stack
319 pointer or hardware frame pointer.
321 Likewise, we use $f31 for the frame pointer, which will always
322 be eliminated in favor of the hardware frame pointer or the
323 stack pointer. */
325 #define FIRST_PSEUDO_REGISTER 64
327 /* 1 for registers that have pervasive standard uses
328 and are not available for the register allocator. */
330 #define FIXED_REGISTERS \
331 {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
332 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 1, 1, 1, \
333 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
334 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 1 }
336 /* 1 for registers not available across function calls.
337 These must include the FIXED_REGISTERS and also any
338 registers that can be used without being saved.
339 The latter must include the registers where values are returned
340 and the register where structure-value addresses are passed.
341 Aside from that, you can include as many other registers as you like. */
342 #define CALL_USED_REGISTERS \
343 {1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0, \
344 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 1, 1, 1, 1, 1, \
345 1, 1, 0, 0, 0, 0, 0, 0, 0, 0, 1, 1, 1, 1, 1, 1, \
346 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1 }
348 /* List the order in which to allocate registers. Each register must be
349 listed once, even those in FIXED_REGISTERS. */
351 #define REG_ALLOC_ORDER { \
352 1, 2, 3, 4, 5, 6, 7, 8, /* nonsaved integer registers */ \
353 22, 23, 24, 25, 28, /* likewise */ \
354 0, /* likewise, but return value */ \
355 21, 20, 19, 18, 17, 16, /* likewise, but input args */ \
356 27, /* likewise, but OSF procedure value */ \
358 42, 43, 44, 45, 46, 47, /* nonsaved floating-point registers */ \
359 54, 55, 56, 57, 58, 59, /* likewise */ \
360 60, 61, 62, /* likewise */ \
361 32, 33, /* likewise, but return values */ \
362 53, 52, 51, 50, 49, 48, /* likewise, but input args */ \
364 9, 10, 11, 12, 13, 14, /* saved integer registers */ \
365 26, /* return address */ \
366 15, /* hard frame pointer */ \
368 34, 35, 36, 37, 38, 39, /* saved floating-point registers */ \
369 40, 41, /* likewise */ \
371 29, 30, 31, 63 /* gp, sp, ap, sfp */ \
374 /* Return number of consecutive hard regs needed starting at reg REGNO
375 to hold something of mode MODE.
376 This is ordinarily the length in words of a value of mode MODE
377 but can be less for certain modes in special long registers. */
379 #define HARD_REGNO_NREGS(REGNO, MODE) \
380 CEIL (GET_MODE_SIZE (MODE), UNITS_PER_WORD)
382 /* Specify the registers used for certain standard purposes.
383 The values of these macros are register numbers. */
385 /* Alpha pc isn't overloaded on a register that the compiler knows about. */
386 /* #define PC_REGNUM */
388 /* Register to use for pushing function arguments. */
389 #define STACK_POINTER_REGNUM 30
391 /* Base register for access to local variables of the function. */
392 #define HARD_FRAME_POINTER_REGNUM 15
394 /* Base register for access to arguments of the function. */
395 #define ARG_POINTER_REGNUM 31
397 /* Base register for access to local variables of function. */
398 #define FRAME_POINTER_REGNUM 63
400 /* Register in which static-chain is passed to a function.
402 For the Alpha, this is based on an example; the calling sequence
403 doesn't seem to specify this. */
404 #define STATIC_CHAIN_REGNUM 1
406 /* The register number of the register used to address a table of
407 static data addresses in memory. */
408 #define PIC_OFFSET_TABLE_REGNUM 29
410 /* Define this macro if the register defined by `PIC_OFFSET_TABLE_REGNUM'
411 is clobbered by calls. */
412 /* ??? It is and it isn't. It's required to be valid for a given
413 function when the function returns. It isn't clobbered by
414 current_file functions. Moreover, we do not expose the ldgp
415 until after reload, so we're probably safe. */
416 /* #define PIC_OFFSET_TABLE_REG_CALL_CLOBBERED */
418 /* Define the classes of registers for register constraints in the
419 machine description. Also define ranges of constants.
421 One of the classes must always be named ALL_REGS and include all hard regs.
422 If there is more than one class, another class must be named NO_REGS
423 and contain no registers.
425 The name GENERAL_REGS must be the name of a class (or an alias for
426 another name such as ALL_REGS). This is the class of registers
427 that is allowed by "g" or "r" in a register constraint.
428 Also, registers outside this class are allocated only when
429 instructions express preferences for them.
431 The classes must be numbered in nondecreasing order; that is,
432 a larger-numbered class must never be contained completely
433 in a smaller-numbered class.
435 For any two classes, it is very desirable that there be another
436 class that represents their union. */
438 enum reg_class {
439 NO_REGS, R0_REG, R24_REG, R25_REG, R27_REG,
440 GENERAL_REGS, FLOAT_REGS, ALL_REGS,
441 LIM_REG_CLASSES
444 #define N_REG_CLASSES (int) LIM_REG_CLASSES
446 /* Give names of register classes as strings for dump file. */
448 #define REG_CLASS_NAMES \
449 {"NO_REGS", "R0_REG", "R24_REG", "R25_REG", "R27_REG", \
450 "GENERAL_REGS", "FLOAT_REGS", "ALL_REGS" }
452 /* Define which registers fit in which classes.
453 This is an initializer for a vector of HARD_REG_SET
454 of length N_REG_CLASSES. */
456 #define REG_CLASS_CONTENTS \
457 { {0x00000000, 0x00000000}, /* NO_REGS */ \
458 {0x00000001, 0x00000000}, /* R0_REG */ \
459 {0x01000000, 0x00000000}, /* R24_REG */ \
460 {0x02000000, 0x00000000}, /* R25_REG */ \
461 {0x08000000, 0x00000000}, /* R27_REG */ \
462 {0xffffffff, 0x80000000}, /* GENERAL_REGS */ \
463 {0x00000000, 0x7fffffff}, /* FLOAT_REGS */ \
464 {0xffffffff, 0xffffffff} }
466 /* The same information, inverted:
467 Return the class number of the smallest class containing
468 reg number REGNO. This could be a conditional expression
469 or could index an array. */
471 #define REGNO_REG_CLASS(REGNO) \
472 ((REGNO) == 0 ? R0_REG \
473 : (REGNO) == 24 ? R24_REG \
474 : (REGNO) == 25 ? R25_REG \
475 : (REGNO) == 27 ? R27_REG \
476 : IN_RANGE ((REGNO), 32, 62) ? FLOAT_REGS \
477 : GENERAL_REGS)
479 /* The class value for index registers, and the one for base regs. */
480 #define INDEX_REG_CLASS NO_REGS
481 #define BASE_REG_CLASS GENERAL_REGS
483 /* Given an rtx X being reloaded into a reg required to be
484 in class CLASS, return the class of reg to actually use.
485 In general this is just CLASS; but on some machines
486 in some cases it is preferable to use a more restrictive class. */
488 #define PREFERRED_RELOAD_CLASS alpha_preferred_reload_class
490 /* If we are copying between general and FP registers, we need a memory
491 location unless the FIX extension is available. */
493 #define SECONDARY_MEMORY_NEEDED(CLASS1,CLASS2,MODE) \
494 (! TARGET_FIX && (((CLASS1) == FLOAT_REGS && (CLASS2) != FLOAT_REGS) \
495 || ((CLASS2) == FLOAT_REGS && (CLASS1) != FLOAT_REGS)))
497 /* Specify the mode to be used for memory when a secondary memory
498 location is needed. If MODE is floating-point, use it. Otherwise,
499 widen to a word like the default. This is needed because we always
500 store integers in FP registers in quadword format. This whole
501 area is very tricky! */
502 #define SECONDARY_MEMORY_NEEDED_MODE(MODE) \
503 (GET_MODE_CLASS (MODE) == MODE_FLOAT ? (MODE) \
504 : GET_MODE_SIZE (MODE) >= 4 ? (MODE) \
505 : mode_for_size (BITS_PER_WORD, GET_MODE_CLASS (MODE), 0).require ())
507 /* Return the class of registers that cannot change mode from FROM to TO. */
509 #define CANNOT_CHANGE_MODE_CLASS(FROM, TO, CLASS) \
510 (GET_MODE_SIZE (FROM) != GET_MODE_SIZE (TO) \
511 ? reg_classes_intersect_p (FLOAT_REGS, CLASS) : 0)
513 /* Provide the cost of a branch. Exact meaning under development. */
514 #define BRANCH_COST(speed_p, predictable_p) 5
516 /* Stack layout; function entry, exit and calling. */
518 /* Define this if pushing a word on the stack
519 makes the stack pointer a smaller address. */
520 #define STACK_GROWS_DOWNWARD 1
522 /* Define this to nonzero if the nominal address of the stack frame
523 is at the high-address end of the local variables;
524 that is, each additional local variable allocated
525 goes at a more negative offset in the frame. */
526 /* #define FRAME_GROWS_DOWNWARD 0 */
528 /* Offset within stack frame to start allocating local variables at.
529 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
530 first local allocated. Otherwise, it is the offset to the BEGINNING
531 of the first local allocated. */
533 #define STARTING_FRAME_OFFSET 0
535 /* If we generate an insn to push BYTES bytes,
536 this says how many the stack pointer really advances by.
537 On Alpha, don't define this because there are no push insns. */
538 /* #define PUSH_ROUNDING(BYTES) */
540 /* Define this to be nonzero if stack checking is built into the ABI. */
541 #define STACK_CHECK_BUILTIN 1
543 /* Define this if the maximum size of all the outgoing args is to be
544 accumulated and pushed during the prologue. The amount can be
545 found in the variable crtl->outgoing_args_size. */
546 #define ACCUMULATE_OUTGOING_ARGS 1
548 /* Offset of first parameter from the argument pointer register value. */
550 #define FIRST_PARM_OFFSET(FNDECL) 0
552 /* Definitions for register eliminations.
554 We have two registers that can be eliminated on the Alpha. First, the
555 frame pointer register can often be eliminated in favor of the stack
556 pointer register. Secondly, the argument pointer register can always be
557 eliminated; it is replaced with either the stack or frame pointer. */
559 /* This is an array of structures. Each structure initializes one pair
560 of eliminable registers. The "from" register number is given first,
561 followed by "to". Eliminations of the same "from" register are listed
562 in order of preference. */
564 #define ELIMINABLE_REGS \
565 {{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
566 { ARG_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM}, \
567 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
568 { FRAME_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM}}
570 /* Round up to a multiple of 16 bytes. */
571 #define ALPHA_ROUND(X) ROUND_UP ((X), 16)
573 /* Define the offset between two registers, one to be eliminated, and the other
574 its replacement, at the start of a routine. */
575 #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
576 ((OFFSET) = alpha_initial_elimination_offset(FROM, TO))
578 /* Define this if stack space is still allocated for a parameter passed
579 in a register. */
580 /* #define REG_PARM_STACK_SPACE */
582 /* 1 if N is a possible register number for function argument passing.
583 On Alpha, these are $16-$21 and $f16-$f21. */
585 #define FUNCTION_ARG_REGNO_P(N) \
586 (IN_RANGE ((N), 16, 21) || ((N) >= 16 + 32 && (N) <= 21 + 32))
588 /* Define a data type for recording info about an argument list
589 during the scan of that argument list. This data type should
590 hold all necessary information about the function itself
591 and about the args processed so far, enough to enable macros
592 such as FUNCTION_ARG to determine where the next arg should go.
594 On Alpha, this is a single integer, which is a number of words
595 of arguments scanned so far.
596 Thus 6 or more means all following args should go on the stack. */
598 #define CUMULATIVE_ARGS int
600 /* Initialize a variable CUM of type CUMULATIVE_ARGS
601 for a call to a function whose data type is FNTYPE.
602 For a library call, FNTYPE is 0. */
604 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, INDIRECT, N_NAMED_ARGS) \
605 (CUM) = 0
607 /* Define intermediate macro to compute
608 the size (in registers) of an argument. */
610 #define ALPHA_ARG_SIZE(MODE, TYPE) \
611 ((MODE) == TFmode || (MODE) == TCmode ? 1 \
612 : CEIL (((MODE) == BLKmode \
613 ? int_size_in_bytes (TYPE) \
614 : GET_MODE_SIZE (MODE)), \
615 UNITS_PER_WORD))
617 /* Make (or fake) .linkage entry for function call.
618 IS_LOCAL is 0 if name is used in call, 1 if name is used in definition. */
620 /* This macro defines the start of an assembly comment. */
622 #define ASM_COMMENT_START " #"
624 /* This macro produces the initial definition of a function. */
626 #undef ASM_DECLARE_FUNCTION_NAME
627 #define ASM_DECLARE_FUNCTION_NAME(FILE,NAME,DECL) \
628 alpha_start_function(FILE,NAME,DECL);
630 /* This macro closes up a function definition for the assembler. */
632 #undef ASM_DECLARE_FUNCTION_SIZE
633 #define ASM_DECLARE_FUNCTION_SIZE(FILE,NAME,DECL) \
634 alpha_end_function(FILE,NAME,DECL)
636 /* Output any profiling code before the prologue. */
638 #define PROFILE_BEFORE_PROLOGUE 1
640 /* Never use profile counters. */
642 #define NO_PROFILE_COUNTERS 1
644 /* Output assembler code to FILE to increment profiler label # LABELNO
645 for profiling a function entry. Under OSF/1, profiling is enabled
646 by simply passing -pg to the assembler and linker. */
648 #define FUNCTION_PROFILER(FILE, LABELNO)
650 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
651 the stack pointer does not matter. The value is tested only in
652 functions that have frame pointers.
653 No definition is equivalent to always zero. */
655 #define EXIT_IGNORE_STACK 1
657 /* Define registers used by the epilogue and return instruction. */
659 #define EPILOGUE_USES(REGNO) ((REGNO) == 26)
661 /* Length in units of the trampoline for entering a nested function. */
663 #define TRAMPOLINE_SIZE 32
665 /* The alignment of a trampoline, in bits. */
667 #define TRAMPOLINE_ALIGNMENT 64
669 /* A C expression whose value is RTL representing the value of the return
670 address for the frame COUNT steps up from the current frame.
671 FRAMEADDR is the frame pointer of the COUNT frame, or the frame pointer of
672 the COUNT-1 frame if RETURN_ADDR_IN_PREVIOUS_FRAME is defined. */
674 #define RETURN_ADDR_RTX alpha_return_addr
676 /* Provide a definition of DWARF_FRAME_REGNUM here so that fallback unwinders
677 can use DWARF_ALT_FRAME_RETURN_COLUMN defined below. This is just the same
678 as the default definition in dwarf2out.c. */
679 #undef DWARF_FRAME_REGNUM
680 #define DWARF_FRAME_REGNUM(REG) DBX_REGISTER_NUMBER (REG)
682 /* Before the prologue, RA lives in $26. */
683 #define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, 26)
684 #define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (26)
685 #define DWARF_ALT_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (64)
686 #define DWARF_ZERO_REG 31
688 /* Describe how we implement __builtin_eh_return. */
689 #define EH_RETURN_DATA_REGNO(N) ((N) < 4 ? (N) + 16 : INVALID_REGNUM)
690 #define EH_RETURN_STACKADJ_RTX gen_rtx_REG (Pmode, 28)
691 #define EH_RETURN_HANDLER_RTX \
692 gen_rtx_MEM (Pmode, plus_constant (Pmode, stack_pointer_rtx, \
693 crtl->outgoing_args_size))
695 /* Addressing modes, and classification of registers for them. */
697 /* Macros to check register numbers against specific register classes. */
699 /* These assume that REGNO is a hard or pseudo reg number.
700 They give nonzero only if REGNO is a hard reg of the suitable class
701 or a pseudo reg currently allocated to a suitable hard reg.
702 Since they use reg_renumber, they are safe only once reg_renumber
703 has been allocated, which happens in reginfo.c during register
704 allocation. */
706 #define REGNO_OK_FOR_INDEX_P(REGNO) 0
707 #define REGNO_OK_FOR_BASE_P(REGNO) \
708 ((REGNO) < 32 || (unsigned) reg_renumber[REGNO] < 32 \
709 || (REGNO) == 63 || reg_renumber[REGNO] == 63)
711 /* Maximum number of registers that can appear in a valid memory address. */
712 #define MAX_REGS_PER_ADDRESS 1
714 /* Recognize any constant value that is a valid address. For the Alpha,
715 there are only constants none since we want to use LDA to load any
716 symbolic addresses into registers. */
718 #define CONSTANT_ADDRESS_P(X) \
719 (CONST_INT_P (X) \
720 && (unsigned HOST_WIDE_INT) (INTVAL (X) + 0x8000) < 0x10000)
722 /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
723 and check its validity for a certain class.
724 We have two alternate definitions for each of them.
725 The usual definition accepts all pseudo regs; the other rejects
726 them unless they have been allocated suitable hard regs.
727 The symbol REG_OK_STRICT causes the latter definition to be used.
729 Most source files want to accept pseudo regs in the hope that
730 they will get allocated to the class that the insn wants them to be in.
731 Source files for reload pass need to be strict.
732 After reload, it makes no difference, since pseudo regs have
733 been eliminated by then. */
735 /* Nonzero if X is a hard reg that can be used as an index
736 or if it is a pseudo reg. */
737 #define REG_OK_FOR_INDEX_P(X) 0
739 /* Nonzero if X is a hard reg that can be used as a base reg
740 or if it is a pseudo reg. */
741 #define NONSTRICT_REG_OK_FOR_BASE_P(X) \
742 (REGNO (X) < 32 || REGNO (X) == 63 || REGNO (X) >= FIRST_PSEUDO_REGISTER)
744 /* ??? Nonzero if X is the frame pointer, or some virtual register
745 that may eliminate to the frame pointer. These will be allowed to
746 have offsets greater than 32K. This is done because register
747 elimination offsets will change the hi/lo split, and if we split
748 before reload, we will require additional instructions. */
749 #define NONSTRICT_REG_OK_FP_BASE_P(X) \
750 (REGNO (X) == 31 || REGNO (X) == 63 \
751 || (REGNO (X) >= FIRST_PSEUDO_REGISTER \
752 && REGNO (X) < LAST_VIRTUAL_POINTER_REGISTER))
754 /* Nonzero if X is a hard reg that can be used as a base reg. */
755 #define STRICT_REG_OK_FOR_BASE_P(X) REGNO_OK_FOR_BASE_P (REGNO (X))
757 #ifdef REG_OK_STRICT
758 #define REG_OK_FOR_BASE_P(X) STRICT_REG_OK_FOR_BASE_P (X)
759 #else
760 #define REG_OK_FOR_BASE_P(X) NONSTRICT_REG_OK_FOR_BASE_P (X)
761 #endif
763 /* Try a machine-dependent way of reloading an illegitimate address
764 operand. If we find one, push the reload and jump to WIN. This
765 macro is used in only one place: `find_reloads_address' in reload.c. */
767 #define LEGITIMIZE_RELOAD_ADDRESS(X,MODE,OPNUM,TYPE,IND_L,WIN) \
768 do { \
769 rtx new_x = alpha_legitimize_reload_address (X, MODE, OPNUM, TYPE, IND_L); \
770 if (new_x) \
772 X = new_x; \
773 goto WIN; \
775 } while (0)
778 /* Specify the machine mode that this machine uses
779 for the index in the tablejump instruction. */
780 #define CASE_VECTOR_MODE SImode
782 /* Define as C expression which evaluates to nonzero if the tablejump
783 instruction expects the table to contain offsets from the address of the
784 table.
786 Do not define this if the table should contain absolute addresses.
787 On the Alpha, the table is really GP-relative, not relative to the PC
788 of the table, but we pretend that it is PC-relative; this should be OK,
789 but we should try to find some better way sometime. */
790 #define CASE_VECTOR_PC_RELATIVE 1
792 /* Define this as 1 if `char' should by default be signed; else as 0. */
793 #define DEFAULT_SIGNED_CHAR 1
795 /* Max number of bytes we can move to or from memory
796 in one reasonably fast instruction. */
798 #define MOVE_MAX 8
800 /* If a memory-to-memory move would take MOVE_RATIO or more simple
801 move-instruction pairs, we will do a movmem or libcall instead.
803 Without byte/word accesses, we want no more than four instructions;
804 with, several single byte accesses are better. */
806 #define MOVE_RATIO(speed) (TARGET_BWX ? 7 : 2)
808 /* Largest number of bytes of an object that can be placed in a register.
809 On the Alpha we have plenty of registers, so use TImode. */
810 #define MAX_FIXED_MODE_SIZE GET_MODE_BITSIZE (TImode)
812 /* Nonzero if access to memory by bytes is no faster than for words.
813 Also nonzero if doing byte operations (specifically shifts) in registers
814 is undesirable.
816 On the Alpha, we want to not use the byte operation and instead use
817 masking operations to access fields; these will save instructions. */
819 #define SLOW_BYTE_ACCESS 1
821 /* Define if operations between registers always perform the operation
822 on the full register even if a narrower mode is specified. */
823 #define WORD_REGISTER_OPERATIONS 1
825 /* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
826 will either zero-extend or sign-extend. The value of this macro should
827 be the code that says which one of the two operations is implicitly
828 done, UNKNOWN if none. */
829 #define LOAD_EXTEND_OP(MODE) ((MODE) == SImode ? SIGN_EXTEND : ZERO_EXTEND)
831 /* Define if loading short immediate values into registers sign extends. */
832 #define SHORT_IMMEDIATES_SIGN_EXTEND 1
834 /* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
835 is done just by pretending it is already truncated. */
836 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
838 /* The CIX ctlz and cttz instructions return 64 for zero. */
839 #define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) ((VALUE) = 64, \
840 TARGET_CIX ? 1 : 0)
841 #define CTZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) ((VALUE) = 64, \
842 TARGET_CIX ? 1 : 0)
844 /* Define the value returned by a floating-point comparison instruction. */
846 #define FLOAT_STORE_FLAG_VALUE(MODE) \
847 REAL_VALUE_ATOF ((TARGET_FLOAT_VAX ? "0.5" : "2.0"), (MODE))
849 /* Specify the machine mode that pointers have.
850 After generation of rtl, the compiler makes no further distinction
851 between pointers and any other objects of this machine mode. */
852 #define Pmode DImode
854 /* Mode of a function address in a call instruction (for indexing purposes). */
856 #define FUNCTION_MODE Pmode
858 /* Define this if addresses of constant functions
859 shouldn't be put through pseudo regs where they can be cse'd.
860 Desirable on machines where ordinary constants are expensive
861 but a CALL with constant address is cheap.
863 We define this on the Alpha so that gen_call and gen_call_value
864 get to see the SYMBOL_REF (for the hint field of the jsr). It will
865 then copy it into a register, thus actually letting the address be
866 cse'ed. */
868 #define NO_FUNCTION_CSE 1
870 /* Define this to be nonzero if shift instructions ignore all but the low-order
871 few bits. */
872 #define SHIFT_COUNT_TRUNCATED 1
874 /* Control the assembler format that we output. */
876 /* Output to assembler file text saying following lines
877 may contain character constants, extra white space, comments, etc. */
878 #define ASM_APP_ON (TARGET_EXPLICIT_RELOCS ? "\t.set\tmacro\n" : "")
880 /* Output to assembler file text saying following lines
881 no longer contain unusual constructs. */
882 #define ASM_APP_OFF (TARGET_EXPLICIT_RELOCS ? "\t.set\tnomacro\n" : "")
884 #define TEXT_SECTION_ASM_OP "\t.text"
886 /* Output before writable data. */
888 #define DATA_SECTION_ASM_OP "\t.data"
890 /* How to refer to registers in assembler output.
891 This sequence is indexed by compiler's hard-register-number (see above). */
893 #define REGISTER_NAMES \
894 {"$0", "$1", "$2", "$3", "$4", "$5", "$6", "$7", "$8", \
895 "$9", "$10", "$11", "$12", "$13", "$14", "$15", \
896 "$16", "$17", "$18", "$19", "$20", "$21", "$22", "$23", \
897 "$24", "$25", "$26", "$27", "$28", "$29", "$30", "AP", \
898 "$f0", "$f1", "$f2", "$f3", "$f4", "$f5", "$f6", "$f7", "$f8", \
899 "$f9", "$f10", "$f11", "$f12", "$f13", "$f14", "$f15", \
900 "$f16", "$f17", "$f18", "$f19", "$f20", "$f21", "$f22", "$f23",\
901 "$f24", "$f25", "$f26", "$f27", "$f28", "$f29", "$f30", "FP"}
903 /* Strip name encoding when emitting labels. */
905 #define ASM_OUTPUT_LABELREF(STREAM, NAME) \
906 do { \
907 const char *name_ = NAME; \
908 if (*name_ == '@' || *name_ == '%') \
909 name_ += 2; \
910 if (*name_ == '*') \
911 name_++; \
912 else \
913 fputs (user_label_prefix, STREAM); \
914 fputs (name_, STREAM); \
915 } while (0)
917 /* Globalizing directive for a label. */
918 #define GLOBAL_ASM_OP "\t.globl "
920 /* Use dollar signs rather than periods in special g++ assembler names. */
922 #undef NO_DOLLAR_IN_LABEL
924 /* This is how to store into the string LABEL
925 the symbol_ref name of an internal numbered label where
926 PREFIX is the class of label and NUM is the number within the class.
927 This is suitable for output with `assemble_name'. */
929 #undef ASM_GENERATE_INTERNAL_LABEL
930 #define ASM_GENERATE_INTERNAL_LABEL(LABEL,PREFIX,NUM) \
931 sprintf ((LABEL), "*$%s%ld", (PREFIX), (long)(NUM))
933 /* This is how to output an element of a case-vector that is relative. */
935 #define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, BODY, VALUE, REL) \
936 fprintf (FILE, "\t.gprel32 $L%d\n", (VALUE))
938 /* If we use NM, pass -g to it so it only lists globals. */
939 #define NM_FLAGS "-pg"
941 /* Definitions for debugging. */
943 /* Correct the offset of automatic variables and arguments. Note that
944 the Alpha debug format wants all automatic variables and arguments
945 to be in terms of two different offsets from the virtual frame pointer,
946 which is the stack pointer before any adjustment in the function.
947 The offset for the argument pointer is fixed for the native compiler,
948 it is either zero (for the no arguments case) or large enough to hold
949 all argument registers.
950 The offset for the auto pointer is the fourth argument to the .frame
951 directive (local_offset).
952 To stay compatible with the native tools we use the same offsets
953 from the virtual frame pointer and adjust the debugger arg/auto offsets
954 accordingly. These debugger offsets are set up in output_prolog. */
956 extern long alpha_arg_offset;
957 extern long alpha_auto_offset;
958 #define DEBUGGER_AUTO_OFFSET(X) \
959 ((GET_CODE (X) == PLUS ? INTVAL (XEXP (X, 1)) : 0) + alpha_auto_offset)
960 #define DEBUGGER_ARG_OFFSET(OFFSET, X) (OFFSET + alpha_arg_offset)
962 #define ASM_OUTPUT_SOURCE_FILENAME(STREAM, NAME) \
963 alpha_output_filename (STREAM, NAME)
965 /* By default, turn on GDB extensions. */
966 #define DEFAULT_GDB_EXTENSIONS 1
968 /* The system headers under Alpha systems are generally C++-aware. */
969 #define NO_IMPLICIT_EXTERN_C
971 #define TARGET_SUPPORTS_WIDE_INT 1