Daily bump.
[official-gcc.git] / gcc / ira-int.h
bloba7c0f40b53bc0cebd6f7647f527e0a221d78aaa6
1 /* Integrated Register Allocator (IRA) intercommunication header file.
2 Copyright (C) 2006-2015 Free Software Foundation, Inc.
3 Contributed by Vladimir Makarov <vmakarov@redhat.com>.
5 This file is part of GCC.
7 GCC is free software; you can redistribute it and/or modify it under
8 the terms of the GNU General Public License as published by the Free
9 Software Foundation; either version 3, or (at your option) any later
10 version.
12 GCC is distributed in the hope that it will be useful, but WITHOUT ANY
13 WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15 for more details.
17 You should have received a copy of the GNU General Public License
18 along with GCC; see the file COPYING3. If not see
19 <http://www.gnu.org/licenses/>. */
21 #ifndef GCC_IRA_INT_H
22 #define GCC_IRA_INT_H
24 /* To provide consistency in naming, all IRA external variables,
25 functions, common typedefs start with prefix ira_. */
27 #ifdef ENABLE_CHECKING
28 #define ENABLE_IRA_CHECKING
29 #endif
31 #ifdef ENABLE_IRA_CHECKING
32 #define ira_assert(c) gcc_assert (c)
33 #else
34 /* Always define and include C, so that warnings for empty body in an
35 'if' statement and unused variable do not occur. */
36 #define ira_assert(c) ((void)(0 && (c)))
37 #endif
39 /* Compute register frequency from edge frequency FREQ. It is
40 analogous to REG_FREQ_FROM_BB. When optimizing for size, or
41 profile driven feedback is available and the function is never
42 executed, frequency is always equivalent. Otherwise rescale the
43 edge frequency. */
44 #define REG_FREQ_FROM_EDGE_FREQ(freq) \
45 (optimize_function_for_size_p (cfun) \
46 ? REG_FREQ_MAX : (freq * REG_FREQ_MAX / BB_FREQ_MAX) \
47 ? (freq * REG_FREQ_MAX / BB_FREQ_MAX) : 1)
49 /* A modified value of flag `-fira-verbose' used internally. */
50 extern int internal_flag_ira_verbose;
52 /* Dump file of the allocator if it is not NULL. */
53 extern FILE *ira_dump_file;
55 /* Typedefs for pointers to allocno live range, allocno, and copy of
56 allocnos. */
57 typedef struct live_range *live_range_t;
58 typedef struct ira_allocno *ira_allocno_t;
59 typedef struct ira_allocno_pref *ira_pref_t;
60 typedef struct ira_allocno_copy *ira_copy_t;
61 typedef struct ira_object *ira_object_t;
63 /* Definition of vector of allocnos and copies. */
65 /* Typedef for pointer to the subsequent structure. */
66 typedef struct ira_loop_tree_node *ira_loop_tree_node_t;
68 typedef unsigned short move_table[N_REG_CLASSES];
70 /* In general case, IRA is a regional allocator. The regions are
71 nested and form a tree. Currently regions are natural loops. The
72 following structure describes loop tree node (representing basic
73 block or loop). We need such tree because the loop tree from
74 cfgloop.h is not convenient for the optimization: basic blocks are
75 not a part of the tree from cfgloop.h. We also use the nodes for
76 storing additional information about basic blocks/loops for the
77 register allocation purposes. */
78 struct ira_loop_tree_node
80 /* The node represents basic block if children == NULL. */
81 basic_block bb; /* NULL for loop. */
82 /* NULL for BB or for loop tree root if we did not build CFG loop tree. */
83 struct loop *loop;
84 /* NEXT/SUBLOOP_NEXT is the next node/loop-node of the same parent.
85 SUBLOOP_NEXT is always NULL for BBs. */
86 ira_loop_tree_node_t subloop_next, next;
87 /* CHILDREN/SUBLOOPS is the first node/loop-node immediately inside
88 the node. They are NULL for BBs. */
89 ira_loop_tree_node_t subloops, children;
90 /* The node immediately containing given node. */
91 ira_loop_tree_node_t parent;
93 /* Loop level in range [0, ira_loop_tree_height). */
94 int level;
96 /* All the following members are defined only for nodes representing
97 loops. */
99 /* The loop number from CFG loop tree. The root number is 0. */
100 int loop_num;
102 /* True if the loop was marked for removal from the register
103 allocation. */
104 bool to_remove_p;
106 /* Allocnos in the loop corresponding to their regnos. If it is
107 NULL the loop does not form a separate register allocation region
108 (e.g. because it has abnormal enter/exit edges and we can not put
109 code for register shuffling on the edges if a different
110 allocation is used for a pseudo-register on different sides of
111 the edges). Caps are not in the map (remember we can have more
112 one cap with the same regno in a region). */
113 ira_allocno_t *regno_allocno_map;
115 /* True if there is an entry to given loop not from its parent (or
116 grandparent) basic block. For example, it is possible for two
117 adjacent loops inside another loop. */
118 bool entered_from_non_parent_p;
120 /* Maximal register pressure inside loop for given register class
121 (defined only for the pressure classes). */
122 int reg_pressure[N_REG_CLASSES];
124 /* Numbers of allocnos referred or living in the loop node (except
125 for its subloops). */
126 bitmap all_allocnos;
128 /* Numbers of allocnos living at the loop borders. */
129 bitmap border_allocnos;
131 /* Regnos of pseudos modified in the loop node (including its
132 subloops). */
133 bitmap modified_regnos;
135 /* Numbers of copies referred in the corresponding loop. */
136 bitmap local_copies;
139 /* The root of the loop tree corresponding to the all function. */
140 extern ira_loop_tree_node_t ira_loop_tree_root;
142 /* Height of the loop tree. */
143 extern int ira_loop_tree_height;
145 /* All nodes representing basic blocks are referred through the
146 following array. We can not use basic block member `aux' for this
147 because it is used for insertion of insns on edges. */
148 extern ira_loop_tree_node_t ira_bb_nodes;
150 /* Two access macros to the nodes representing basic blocks. */
151 #if defined ENABLE_IRA_CHECKING && (GCC_VERSION >= 2007)
152 #define IRA_BB_NODE_BY_INDEX(index) __extension__ \
153 (({ ira_loop_tree_node_t _node = (&ira_bb_nodes[index]); \
154 if (_node->children != NULL || _node->loop != NULL || _node->bb == NULL)\
156 fprintf (stderr, \
157 "\n%s: %d: error in %s: it is not a block node\n", \
158 __FILE__, __LINE__, __FUNCTION__); \
159 gcc_unreachable (); \
161 _node; }))
162 #else
163 #define IRA_BB_NODE_BY_INDEX(index) (&ira_bb_nodes[index])
164 #endif
166 #define IRA_BB_NODE(bb) IRA_BB_NODE_BY_INDEX ((bb)->index)
168 /* All nodes representing loops are referred through the following
169 array. */
170 extern ira_loop_tree_node_t ira_loop_nodes;
172 /* Two access macros to the nodes representing loops. */
173 #if defined ENABLE_IRA_CHECKING && (GCC_VERSION >= 2007)
174 #define IRA_LOOP_NODE_BY_INDEX(index) __extension__ \
175 (({ ira_loop_tree_node_t const _node = (&ira_loop_nodes[index]); \
176 if (_node->children == NULL || _node->bb != NULL \
177 || (_node->loop == NULL && current_loops != NULL)) \
179 fprintf (stderr, \
180 "\n%s: %d: error in %s: it is not a loop node\n", \
181 __FILE__, __LINE__, __FUNCTION__); \
182 gcc_unreachable (); \
184 _node; }))
185 #else
186 #define IRA_LOOP_NODE_BY_INDEX(index) (&ira_loop_nodes[index])
187 #endif
189 #define IRA_LOOP_NODE(loop) IRA_LOOP_NODE_BY_INDEX ((loop)->num)
192 /* The structure describes program points where a given allocno lives.
193 If the live ranges of two allocnos are intersected, the allocnos
194 are in conflict. */
195 struct live_range
197 /* Object whose live range is described by given structure. */
198 ira_object_t object;
199 /* Program point range. */
200 int start, finish;
201 /* Next structure describing program points where the allocno
202 lives. */
203 live_range_t next;
204 /* Pointer to structures with the same start/finish. */
205 live_range_t start_next, finish_next;
208 /* Program points are enumerated by numbers from range
209 0..IRA_MAX_POINT-1. There are approximately two times more program
210 points than insns. Program points are places in the program where
211 liveness info can be changed. In most general case (there are more
212 complicated cases too) some program points correspond to places
213 where input operand dies and other ones correspond to places where
214 output operands are born. */
215 extern int ira_max_point;
217 /* Arrays of size IRA_MAX_POINT mapping a program point to the allocno
218 live ranges with given start/finish point. */
219 extern live_range_t *ira_start_point_ranges, *ira_finish_point_ranges;
221 /* A structure representing conflict information for an allocno
222 (or one of its subwords). */
223 struct ira_object
225 /* The allocno associated with this record. */
226 ira_allocno_t allocno;
227 /* Vector of accumulated conflicting conflict_redords with NULL end
228 marker (if OBJECT_CONFLICT_VEC_P is true) or conflict bit vector
229 otherwise. */
230 void *conflicts_array;
231 /* Pointer to structures describing at what program point the
232 object lives. We always maintain the list in such way that *the
233 ranges in the list are not intersected and ordered by decreasing
234 their program points*. */
235 live_range_t live_ranges;
236 /* The subword within ALLOCNO which is represented by this object.
237 Zero means the lowest-order subword (or the entire allocno in case
238 it is not being tracked in subwords). */
239 int subword;
240 /* Allocated size of the conflicts array. */
241 unsigned int conflicts_array_size;
242 /* A unique number for every instance of this structure, which is used
243 to represent it in conflict bit vectors. */
244 int id;
245 /* Before building conflicts, MIN and MAX are initialized to
246 correspondingly minimal and maximal points of the accumulated
247 live ranges. Afterwards, they hold the minimal and maximal ids
248 of other ira_objects that this one can conflict with. */
249 int min, max;
250 /* Initial and accumulated hard registers conflicting with this
251 object and as a consequences can not be assigned to the allocno.
252 All non-allocatable hard regs and hard regs of register classes
253 different from given allocno one are included in the sets. */
254 HARD_REG_SET conflict_hard_regs, total_conflict_hard_regs;
255 /* Number of accumulated conflicts in the vector of conflicting
256 objects. */
257 int num_accumulated_conflicts;
258 /* TRUE if conflicts are represented by a vector of pointers to
259 ira_object structures. Otherwise, we use a bit vector indexed
260 by conflict ID numbers. */
261 unsigned int conflict_vec_p : 1;
264 /* A structure representing an allocno (allocation entity). Allocno
265 represents a pseudo-register in an allocation region. If
266 pseudo-register does not live in a region but it lives in the
267 nested regions, it is represented in the region by special allocno
268 called *cap*. There may be more one cap representing the same
269 pseudo-register in region. It means that the corresponding
270 pseudo-register lives in more one non-intersected subregion. */
271 struct ira_allocno
273 /* The allocno order number starting with 0. Each allocno has an
274 unique number and the number is never changed for the
275 allocno. */
276 int num;
277 /* Regno for allocno or cap. */
278 int regno;
279 /* Mode of the allocno which is the mode of the corresponding
280 pseudo-register. */
281 ENUM_BITFIELD (machine_mode) mode : 8;
282 /* Widest mode of the allocno which in at least one case could be
283 for paradoxical subregs where wmode > mode. */
284 ENUM_BITFIELD (machine_mode) wmode : 8;
285 /* Register class which should be used for allocation for given
286 allocno. NO_REGS means that we should use memory. */
287 ENUM_BITFIELD (reg_class) aclass : 16;
288 /* During the reload, value TRUE means that we should not reassign a
289 hard register to the allocno got memory earlier. It is set up
290 when we removed memory-memory move insn before each iteration of
291 the reload. */
292 unsigned int dont_reassign_p : 1;
293 #ifdef STACK_REGS
294 /* Set to TRUE if allocno can't be assigned to the stack hard
295 register correspondingly in this region and area including the
296 region and all its subregions recursively. */
297 unsigned int no_stack_reg_p : 1, total_no_stack_reg_p : 1;
298 #endif
299 /* TRUE value means that there is no sense to spill the allocno
300 during coloring because the spill will result in additional
301 reloads in reload pass. */
302 unsigned int bad_spill_p : 1;
303 /* TRUE if a hard register or memory has been assigned to the
304 allocno. */
305 unsigned int assigned_p : 1;
306 /* TRUE if conflicts for given allocno are represented by vector of
307 pointers to the conflicting allocnos. Otherwise, we use a bit
308 vector where a bit with given index represents allocno with the
309 same number. */
310 unsigned int conflict_vec_p : 1;
311 /* Hard register assigned to given allocno. Negative value means
312 that memory was allocated to the allocno. During the reload,
313 spilled allocno has value equal to the corresponding stack slot
314 number (0, ...) - 2. Value -1 is used for allocnos spilled by the
315 reload (at this point pseudo-register has only one allocno) which
316 did not get stack slot yet. */
317 signed int hard_regno : 16;
318 /* Allocnos with the same regno are linked by the following member.
319 Allocnos corresponding to inner loops are first in the list (it
320 corresponds to depth-first traverse of the loops). */
321 ira_allocno_t next_regno_allocno;
322 /* There may be different allocnos with the same regno in different
323 regions. Allocnos are bound to the corresponding loop tree node.
324 Pseudo-register may have only one regular allocno with given loop
325 tree node but more than one cap (see comments above). */
326 ira_loop_tree_node_t loop_tree_node;
327 /* Accumulated usage references of the allocno. Here and below,
328 word 'accumulated' means info for given region and all nested
329 subregions. In this case, 'accumulated' means sum of references
330 of the corresponding pseudo-register in this region and in all
331 nested subregions recursively. */
332 int nrefs;
333 /* Accumulated frequency of usage of the allocno. */
334 int freq;
335 /* Minimal accumulated and updated costs of usage register of the
336 allocno class. */
337 int class_cost, updated_class_cost;
338 /* Minimal accumulated, and updated costs of memory for the allocno.
339 At the allocation start, the original and updated costs are
340 equal. The updated cost may be changed after finishing
341 allocation in a region and starting allocation in a subregion.
342 The change reflects the cost of spill/restore code on the
343 subregion border if we assign memory to the pseudo in the
344 subregion. */
345 int memory_cost, updated_memory_cost;
346 /* Accumulated number of points where the allocno lives and there is
347 excess pressure for its class. Excess pressure for a register
348 class at some point means that there are more allocnos of given
349 register class living at the point than number of hard-registers
350 of the class available for the allocation. */
351 int excess_pressure_points_num;
352 /* Allocno hard reg preferences. */
353 ira_pref_t allocno_prefs;
354 /* Copies to other non-conflicting allocnos. The copies can
355 represent move insn or potential move insn usually because of two
356 operand insn constraints. */
357 ira_copy_t allocno_copies;
358 /* It is a allocno (cap) representing given allocno on upper loop tree
359 level. */
360 ira_allocno_t cap;
361 /* It is a link to allocno (cap) on lower loop level represented by
362 given cap. Null if given allocno is not a cap. */
363 ira_allocno_t cap_member;
364 /* The number of objects tracked in the following array. */
365 int num_objects;
366 /* An array of structures describing conflict information and live
367 ranges for each object associated with the allocno. There may be
368 more than one such object in cases where the allocno represents a
369 multi-word register. */
370 ira_object_t objects[2];
371 /* Accumulated frequency of calls which given allocno
372 intersects. */
373 int call_freq;
374 /* Accumulated number of the intersected calls. */
375 int calls_crossed_num;
376 /* The number of calls across which it is live, but which should not
377 affect register preferences. */
378 int cheap_calls_crossed_num;
379 /* Registers clobbered by intersected calls. */
380 HARD_REG_SET crossed_calls_clobbered_regs;
381 /* Array of usage costs (accumulated and the one updated during
382 coloring) for each hard register of the allocno class. The
383 member value can be NULL if all costs are the same and equal to
384 CLASS_COST. For example, the costs of two different hard
385 registers can be different if one hard register is callee-saved
386 and another one is callee-used and the allocno lives through
387 calls. Another example can be case when for some insn the
388 corresponding pseudo-register value should be put in specific
389 register class (e.g. AREG for x86) which is a strict subset of
390 the allocno class (GENERAL_REGS for x86). We have updated costs
391 to reflect the situation when the usage cost of a hard register
392 is decreased because the allocno is connected to another allocno
393 by a copy and the another allocno has been assigned to the hard
394 register. */
395 int *hard_reg_costs, *updated_hard_reg_costs;
396 /* Array of decreasing costs (accumulated and the one updated during
397 coloring) for allocnos conflicting with given allocno for hard
398 regno of the allocno class. The member value can be NULL if all
399 costs are the same. These costs are used to reflect preferences
400 of other allocnos not assigned yet during assigning to given
401 allocno. */
402 int *conflict_hard_reg_costs, *updated_conflict_hard_reg_costs;
403 /* Different additional data. It is used to decrease size of
404 allocno data footprint. */
405 void *add_data;
409 /* All members of the allocno structures should be accessed only
410 through the following macros. */
411 #define ALLOCNO_NUM(A) ((A)->num)
412 #define ALLOCNO_REGNO(A) ((A)->regno)
413 #define ALLOCNO_REG(A) ((A)->reg)
414 #define ALLOCNO_NEXT_REGNO_ALLOCNO(A) ((A)->next_regno_allocno)
415 #define ALLOCNO_LOOP_TREE_NODE(A) ((A)->loop_tree_node)
416 #define ALLOCNO_CAP(A) ((A)->cap)
417 #define ALLOCNO_CAP_MEMBER(A) ((A)->cap_member)
418 #define ALLOCNO_NREFS(A) ((A)->nrefs)
419 #define ALLOCNO_FREQ(A) ((A)->freq)
420 #define ALLOCNO_HARD_REGNO(A) ((A)->hard_regno)
421 #define ALLOCNO_CALL_FREQ(A) ((A)->call_freq)
422 #define ALLOCNO_CALLS_CROSSED_NUM(A) ((A)->calls_crossed_num)
423 #define ALLOCNO_CHEAP_CALLS_CROSSED_NUM(A) ((A)->cheap_calls_crossed_num)
424 #define ALLOCNO_CROSSED_CALLS_CLOBBERED_REGS(A) \
425 ((A)->crossed_calls_clobbered_regs)
426 #define ALLOCNO_MEM_OPTIMIZED_DEST(A) ((A)->mem_optimized_dest)
427 #define ALLOCNO_MEM_OPTIMIZED_DEST_P(A) ((A)->mem_optimized_dest_p)
428 #define ALLOCNO_SOMEWHERE_RENAMED_P(A) ((A)->somewhere_renamed_p)
429 #define ALLOCNO_CHILD_RENAMED_P(A) ((A)->child_renamed_p)
430 #define ALLOCNO_DONT_REASSIGN_P(A) ((A)->dont_reassign_p)
431 #ifdef STACK_REGS
432 #define ALLOCNO_NO_STACK_REG_P(A) ((A)->no_stack_reg_p)
433 #define ALLOCNO_TOTAL_NO_STACK_REG_P(A) ((A)->total_no_stack_reg_p)
434 #endif
435 #define ALLOCNO_BAD_SPILL_P(A) ((A)->bad_spill_p)
436 #define ALLOCNO_ASSIGNED_P(A) ((A)->assigned_p)
437 #define ALLOCNO_MODE(A) ((A)->mode)
438 #define ALLOCNO_WMODE(A) ((A)->wmode)
439 #define ALLOCNO_PREFS(A) ((A)->allocno_prefs)
440 #define ALLOCNO_COPIES(A) ((A)->allocno_copies)
441 #define ALLOCNO_HARD_REG_COSTS(A) ((A)->hard_reg_costs)
442 #define ALLOCNO_UPDATED_HARD_REG_COSTS(A) ((A)->updated_hard_reg_costs)
443 #define ALLOCNO_CONFLICT_HARD_REG_COSTS(A) \
444 ((A)->conflict_hard_reg_costs)
445 #define ALLOCNO_UPDATED_CONFLICT_HARD_REG_COSTS(A) \
446 ((A)->updated_conflict_hard_reg_costs)
447 #define ALLOCNO_CLASS(A) ((A)->aclass)
448 #define ALLOCNO_CLASS_COST(A) ((A)->class_cost)
449 #define ALLOCNO_UPDATED_CLASS_COST(A) ((A)->updated_class_cost)
450 #define ALLOCNO_MEMORY_COST(A) ((A)->memory_cost)
451 #define ALLOCNO_UPDATED_MEMORY_COST(A) ((A)->updated_memory_cost)
452 #define ALLOCNO_EXCESS_PRESSURE_POINTS_NUM(A) \
453 ((A)->excess_pressure_points_num)
454 #define ALLOCNO_OBJECT(A,N) ((A)->objects[N])
455 #define ALLOCNO_NUM_OBJECTS(A) ((A)->num_objects)
456 #define ALLOCNO_ADD_DATA(A) ((A)->add_data)
458 /* Typedef for pointer to the subsequent structure. */
459 typedef struct ira_emit_data *ira_emit_data_t;
461 /* Allocno bound data used for emit pseudo live range split insns and
462 to flattening IR. */
463 struct ira_emit_data
465 /* TRUE if the allocno assigned to memory was a destination of
466 removed move (see ira-emit.c) at loop exit because the value of
467 the corresponding pseudo-register is not changed inside the
468 loop. */
469 unsigned int mem_optimized_dest_p : 1;
470 /* TRUE if the corresponding pseudo-register has disjoint live
471 ranges and the other allocnos of the pseudo-register except this
472 one changed REG. */
473 unsigned int somewhere_renamed_p : 1;
474 /* TRUE if allocno with the same REGNO in a subregion has been
475 renamed, in other words, got a new pseudo-register. */
476 unsigned int child_renamed_p : 1;
477 /* Final rtx representation of the allocno. */
478 rtx reg;
479 /* Non NULL if we remove restoring value from given allocno to
480 MEM_OPTIMIZED_DEST at loop exit (see ira-emit.c) because the
481 allocno value is not changed inside the loop. */
482 ira_allocno_t mem_optimized_dest;
485 #define ALLOCNO_EMIT_DATA(a) ((ira_emit_data_t) ALLOCNO_ADD_DATA (a))
487 /* Data used to emit live range split insns and to flattening IR. */
488 extern ira_emit_data_t ira_allocno_emit_data;
490 /* Abbreviation for frequent emit data access. */
491 static inline rtx
492 allocno_emit_reg (ira_allocno_t a)
494 return ALLOCNO_EMIT_DATA (a)->reg;
497 #define OBJECT_ALLOCNO(O) ((O)->allocno)
498 #define OBJECT_SUBWORD(O) ((O)->subword)
499 #define OBJECT_CONFLICT_ARRAY(O) ((O)->conflicts_array)
500 #define OBJECT_CONFLICT_VEC(O) ((ira_object_t *)(O)->conflicts_array)
501 #define OBJECT_CONFLICT_BITVEC(O) ((IRA_INT_TYPE *)(O)->conflicts_array)
502 #define OBJECT_CONFLICT_ARRAY_SIZE(O) ((O)->conflicts_array_size)
503 #define OBJECT_CONFLICT_VEC_P(O) ((O)->conflict_vec_p)
504 #define OBJECT_NUM_CONFLICTS(O) ((O)->num_accumulated_conflicts)
505 #define OBJECT_CONFLICT_HARD_REGS(O) ((O)->conflict_hard_regs)
506 #define OBJECT_TOTAL_CONFLICT_HARD_REGS(O) ((O)->total_conflict_hard_regs)
507 #define OBJECT_MIN(O) ((O)->min)
508 #define OBJECT_MAX(O) ((O)->max)
509 #define OBJECT_CONFLICT_ID(O) ((O)->id)
510 #define OBJECT_LIVE_RANGES(O) ((O)->live_ranges)
512 /* Map regno -> allocnos with given regno (see comments for
513 allocno member `next_regno_allocno'). */
514 extern ira_allocno_t *ira_regno_allocno_map;
516 /* Array of references to all allocnos. The order number of the
517 allocno corresponds to the index in the array. Removed allocnos
518 have NULL element value. */
519 extern ira_allocno_t *ira_allocnos;
521 /* The size of the previous array. */
522 extern int ira_allocnos_num;
524 /* Map a conflict id to its corresponding ira_object structure. */
525 extern ira_object_t *ira_object_id_map;
527 /* The size of the previous array. */
528 extern int ira_objects_num;
530 /* The following structure represents a hard register preference of
531 allocno. The preference represent move insns or potential move
532 insns usually because of two operand insn constraints. One move
533 operand is a hard register. */
534 struct ira_allocno_pref
536 /* The unique order number of the preference node starting with 0. */
537 int num;
538 /* Preferred hard register. */
539 int hard_regno;
540 /* Accumulated execution frequency of insns from which the
541 preference created. */
542 int freq;
543 /* Given allocno. */
544 ira_allocno_t allocno;
545 /* All preferences with the same allocno are linked by the following
546 member. */
547 ira_pref_t next_pref;
550 /* Array of references to all allocno preferences. The order number
551 of the preference corresponds to the index in the array. */
552 extern ira_pref_t *ira_prefs;
554 /* Size of the previous array. */
555 extern int ira_prefs_num;
557 /* The following structure represents a copy of two allocnos. The
558 copies represent move insns or potential move insns usually because
559 of two operand insn constraints. To remove register shuffle, we
560 also create copies between allocno which is output of an insn and
561 allocno becoming dead in the insn. */
562 struct ira_allocno_copy
564 /* The unique order number of the copy node starting with 0. */
565 int num;
566 /* Allocnos connected by the copy. The first allocno should have
567 smaller order number than the second one. */
568 ira_allocno_t first, second;
569 /* Execution frequency of the copy. */
570 int freq;
571 bool constraint_p;
572 /* It is a move insn which is an origin of the copy. The member
573 value for the copy representing two operand insn constraints or
574 for the copy created to remove register shuffle is NULL. In last
575 case the copy frequency is smaller than the corresponding insn
576 execution frequency. */
577 rtx_insn *insn;
578 /* All copies with the same allocno as FIRST are linked by the two
579 following members. */
580 ira_copy_t prev_first_allocno_copy, next_first_allocno_copy;
581 /* All copies with the same allocno as SECOND are linked by the two
582 following members. */
583 ira_copy_t prev_second_allocno_copy, next_second_allocno_copy;
584 /* Region from which given copy is originated. */
585 ira_loop_tree_node_t loop_tree_node;
588 /* Array of references to all copies. The order number of the copy
589 corresponds to the index in the array. Removed copies have NULL
590 element value. */
591 extern ira_copy_t *ira_copies;
593 /* Size of the previous array. */
594 extern int ira_copies_num;
596 /* The following structure describes a stack slot used for spilled
597 pseudo-registers. */
598 struct ira_spilled_reg_stack_slot
600 /* pseudo-registers assigned to the stack slot. */
601 bitmap_head spilled_regs;
602 /* RTL representation of the stack slot. */
603 rtx mem;
604 /* Size of the stack slot. */
605 unsigned int width;
608 /* The number of elements in the following array. */
609 extern int ira_spilled_reg_stack_slots_num;
611 /* The following array contains info about spilled pseudo-registers
612 stack slots used in current function so far. */
613 extern struct ira_spilled_reg_stack_slot *ira_spilled_reg_stack_slots;
615 /* Correspondingly overall cost of the allocation, cost of the
616 allocnos assigned to hard-registers, cost of the allocnos assigned
617 to memory, cost of loads, stores and register move insns generated
618 for pseudo-register live range splitting (see ira-emit.c). */
619 extern int64_t ira_overall_cost;
620 extern int64_t ira_reg_cost, ira_mem_cost;
621 extern int64_t ira_load_cost, ira_store_cost, ira_shuffle_cost;
622 extern int ira_move_loops_num, ira_additional_jumps_num;
625 /* This page contains a bitset implementation called 'min/max sets' used to
626 record conflicts in IRA.
627 They are named min/maxs set since we keep track of a minimum and a maximum
628 bit number for each set representing the bounds of valid elements. Otherwise,
629 the implementation resembles sbitmaps in that we store an array of integers
630 whose bits directly represent the members of the set. */
632 /* The type used as elements in the array, and the number of bits in
633 this type. */
635 #define IRA_INT_BITS HOST_BITS_PER_WIDE_INT
636 #define IRA_INT_TYPE HOST_WIDE_INT
638 /* Set, clear or test bit number I in R, a bit vector of elements with
639 minimal index and maximal index equal correspondingly to MIN and
640 MAX. */
641 #if defined ENABLE_IRA_CHECKING && (GCC_VERSION >= 2007)
643 #define SET_MINMAX_SET_BIT(R, I, MIN, MAX) __extension__ \
644 (({ int _min = (MIN), _max = (MAX), _i = (I); \
645 if (_i < _min || _i > _max) \
647 fprintf (stderr, \
648 "\n%s: %d: error in %s: %d not in range [%d,%d]\n", \
649 __FILE__, __LINE__, __FUNCTION__, _i, _min, _max); \
650 gcc_unreachable (); \
652 ((R)[(unsigned) (_i - _min) / IRA_INT_BITS] \
653 |= ((IRA_INT_TYPE) 1 << ((unsigned) (_i - _min) % IRA_INT_BITS))); }))
656 #define CLEAR_MINMAX_SET_BIT(R, I, MIN, MAX) __extension__ \
657 (({ int _min = (MIN), _max = (MAX), _i = (I); \
658 if (_i < _min || _i > _max) \
660 fprintf (stderr, \
661 "\n%s: %d: error in %s: %d not in range [%d,%d]\n", \
662 __FILE__, __LINE__, __FUNCTION__, _i, _min, _max); \
663 gcc_unreachable (); \
665 ((R)[(unsigned) (_i - _min) / IRA_INT_BITS] \
666 &= ~((IRA_INT_TYPE) 1 << ((unsigned) (_i - _min) % IRA_INT_BITS))); }))
668 #define TEST_MINMAX_SET_BIT(R, I, MIN, MAX) __extension__ \
669 (({ int _min = (MIN), _max = (MAX), _i = (I); \
670 if (_i < _min || _i > _max) \
672 fprintf (stderr, \
673 "\n%s: %d: error in %s: %d not in range [%d,%d]\n", \
674 __FILE__, __LINE__, __FUNCTION__, _i, _min, _max); \
675 gcc_unreachable (); \
677 ((R)[(unsigned) (_i - _min) / IRA_INT_BITS] \
678 & ((IRA_INT_TYPE) 1 << ((unsigned) (_i - _min) % IRA_INT_BITS))); }))
680 #else
682 #define SET_MINMAX_SET_BIT(R, I, MIN, MAX) \
683 ((R)[(unsigned) ((I) - (MIN)) / IRA_INT_BITS] \
684 |= ((IRA_INT_TYPE) 1 << ((unsigned) ((I) - (MIN)) % IRA_INT_BITS)))
686 #define CLEAR_MINMAX_SET_BIT(R, I, MIN, MAX) \
687 ((R)[(unsigned) ((I) - (MIN)) / IRA_INT_BITS] \
688 &= ~((IRA_INT_TYPE) 1 << ((unsigned) ((I) - (MIN)) % IRA_INT_BITS)))
690 #define TEST_MINMAX_SET_BIT(R, I, MIN, MAX) \
691 ((R)[(unsigned) ((I) - (MIN)) / IRA_INT_BITS] \
692 & ((IRA_INT_TYPE) 1 << ((unsigned) ((I) - (MIN)) % IRA_INT_BITS)))
694 #endif
696 /* The iterator for min/max sets. */
697 struct minmax_set_iterator {
699 /* Array containing the bit vector. */
700 IRA_INT_TYPE *vec;
702 /* The number of the current element in the vector. */
703 unsigned int word_num;
705 /* The number of bits in the bit vector. */
706 unsigned int nel;
708 /* The current bit index of the bit vector. */
709 unsigned int bit_num;
711 /* Index corresponding to the 1st bit of the bit vector. */
712 int start_val;
714 /* The word of the bit vector currently visited. */
715 unsigned IRA_INT_TYPE word;
718 /* Initialize the iterator I for bit vector VEC containing minimal and
719 maximal values MIN and MAX. */
720 static inline void
721 minmax_set_iter_init (minmax_set_iterator *i, IRA_INT_TYPE *vec, int min,
722 int max)
724 i->vec = vec;
725 i->word_num = 0;
726 i->nel = max < min ? 0 : max - min + 1;
727 i->start_val = min;
728 i->bit_num = 0;
729 i->word = i->nel == 0 ? 0 : vec[0];
732 /* Return TRUE if we have more allocnos to visit, in which case *N is
733 set to the number of the element to be visited. Otherwise, return
734 FALSE. */
735 static inline bool
736 minmax_set_iter_cond (minmax_set_iterator *i, int *n)
738 /* Skip words that are zeros. */
739 for (; i->word == 0; i->word = i->vec[i->word_num])
741 i->word_num++;
742 i->bit_num = i->word_num * IRA_INT_BITS;
744 /* If we have reached the end, break. */
745 if (i->bit_num >= i->nel)
746 return false;
749 /* Skip bits that are zero. */
750 for (; (i->word & 1) == 0; i->word >>= 1)
751 i->bit_num++;
753 *n = (int) i->bit_num + i->start_val;
755 return true;
758 /* Advance to the next element in the set. */
759 static inline void
760 minmax_set_iter_next (minmax_set_iterator *i)
762 i->word >>= 1;
763 i->bit_num++;
766 /* Loop over all elements of a min/max set given by bit vector VEC and
767 their minimal and maximal values MIN and MAX. In each iteration, N
768 is set to the number of next allocno. ITER is an instance of
769 minmax_set_iterator used to iterate over the set. */
770 #define FOR_EACH_BIT_IN_MINMAX_SET(VEC, MIN, MAX, N, ITER) \
771 for (minmax_set_iter_init (&(ITER), (VEC), (MIN), (MAX)); \
772 minmax_set_iter_cond (&(ITER), &(N)); \
773 minmax_set_iter_next (&(ITER)))
775 struct target_ira_int {
776 ~target_ira_int ();
778 void free_ira_costs ();
779 void free_register_move_costs ();
781 /* Initialized once. It is a maximal possible size of the allocated
782 struct costs. */
783 int x_max_struct_costs_size;
785 /* Allocated and initialized once, and used to initialize cost values
786 for each insn. */
787 struct costs *x_init_cost;
789 /* Allocated once, and used for temporary purposes. */
790 struct costs *x_temp_costs;
792 /* Allocated once, and used for the cost calculation. */
793 struct costs *x_op_costs[MAX_RECOG_OPERANDS];
794 struct costs *x_this_op_costs[MAX_RECOG_OPERANDS];
796 /* Hard registers that can not be used for the register allocator for
797 all functions of the current compilation unit. */
798 HARD_REG_SET x_no_unit_alloc_regs;
800 /* Map: hard regs X modes -> set of hard registers for storing value
801 of given mode starting with given hard register. */
802 HARD_REG_SET (x_ira_reg_mode_hard_regset
803 [FIRST_PSEUDO_REGISTER][NUM_MACHINE_MODES]);
805 /* Maximum cost of moving from a register in one class to a register
806 in another class. Based on TARGET_REGISTER_MOVE_COST. */
807 move_table *x_ira_register_move_cost[MAX_MACHINE_MODE];
809 /* Similar, but here we don't have to move if the first index is a
810 subset of the second so in that case the cost is zero. */
811 move_table *x_ira_may_move_in_cost[MAX_MACHINE_MODE];
813 /* Similar, but here we don't have to move if the first index is a
814 superset of the second so in that case the cost is zero. */
815 move_table *x_ira_may_move_out_cost[MAX_MACHINE_MODE];
817 /* Keep track of the last mode we initialized move costs for. */
818 int x_last_mode_for_init_move_cost;
820 /* Array analog of the macro MEMORY_MOVE_COST but they contain maximal
821 cost not minimal. */
822 short int x_ira_max_memory_move_cost[MAX_MACHINE_MODE][N_REG_CLASSES][2];
824 /* Map class->true if class is a possible allocno class, false
825 otherwise. */
826 bool x_ira_reg_allocno_class_p[N_REG_CLASSES];
828 /* Map class->true if class is a pressure class, false otherwise. */
829 bool x_ira_reg_pressure_class_p[N_REG_CLASSES];
831 /* Array of the number of hard registers of given class which are
832 available for allocation. The order is defined by the hard
833 register numbers. */
834 short x_ira_non_ordered_class_hard_regs[N_REG_CLASSES][FIRST_PSEUDO_REGISTER];
836 /* Index (in ira_class_hard_regs; for given register class and hard
837 register (in general case a hard register can belong to several
838 register classes;. The index is negative for hard registers
839 unavailable for the allocation. */
840 short x_ira_class_hard_reg_index[N_REG_CLASSES][FIRST_PSEUDO_REGISTER];
842 /* Index [CL][M] contains R if R appears somewhere in a register of the form:
844 (reg:M R'), R' not in x_ira_prohibited_class_mode_regs[CL][M]
846 For example, if:
848 - (reg:M 2) is valid and occupies two registers;
849 - register 2 belongs to CL; and
850 - register 3 belongs to the same pressure class as CL
852 then (reg:M 2) contributes to [CL][M] and registers 2 and 3 will be
853 in the set. */
854 HARD_REG_SET x_ira_useful_class_mode_regs[N_REG_CLASSES][NUM_MACHINE_MODES];
856 /* The value is number of elements in the subsequent array. */
857 int x_ira_important_classes_num;
859 /* The array containing all non-empty classes. Such classes is
860 important for calculation of the hard register usage costs. */
861 enum reg_class x_ira_important_classes[N_REG_CLASSES];
863 /* The array containing indexes of important classes in the previous
864 array. The array elements are defined only for important
865 classes. */
866 int x_ira_important_class_nums[N_REG_CLASSES];
868 /* Map class->true if class is an uniform class, false otherwise. */
869 bool x_ira_uniform_class_p[N_REG_CLASSES];
871 /* The biggest important class inside of intersection of the two
872 classes (that is calculated taking only hard registers available
873 for allocation into account;. If the both classes contain no hard
874 registers available for allocation, the value is calculated with
875 taking all hard-registers including fixed ones into account. */
876 enum reg_class x_ira_reg_class_intersect[N_REG_CLASSES][N_REG_CLASSES];
878 /* Classes with end marker LIM_REG_CLASSES which are intersected with
879 given class (the first index). That includes given class itself.
880 This is calculated taking only hard registers available for
881 allocation into account. */
882 enum reg_class x_ira_reg_class_super_classes[N_REG_CLASSES][N_REG_CLASSES];
884 /* The biggest (smallest) important class inside of (covering) union
885 of the two classes (that is calculated taking only hard registers
886 available for allocation into account). If the both classes
887 contain no hard registers available for allocation, the value is
888 calculated with taking all hard-registers including fixed ones
889 into account. In other words, the value is the corresponding
890 reg_class_subunion (reg_class_superunion) value. */
891 enum reg_class x_ira_reg_class_subunion[N_REG_CLASSES][N_REG_CLASSES];
892 enum reg_class x_ira_reg_class_superunion[N_REG_CLASSES][N_REG_CLASSES];
894 /* For each reg class, table listing all the classes contained in it
895 (excluding the class itself. Non-allocatable registers are
896 excluded from the consideration). */
897 enum reg_class x_alloc_reg_class_subclasses[N_REG_CLASSES][N_REG_CLASSES];
899 /* Array whose values are hard regset of hard registers for which
900 move of the hard register in given mode into itself is
901 prohibited. */
902 HARD_REG_SET x_ira_prohibited_mode_move_regs[NUM_MACHINE_MODES];
904 /* Flag of that the above array has been initialized. */
905 bool x_ira_prohibited_mode_move_regs_initialized_p;
908 extern struct target_ira_int default_target_ira_int;
909 #if SWITCHABLE_TARGET
910 extern struct target_ira_int *this_target_ira_int;
911 #else
912 #define this_target_ira_int (&default_target_ira_int)
913 #endif
915 #define ira_reg_mode_hard_regset \
916 (this_target_ira_int->x_ira_reg_mode_hard_regset)
917 #define ira_register_move_cost \
918 (this_target_ira_int->x_ira_register_move_cost)
919 #define ira_max_memory_move_cost \
920 (this_target_ira_int->x_ira_max_memory_move_cost)
921 #define ira_may_move_in_cost \
922 (this_target_ira_int->x_ira_may_move_in_cost)
923 #define ira_may_move_out_cost \
924 (this_target_ira_int->x_ira_may_move_out_cost)
925 #define ira_reg_allocno_class_p \
926 (this_target_ira_int->x_ira_reg_allocno_class_p)
927 #define ira_reg_pressure_class_p \
928 (this_target_ira_int->x_ira_reg_pressure_class_p)
929 #define ira_non_ordered_class_hard_regs \
930 (this_target_ira_int->x_ira_non_ordered_class_hard_regs)
931 #define ira_class_hard_reg_index \
932 (this_target_ira_int->x_ira_class_hard_reg_index)
933 #define ira_useful_class_mode_regs \
934 (this_target_ira_int->x_ira_useful_class_mode_regs)
935 #define ira_important_classes_num \
936 (this_target_ira_int->x_ira_important_classes_num)
937 #define ira_important_classes \
938 (this_target_ira_int->x_ira_important_classes)
939 #define ira_important_class_nums \
940 (this_target_ira_int->x_ira_important_class_nums)
941 #define ira_uniform_class_p \
942 (this_target_ira_int->x_ira_uniform_class_p)
943 #define ira_reg_class_intersect \
944 (this_target_ira_int->x_ira_reg_class_intersect)
945 #define ira_reg_class_super_classes \
946 (this_target_ira_int->x_ira_reg_class_super_classes)
947 #define ira_reg_class_subunion \
948 (this_target_ira_int->x_ira_reg_class_subunion)
949 #define ira_reg_class_superunion \
950 (this_target_ira_int->x_ira_reg_class_superunion)
951 #define ira_prohibited_mode_move_regs \
952 (this_target_ira_int->x_ira_prohibited_mode_move_regs)
954 /* ira.c: */
956 extern void *ira_allocate (size_t);
957 extern void ira_free (void *addr);
958 extern bitmap ira_allocate_bitmap (void);
959 extern void ira_free_bitmap (bitmap);
960 extern void ira_print_disposition (FILE *);
961 extern void ira_debug_disposition (void);
962 extern void ira_debug_allocno_classes (void);
963 extern void ira_init_register_move_cost (machine_mode);
964 extern void ira_setup_alts (rtx_insn *insn, HARD_REG_SET &alts);
965 extern int ira_get_dup_out_num (int op_num, HARD_REG_SET &alts);
967 /* ira-build.c */
969 /* The current loop tree node and its regno allocno map. */
970 extern ira_loop_tree_node_t ira_curr_loop_tree_node;
971 extern ira_allocno_t *ira_curr_regno_allocno_map;
973 extern void ira_debug_pref (ira_pref_t);
974 extern void ira_debug_prefs (void);
975 extern void ira_debug_allocno_prefs (ira_allocno_t);
977 extern void ira_debug_copy (ira_copy_t);
978 extern void debug (ira_allocno_copy &ref);
979 extern void debug (ira_allocno_copy *ptr);
981 extern void ira_debug_copies (void);
982 extern void ira_debug_allocno_copies (ira_allocno_t);
983 extern void debug (ira_allocno &ref);
984 extern void debug (ira_allocno *ptr);
986 extern void ira_traverse_loop_tree (bool, ira_loop_tree_node_t,
987 void (*) (ira_loop_tree_node_t),
988 void (*) (ira_loop_tree_node_t));
989 extern ira_allocno_t ira_parent_allocno (ira_allocno_t);
990 extern ira_allocno_t ira_parent_or_cap_allocno (ira_allocno_t);
991 extern ira_allocno_t ira_create_allocno (int, bool, ira_loop_tree_node_t);
992 extern void ira_create_allocno_objects (ira_allocno_t);
993 extern void ira_set_allocno_class (ira_allocno_t, enum reg_class);
994 extern bool ira_conflict_vector_profitable_p (ira_object_t, int);
995 extern void ira_allocate_conflict_vec (ira_object_t, int);
996 extern void ira_allocate_object_conflicts (ira_object_t, int);
997 extern void ior_hard_reg_conflicts (ira_allocno_t, HARD_REG_SET *);
998 extern void ira_print_expanded_allocno (ira_allocno_t);
999 extern void ira_add_live_range_to_object (ira_object_t, int, int);
1000 extern live_range_t ira_create_live_range (ira_object_t, int, int,
1001 live_range_t);
1002 extern live_range_t ira_copy_live_range_list (live_range_t);
1003 extern live_range_t ira_merge_live_ranges (live_range_t, live_range_t);
1004 extern bool ira_live_ranges_intersect_p (live_range_t, live_range_t);
1005 extern void ira_finish_live_range (live_range_t);
1006 extern void ira_finish_live_range_list (live_range_t);
1007 extern void ira_free_allocno_updated_costs (ira_allocno_t);
1008 extern ira_pref_t ira_create_pref (ira_allocno_t, int, int);
1009 extern void ira_add_allocno_pref (ira_allocno_t, int, int);
1010 extern void ira_remove_pref (ira_pref_t);
1011 extern void ira_remove_allocno_prefs (ira_allocno_t);
1012 extern ira_copy_t ira_create_copy (ira_allocno_t, ira_allocno_t,
1013 int, bool, rtx_insn *,
1014 ira_loop_tree_node_t);
1015 extern ira_copy_t ira_add_allocno_copy (ira_allocno_t, ira_allocno_t, int,
1016 bool, rtx_insn *,
1017 ira_loop_tree_node_t);
1019 extern int *ira_allocate_cost_vector (reg_class_t);
1020 extern void ira_free_cost_vector (int *, reg_class_t);
1022 extern void ira_flattening (int, int);
1023 extern bool ira_build (void);
1024 extern void ira_destroy (void);
1026 /* ira-costs.c */
1027 extern void ira_init_costs_once (void);
1028 extern void ira_init_costs (void);
1029 extern void ira_costs (void);
1030 extern void ira_tune_allocno_costs (void);
1032 /* ira-lives.c */
1034 extern void ira_rebuild_start_finish_chains (void);
1035 extern void ira_print_live_range_list (FILE *, live_range_t);
1036 extern void debug (live_range &ref);
1037 extern void debug (live_range *ptr);
1038 extern void ira_debug_live_range_list (live_range_t);
1039 extern void ira_debug_allocno_live_ranges (ira_allocno_t);
1040 extern void ira_debug_live_ranges (void);
1041 extern void ira_create_allocno_live_ranges (void);
1042 extern void ira_compress_allocno_live_ranges (void);
1043 extern void ira_finish_allocno_live_ranges (void);
1045 /* ira-conflicts.c */
1046 extern void ira_debug_conflicts (bool);
1047 extern void ira_build_conflicts (void);
1049 /* ira-color.c */
1050 extern void ira_debug_hard_regs_forest (void);
1051 extern int ira_loop_edge_freq (ira_loop_tree_node_t, int, bool);
1052 extern void ira_reassign_conflict_allocnos (int);
1053 extern void ira_initiate_assign (void);
1054 extern void ira_finish_assign (void);
1055 extern void ira_color (void);
1057 /* ira-emit.c */
1058 extern void ira_initiate_emit_data (void);
1059 extern void ira_finish_emit_data (void);
1060 extern void ira_emit (bool);
1064 /* Return true if equivalence of pseudo REGNO is not a lvalue. */
1065 static inline bool
1066 ira_equiv_no_lvalue_p (int regno)
1068 if (regno >= ira_reg_equiv_len)
1069 return false;
1070 return (ira_reg_equiv[regno].constant != NULL_RTX
1071 || ira_reg_equiv[regno].invariant != NULL_RTX
1072 || (ira_reg_equiv[regno].memory != NULL_RTX
1073 && MEM_READONLY_P (ira_reg_equiv[regno].memory)));
1078 /* Initialize register costs for MODE if necessary. */
1079 static inline void
1080 ira_init_register_move_cost_if_necessary (machine_mode mode)
1082 if (ira_register_move_cost[mode] == NULL)
1083 ira_init_register_move_cost (mode);
1088 /* The iterator for all allocnos. */
1089 struct ira_allocno_iterator {
1090 /* The number of the current element in IRA_ALLOCNOS. */
1091 int n;
1094 /* Initialize the iterator I. */
1095 static inline void
1096 ira_allocno_iter_init (ira_allocno_iterator *i)
1098 i->n = 0;
1101 /* Return TRUE if we have more allocnos to visit, in which case *A is
1102 set to the allocno to be visited. Otherwise, return FALSE. */
1103 static inline bool
1104 ira_allocno_iter_cond (ira_allocno_iterator *i, ira_allocno_t *a)
1106 int n;
1108 for (n = i->n; n < ira_allocnos_num; n++)
1109 if (ira_allocnos[n] != NULL)
1111 *a = ira_allocnos[n];
1112 i->n = n + 1;
1113 return true;
1115 return false;
1118 /* Loop over all allocnos. In each iteration, A is set to the next
1119 allocno. ITER is an instance of ira_allocno_iterator used to iterate
1120 the allocnos. */
1121 #define FOR_EACH_ALLOCNO(A, ITER) \
1122 for (ira_allocno_iter_init (&(ITER)); \
1123 ira_allocno_iter_cond (&(ITER), &(A));)
1125 /* The iterator for all objects. */
1126 struct ira_object_iterator {
1127 /* The number of the current element in ira_object_id_map. */
1128 int n;
1131 /* Initialize the iterator I. */
1132 static inline void
1133 ira_object_iter_init (ira_object_iterator *i)
1135 i->n = 0;
1138 /* Return TRUE if we have more objects to visit, in which case *OBJ is
1139 set to the object to be visited. Otherwise, return FALSE. */
1140 static inline bool
1141 ira_object_iter_cond (ira_object_iterator *i, ira_object_t *obj)
1143 int n;
1145 for (n = i->n; n < ira_objects_num; n++)
1146 if (ira_object_id_map[n] != NULL)
1148 *obj = ira_object_id_map[n];
1149 i->n = n + 1;
1150 return true;
1152 return false;
1155 /* Loop over all objects. In each iteration, OBJ is set to the next
1156 object. ITER is an instance of ira_object_iterator used to iterate
1157 the objects. */
1158 #define FOR_EACH_OBJECT(OBJ, ITER) \
1159 for (ira_object_iter_init (&(ITER)); \
1160 ira_object_iter_cond (&(ITER), &(OBJ));)
1162 /* The iterator for objects associated with an allocno. */
1163 struct ira_allocno_object_iterator {
1164 /* The number of the element the allocno's object array. */
1165 int n;
1168 /* Initialize the iterator I. */
1169 static inline void
1170 ira_allocno_object_iter_init (ira_allocno_object_iterator *i)
1172 i->n = 0;
1175 /* Return TRUE if we have more objects to visit in allocno A, in which
1176 case *O is set to the object to be visited. Otherwise, return
1177 FALSE. */
1178 static inline bool
1179 ira_allocno_object_iter_cond (ira_allocno_object_iterator *i, ira_allocno_t a,
1180 ira_object_t *o)
1182 int n = i->n++;
1183 if (n < ALLOCNO_NUM_OBJECTS (a))
1185 *o = ALLOCNO_OBJECT (a, n);
1186 return true;
1188 return false;
1191 /* Loop over all objects associated with allocno A. In each
1192 iteration, O is set to the next object. ITER is an instance of
1193 ira_allocno_object_iterator used to iterate the conflicts. */
1194 #define FOR_EACH_ALLOCNO_OBJECT(A, O, ITER) \
1195 for (ira_allocno_object_iter_init (&(ITER)); \
1196 ira_allocno_object_iter_cond (&(ITER), (A), &(O));)
1199 /* The iterator for prefs. */
1200 struct ira_pref_iterator {
1201 /* The number of the current element in IRA_PREFS. */
1202 int n;
1205 /* Initialize the iterator I. */
1206 static inline void
1207 ira_pref_iter_init (ira_pref_iterator *i)
1209 i->n = 0;
1212 /* Return TRUE if we have more prefs to visit, in which case *PREF is
1213 set to the pref to be visited. Otherwise, return FALSE. */
1214 static inline bool
1215 ira_pref_iter_cond (ira_pref_iterator *i, ira_pref_t *pref)
1217 int n;
1219 for (n = i->n; n < ira_prefs_num; n++)
1220 if (ira_prefs[n] != NULL)
1222 *pref = ira_prefs[n];
1223 i->n = n + 1;
1224 return true;
1226 return false;
1229 /* Loop over all prefs. In each iteration, P is set to the next
1230 pref. ITER is an instance of ira_pref_iterator used to iterate
1231 the prefs. */
1232 #define FOR_EACH_PREF(P, ITER) \
1233 for (ira_pref_iter_init (&(ITER)); \
1234 ira_pref_iter_cond (&(ITER), &(P));)
1237 /* The iterator for copies. */
1238 struct ira_copy_iterator {
1239 /* The number of the current element in IRA_COPIES. */
1240 int n;
1243 /* Initialize the iterator I. */
1244 static inline void
1245 ira_copy_iter_init (ira_copy_iterator *i)
1247 i->n = 0;
1250 /* Return TRUE if we have more copies to visit, in which case *CP is
1251 set to the copy to be visited. Otherwise, return FALSE. */
1252 static inline bool
1253 ira_copy_iter_cond (ira_copy_iterator *i, ira_copy_t *cp)
1255 int n;
1257 for (n = i->n; n < ira_copies_num; n++)
1258 if (ira_copies[n] != NULL)
1260 *cp = ira_copies[n];
1261 i->n = n + 1;
1262 return true;
1264 return false;
1267 /* Loop over all copies. In each iteration, C is set to the next
1268 copy. ITER is an instance of ira_copy_iterator used to iterate
1269 the copies. */
1270 #define FOR_EACH_COPY(C, ITER) \
1271 for (ira_copy_iter_init (&(ITER)); \
1272 ira_copy_iter_cond (&(ITER), &(C));)
1274 /* The iterator for object conflicts. */
1275 struct ira_object_conflict_iterator {
1277 /* TRUE if the conflicts are represented by vector of allocnos. */
1278 bool conflict_vec_p;
1280 /* The conflict vector or conflict bit vector. */
1281 void *vec;
1283 /* The number of the current element in the vector (of type
1284 ira_object_t or IRA_INT_TYPE). */
1285 unsigned int word_num;
1287 /* The bit vector size. It is defined only if
1288 OBJECT_CONFLICT_VEC_P is FALSE. */
1289 unsigned int size;
1291 /* The current bit index of bit vector. It is defined only if
1292 OBJECT_CONFLICT_VEC_P is FALSE. */
1293 unsigned int bit_num;
1295 /* The object id corresponding to the 1st bit of the bit vector. It
1296 is defined only if OBJECT_CONFLICT_VEC_P is FALSE. */
1297 int base_conflict_id;
1299 /* The word of bit vector currently visited. It is defined only if
1300 OBJECT_CONFLICT_VEC_P is FALSE. */
1301 unsigned IRA_INT_TYPE word;
1304 /* Initialize the iterator I with ALLOCNO conflicts. */
1305 static inline void
1306 ira_object_conflict_iter_init (ira_object_conflict_iterator *i,
1307 ira_object_t obj)
1309 i->conflict_vec_p = OBJECT_CONFLICT_VEC_P (obj);
1310 i->vec = OBJECT_CONFLICT_ARRAY (obj);
1311 i->word_num = 0;
1312 if (i->conflict_vec_p)
1313 i->size = i->bit_num = i->base_conflict_id = i->word = 0;
1314 else
1316 if (OBJECT_MIN (obj) > OBJECT_MAX (obj))
1317 i->size = 0;
1318 else
1319 i->size = ((OBJECT_MAX (obj) - OBJECT_MIN (obj)
1320 + IRA_INT_BITS)
1321 / IRA_INT_BITS) * sizeof (IRA_INT_TYPE);
1322 i->bit_num = 0;
1323 i->base_conflict_id = OBJECT_MIN (obj);
1324 i->word = (i->size == 0 ? 0 : ((IRA_INT_TYPE *) i->vec)[0]);
1328 /* Return TRUE if we have more conflicting allocnos to visit, in which
1329 case *A is set to the allocno to be visited. Otherwise, return
1330 FALSE. */
1331 static inline bool
1332 ira_object_conflict_iter_cond (ira_object_conflict_iterator *i,
1333 ira_object_t *pobj)
1335 ira_object_t obj;
1337 if (i->conflict_vec_p)
1339 obj = ((ira_object_t *) i->vec)[i->word_num++];
1340 if (obj == NULL)
1341 return false;
1343 else
1345 unsigned IRA_INT_TYPE word = i->word;
1346 unsigned int bit_num = i->bit_num;
1348 /* Skip words that are zeros. */
1349 for (; word == 0; word = ((IRA_INT_TYPE *) i->vec)[i->word_num])
1351 i->word_num++;
1353 /* If we have reached the end, break. */
1354 if (i->word_num * sizeof (IRA_INT_TYPE) >= i->size)
1355 return false;
1357 bit_num = i->word_num * IRA_INT_BITS;
1360 /* Skip bits that are zero. */
1361 for (; (word & 1) == 0; word >>= 1)
1362 bit_num++;
1364 obj = ira_object_id_map[bit_num + i->base_conflict_id];
1365 i->bit_num = bit_num + 1;
1366 i->word = word >> 1;
1369 *pobj = obj;
1370 return true;
1373 /* Loop over all objects conflicting with OBJ. In each iteration,
1374 CONF is set to the next conflicting object. ITER is an instance
1375 of ira_object_conflict_iterator used to iterate the conflicts. */
1376 #define FOR_EACH_OBJECT_CONFLICT(OBJ, CONF, ITER) \
1377 for (ira_object_conflict_iter_init (&(ITER), (OBJ)); \
1378 ira_object_conflict_iter_cond (&(ITER), &(CONF));)
1382 /* The function returns TRUE if at least one hard register from ones
1383 starting with HARD_REGNO and containing value of MODE are in set
1384 HARD_REGSET. */
1385 static inline bool
1386 ira_hard_reg_set_intersection_p (int hard_regno, machine_mode mode,
1387 HARD_REG_SET hard_regset)
1389 int i;
1391 gcc_assert (hard_regno >= 0);
1392 for (i = hard_regno_nregs[hard_regno][mode] - 1; i >= 0; i--)
1393 if (TEST_HARD_REG_BIT (hard_regset, hard_regno + i))
1394 return true;
1395 return false;
1398 /* Return number of hard registers in hard register SET. */
1399 static inline int
1400 hard_reg_set_size (HARD_REG_SET set)
1402 int i, size;
1404 for (size = i = 0; i < FIRST_PSEUDO_REGISTER; i++)
1405 if (TEST_HARD_REG_BIT (set, i))
1406 size++;
1407 return size;
1410 /* The function returns TRUE if hard registers starting with
1411 HARD_REGNO and containing value of MODE are fully in set
1412 HARD_REGSET. */
1413 static inline bool
1414 ira_hard_reg_in_set_p (int hard_regno, machine_mode mode,
1415 HARD_REG_SET hard_regset)
1417 int i;
1419 ira_assert (hard_regno >= 0);
1420 for (i = hard_regno_nregs[hard_regno][mode] - 1; i >= 0; i--)
1421 if (!TEST_HARD_REG_BIT (hard_regset, hard_regno + i))
1422 return false;
1423 return true;
1428 /* To save memory we use a lazy approach for allocation and
1429 initialization of the cost vectors. We do this only when it is
1430 really necessary. */
1432 /* Allocate cost vector *VEC for hard registers of ACLASS and
1433 initialize the elements by VAL if it is necessary */
1434 static inline void
1435 ira_allocate_and_set_costs (int **vec, reg_class_t aclass, int val)
1437 int i, *reg_costs;
1438 int len;
1440 if (*vec != NULL)
1441 return;
1442 *vec = reg_costs = ira_allocate_cost_vector (aclass);
1443 len = ira_class_hard_regs_num[(int) aclass];
1444 for (i = 0; i < len; i++)
1445 reg_costs[i] = val;
1448 /* Allocate cost vector *VEC for hard registers of ACLASS and copy
1449 values of vector SRC into the vector if it is necessary */
1450 static inline void
1451 ira_allocate_and_copy_costs (int **vec, enum reg_class aclass, int *src)
1453 int len;
1455 if (*vec != NULL || src == NULL)
1456 return;
1457 *vec = ira_allocate_cost_vector (aclass);
1458 len = ira_class_hard_regs_num[aclass];
1459 memcpy (*vec, src, sizeof (int) * len);
1462 /* Allocate cost vector *VEC for hard registers of ACLASS and add
1463 values of vector SRC into the vector if it is necessary */
1464 static inline void
1465 ira_allocate_and_accumulate_costs (int **vec, enum reg_class aclass, int *src)
1467 int i, len;
1469 if (src == NULL)
1470 return;
1471 len = ira_class_hard_regs_num[aclass];
1472 if (*vec == NULL)
1474 *vec = ira_allocate_cost_vector (aclass);
1475 memset (*vec, 0, sizeof (int) * len);
1477 for (i = 0; i < len; i++)
1478 (*vec)[i] += src[i];
1481 /* Allocate cost vector *VEC for hard registers of ACLASS and copy
1482 values of vector SRC into the vector or initialize it by VAL (if
1483 SRC is null). */
1484 static inline void
1485 ira_allocate_and_set_or_copy_costs (int **vec, enum reg_class aclass,
1486 int val, int *src)
1488 int i, *reg_costs;
1489 int len;
1491 if (*vec != NULL)
1492 return;
1493 *vec = reg_costs = ira_allocate_cost_vector (aclass);
1494 len = ira_class_hard_regs_num[aclass];
1495 if (src != NULL)
1496 memcpy (reg_costs, src, sizeof (int) * len);
1497 else
1499 for (i = 0; i < len; i++)
1500 reg_costs[i] = val;
1504 extern rtx ira_create_new_reg (rtx);
1505 extern int first_moveable_pseudo, last_moveable_pseudo;
1507 #endif /* GCC_IRA_INT_H */