2015-03-06 Christophe Lyon <christophe.lyon@linaro.org>
[official-gcc.git] / gcc-4_9-branch / gcc / ree.c
blob7d00d816d4001a7b26f0b15f6331fded98995804
1 /* Redundant Extension Elimination pass for the GNU compiler.
2 Copyright (C) 2010-2014 Free Software Foundation, Inc.
3 Contributed by Ilya Enkovich (ilya.enkovich@intel.com)
5 Based on the Redundant Zero-extension elimination pass contributed by
6 Sriraman Tallam (tmsriram@google.com) and Silvius Rus (rus@google.com).
8 This file is part of GCC.
10 GCC is free software; you can redistribute it and/or modify it under
11 the terms of the GNU General Public License as published by the Free
12 Software Foundation; either version 3, or (at your option) any later
13 version.
15 GCC is distributed in the hope that it will be useful, but WITHOUT ANY
16 WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
18 for more details.
20 You should have received a copy of the GNU General Public License
21 along with GCC; see the file COPYING3. If not see
22 <http://www.gnu.org/licenses/>. */
25 /* Problem Description :
26 --------------------
27 This pass is intended to remove redundant extension instructions.
28 Such instructions appear for different reasons. We expect some of
29 them due to implicit zero-extension in 64-bit registers after writing
30 to their lower 32-bit half (e.g. for the x86-64 architecture).
31 Another possible reason is a type cast which follows a load (for
32 instance a register restore) and which can be combined into a single
33 instruction, and for which earlier local passes, e.g. the combiner,
34 weren't able to optimize.
36 How does this pass work ?
37 --------------------------
39 This pass is run after register allocation. Hence, all registers that
40 this pass deals with are hard registers. This pass first looks for an
41 extension instruction that could possibly be redundant. Such extension
42 instructions show up in RTL with the pattern :
43 (set (reg:<SWI248> x) (any_extend:<SWI248> (reg:<SWI124> x))),
44 where x can be any hard register.
45 Now, this pass tries to eliminate this instruction by merging the
46 extension with the definitions of register x. For instance, if
47 one of the definitions of register x was :
48 (set (reg:SI x) (plus:SI (reg:SI z1) (reg:SI z2))),
49 followed by extension :
50 (set (reg:DI x) (zero_extend:DI (reg:SI x)))
51 then the combination converts this into :
52 (set (reg:DI x) (zero_extend:DI (plus:SI (reg:SI z1) (reg:SI z2)))).
53 If all the merged definitions are recognizable assembly instructions,
54 the extension is effectively eliminated.
56 For example, for the x86-64 architecture, implicit zero-extensions
57 are captured with appropriate patterns in the i386.md file. Hence,
58 these merged definition can be matched to a single assembly instruction.
59 The original extension instruction is then deleted if all the
60 definitions can be merged.
62 However, there are cases where the definition instruction cannot be
63 merged with an extension. Examples are CALL instructions. In such
64 cases, the original extension is not redundant and this pass does
65 not delete it.
67 Handling conditional moves :
68 ----------------------------
70 Architectures like x86-64 support conditional moves whose semantics for
71 extension differ from the other instructions. For instance, the
72 instruction *cmov ebx, eax*
73 zero-extends eax onto rax only when the move from ebx to eax happens.
74 Otherwise, eax may not be zero-extended. Consider conditional moves as
75 RTL instructions of the form
76 (set (reg:SI x) (if_then_else (cond) (reg:SI y) (reg:SI z))).
77 This pass tries to merge an extension with a conditional move by
78 actually merging the definitions of y and z with an extension and then
79 converting the conditional move into :
80 (set (reg:DI x) (if_then_else (cond) (reg:DI y) (reg:DI z))).
81 Since registers y and z are extended, register x will also be extended
82 after the conditional move. Note that this step has to be done
83 transitively since the definition of a conditional copy can be
84 another conditional copy.
86 Motivating Example I :
87 ---------------------
88 For this program :
89 **********************************************
90 bad_code.c
92 int mask[1000];
94 int foo(unsigned x)
96 if (x < 10)
97 x = x * 45;
98 else
99 x = x * 78;
100 return mask[x];
102 **********************************************
104 $ gcc -O2 bad_code.c
105 ........
106 400315: b8 4e 00 00 00 mov $0x4e,%eax
107 40031a: 0f af f8 imul %eax,%edi
108 40031d: 89 ff mov %edi,%edi - useless extension
109 40031f: 8b 04 bd 60 19 40 00 mov 0x401960(,%rdi,4),%eax
110 400326: c3 retq
111 ......
112 400330: ba 2d 00 00 00 mov $0x2d,%edx
113 400335: 0f af fa imul %edx,%edi
114 400338: 89 ff mov %edi,%edi - useless extension
115 40033a: 8b 04 bd 60 19 40 00 mov 0x401960(,%rdi,4),%eax
116 400341: c3 retq
118 $ gcc -O2 -free bad_code.c
119 ......
120 400315: 6b ff 4e imul $0x4e,%edi,%edi
121 400318: 8b 04 bd 40 19 40 00 mov 0x401940(,%rdi,4),%eax
122 40031f: c3 retq
123 400320: 6b ff 2d imul $0x2d,%edi,%edi
124 400323: 8b 04 bd 40 19 40 00 mov 0x401940(,%rdi,4),%eax
125 40032a: c3 retq
127 Motivating Example II :
128 ---------------------
130 Here is an example with a conditional move.
132 For this program :
133 **********************************************
135 unsigned long long foo(unsigned x , unsigned y)
137 unsigned z;
138 if (x > 100)
139 z = x + y;
140 else
141 z = x - y;
142 return (unsigned long long)(z);
145 $ gcc -O2 bad_code.c
146 ............
147 400360: 8d 14 3e lea (%rsi,%rdi,1),%edx
148 400363: 89 f8 mov %edi,%eax
149 400365: 29 f0 sub %esi,%eax
150 400367: 83 ff 65 cmp $0x65,%edi
151 40036a: 0f 43 c2 cmovae %edx,%eax
152 40036d: 89 c0 mov %eax,%eax - useless extension
153 40036f: c3 retq
155 $ gcc -O2 -free bad_code.c
156 .............
157 400360: 89 fa mov %edi,%edx
158 400362: 8d 04 3e lea (%rsi,%rdi,1),%eax
159 400365: 29 f2 sub %esi,%edx
160 400367: 83 ff 65 cmp $0x65,%edi
161 40036a: 89 d6 mov %edx,%esi
162 40036c: 48 0f 42 c6 cmovb %rsi,%rax
163 400370: c3 retq
165 Motivating Example III :
166 ---------------------
168 Here is an example with a type cast.
170 For this program :
171 **********************************************
173 void test(int size, unsigned char *in, unsigned char *out)
175 int i;
176 unsigned char xr, xg, xy=0;
178 for (i = 0; i < size; i++) {
179 xr = *in++;
180 xg = *in++;
181 xy = (unsigned char) ((19595*xr + 38470*xg) >> 16);
182 *out++ = xy;
186 $ gcc -O2 bad_code.c
187 ............
188 10: 0f b6 0e movzbl (%rsi),%ecx
189 13: 0f b6 46 01 movzbl 0x1(%rsi),%eax
190 17: 48 83 c6 02 add $0x2,%rsi
191 1b: 0f b6 c9 movzbl %cl,%ecx - useless extension
192 1e: 0f b6 c0 movzbl %al,%eax - useless extension
193 21: 69 c9 8b 4c 00 00 imul $0x4c8b,%ecx,%ecx
194 27: 69 c0 46 96 00 00 imul $0x9646,%eax,%eax
196 $ gcc -O2 -free bad_code.c
197 .............
198 10: 0f b6 0e movzbl (%rsi),%ecx
199 13: 0f b6 46 01 movzbl 0x1(%rsi),%eax
200 17: 48 83 c6 02 add $0x2,%rsi
201 1b: 69 c9 8b 4c 00 00 imul $0x4c8b,%ecx,%ecx
202 21: 69 c0 46 96 00 00 imul $0x9646,%eax,%eax
204 Usefulness :
205 ----------
207 The original redundant zero-extension elimination pass reported reduction
208 of the dynamic instruction count of a compression benchmark by 2.8% and
209 improvement of its run time by about 1%.
211 The additional performance gain with the enhanced pass is mostly expected
212 on in-order architectures where redundancy cannot be compensated by out of
213 order execution. Measurements showed up to 10% performance gain (reduced
214 run time) on EEMBC 2.0 benchmarks on Atom processor with geomean performance
215 gain 1%. */
218 #include "config.h"
219 #include "system.h"
220 #include "coretypes.h"
221 #include "tm.h"
222 #include "rtl.h"
223 #include "tree.h"
224 #include "tm_p.h"
225 #include "flags.h"
226 #include "regs.h"
227 #include "hard-reg-set.h"
228 #include "basic-block.h"
229 #include "insn-config.h"
230 #include "function.h"
231 #include "expr.h"
232 #include "insn-attr.h"
233 #include "recog.h"
234 #include "diagnostic-core.h"
235 #include "target.h"
236 #include "optabs.h"
237 #include "insn-codes.h"
238 #include "rtlhooks-def.h"
239 #include "params.h"
240 #include "tree-pass.h"
241 #include "df.h"
242 #include "cgraph.h"
244 /* This structure represents a candidate for elimination. */
246 typedef struct ext_cand
248 /* The expression. */
249 const_rtx expr;
251 /* The kind of extension. */
252 enum rtx_code code;
254 /* The destination mode. */
255 enum machine_mode mode;
257 /* The instruction where it lives. */
258 rtx insn;
259 } ext_cand;
262 static int max_insn_uid;
264 /* Update or remove REG_EQUAL or REG_EQUIV notes for INSN. */
266 static bool
267 update_reg_equal_equiv_notes (rtx insn, enum machine_mode new_mode,
268 enum machine_mode old_mode, enum rtx_code code)
270 rtx *loc = &REG_NOTES (insn);
271 while (*loc)
273 enum reg_note kind = REG_NOTE_KIND (*loc);
274 if (kind == REG_EQUAL || kind == REG_EQUIV)
276 rtx orig_src = XEXP (*loc, 0);
277 /* Update equivalency constants. Recall that RTL constants are
278 sign-extended. */
279 if (GET_CODE (orig_src) == CONST_INT
280 && HOST_BITS_PER_WIDE_INT >= GET_MODE_BITSIZE (new_mode))
282 if (INTVAL (orig_src) >= 0 || code == SIGN_EXTEND)
283 /* Nothing needed. */;
284 else
286 /* Zero-extend the negative constant by masking out the
287 bits outside the source mode. */
288 rtx new_const_int
289 = gen_int_mode (INTVAL (orig_src)
290 & GET_MODE_MASK (old_mode),
291 new_mode);
292 if (!validate_change (insn, &XEXP (*loc, 0),
293 new_const_int, true))
294 return false;
296 loc = &XEXP (*loc, 1);
298 /* Drop all other notes, they assume a wrong mode. */
299 else if (!validate_change (insn, loc, XEXP (*loc, 1), true))
300 return false;
302 else
303 loc = &XEXP (*loc, 1);
305 return true;
308 /* Given a insn (CURR_INSN), an extension candidate for removal (CAND)
309 and a pointer to the SET rtx (ORIG_SET) that needs to be modified,
310 this code modifies the SET rtx to a new SET rtx that extends the
311 right hand expression into a register on the left hand side. Note
312 that multiple assumptions are made about the nature of the set that
313 needs to be true for this to work and is called from merge_def_and_ext.
315 Original :
316 (set (reg a) (expression))
318 Transform :
319 (set (reg a) (any_extend (expression)))
321 Special Cases :
322 If the expression is a constant or another extension, then directly
323 assign it to the register. */
325 static bool
326 combine_set_extension (ext_cand *cand, rtx curr_insn, rtx *orig_set)
328 rtx orig_src = SET_SRC (*orig_set);
329 enum machine_mode orig_mode = GET_MODE (SET_DEST (*orig_set));
330 rtx new_set;
331 rtx cand_pat = PATTERN (cand->insn);
333 /* If the extension's source/destination registers are not the same
334 then we need to change the original load to reference the destination
335 of the extension. Then we need to emit a copy from that destination
336 to the original destination of the load. */
337 rtx new_reg;
338 bool copy_needed
339 = (REGNO (SET_DEST (cand_pat)) != REGNO (XEXP (SET_SRC (cand_pat), 0)));
340 if (copy_needed)
341 new_reg = gen_rtx_REG (cand->mode, REGNO (SET_DEST (cand_pat)));
342 else
343 new_reg = gen_rtx_REG (cand->mode, REGNO (SET_DEST (*orig_set)));
345 #if 0
346 /* Rethinking test. Temporarily disabled. */
347 /* We're going to be widening the result of DEF_INSN, ensure that doing so
348 doesn't change the number of hard registers needed for the result. */
349 if (HARD_REGNO_NREGS (REGNO (new_reg), cand->mode)
350 != HARD_REGNO_NREGS (REGNO (SET_DEST (*orig_set)),
351 GET_MODE (SET_DEST (*orig_set))))
352 return false;
353 #endif
355 /* Merge constants by directly moving the constant into the register under
356 some conditions. Recall that RTL constants are sign-extended. */
357 if (GET_CODE (orig_src) == CONST_INT
358 && HOST_BITS_PER_WIDE_INT >= GET_MODE_BITSIZE (cand->mode))
360 if (INTVAL (orig_src) >= 0 || cand->code == SIGN_EXTEND)
361 new_set = gen_rtx_SET (VOIDmode, new_reg, orig_src);
362 else
364 /* Zero-extend the negative constant by masking out the bits outside
365 the source mode. */
366 rtx new_const_int
367 = gen_int_mode (INTVAL (orig_src) & GET_MODE_MASK (orig_mode),
368 GET_MODE (new_reg));
369 new_set = gen_rtx_SET (VOIDmode, new_reg, new_const_int);
372 else if (GET_MODE (orig_src) == VOIDmode)
374 /* This is mostly due to a call insn that should not be optimized. */
375 return false;
377 else if (GET_CODE (orig_src) == cand->code)
379 /* Here is a sequence of two extensions. Try to merge them. */
380 rtx temp_extension
381 = gen_rtx_fmt_e (cand->code, cand->mode, XEXP (orig_src, 0));
382 rtx simplified_temp_extension = simplify_rtx (temp_extension);
383 if (simplified_temp_extension)
384 temp_extension = simplified_temp_extension;
385 new_set = gen_rtx_SET (VOIDmode, new_reg, temp_extension);
387 else if (GET_CODE (orig_src) == IF_THEN_ELSE)
389 /* Only IF_THEN_ELSE of phi-type copies are combined. Otherwise,
390 in general, IF_THEN_ELSE should not be combined. */
391 return false;
393 else
395 /* This is the normal case. */
396 rtx temp_extension
397 = gen_rtx_fmt_e (cand->code, cand->mode, orig_src);
398 rtx simplified_temp_extension = simplify_rtx (temp_extension);
399 if (simplified_temp_extension)
400 temp_extension = simplified_temp_extension;
401 new_set = gen_rtx_SET (VOIDmode, new_reg, temp_extension);
404 /* This change is a part of a group of changes. Hence,
405 validate_change will not try to commit the change. */
406 if (validate_change (curr_insn, orig_set, new_set, true)
407 && update_reg_equal_equiv_notes (curr_insn, cand->mode, orig_mode,
408 cand->code))
410 if (dump_file)
412 fprintf (dump_file,
413 "Tentatively merged extension with definition %s:\n",
414 (copy_needed) ? "(copy needed)" : "");
415 print_rtl_single (dump_file, curr_insn);
417 return true;
420 return false;
423 /* Treat if_then_else insns, where the operands of both branches
424 are registers, as copies. For instance,
425 Original :
426 (set (reg:SI a) (if_then_else (cond) (reg:SI b) (reg:SI c)))
427 Transformed :
428 (set (reg:DI a) (if_then_else (cond) (reg:DI b) (reg:DI c)))
429 DEF_INSN is the if_then_else insn. */
431 static bool
432 transform_ifelse (ext_cand *cand, rtx def_insn)
434 rtx set_insn = PATTERN (def_insn);
435 rtx srcreg, dstreg, srcreg2;
436 rtx map_srcreg, map_dstreg, map_srcreg2;
437 rtx ifexpr;
438 rtx cond;
439 rtx new_set;
441 gcc_assert (GET_CODE (set_insn) == SET);
443 cond = XEXP (SET_SRC (set_insn), 0);
444 dstreg = SET_DEST (set_insn);
445 srcreg = XEXP (SET_SRC (set_insn), 1);
446 srcreg2 = XEXP (SET_SRC (set_insn), 2);
447 /* If the conditional move already has the right or wider mode,
448 there is nothing to do. */
449 if (GET_MODE_SIZE (GET_MODE (dstreg)) >= GET_MODE_SIZE (cand->mode))
450 return true;
452 map_srcreg = gen_rtx_REG (cand->mode, REGNO (srcreg));
453 map_srcreg2 = gen_rtx_REG (cand->mode, REGNO (srcreg2));
454 map_dstreg = gen_rtx_REG (cand->mode, REGNO (dstreg));
455 ifexpr = gen_rtx_IF_THEN_ELSE (cand->mode, cond, map_srcreg, map_srcreg2);
456 new_set = gen_rtx_SET (VOIDmode, map_dstreg, ifexpr);
458 if (validate_change (def_insn, &PATTERN (def_insn), new_set, true)
459 && update_reg_equal_equiv_notes (def_insn, cand->mode, GET_MODE (dstreg),
460 cand->code))
462 if (dump_file)
464 fprintf (dump_file,
465 "Mode of conditional move instruction extended:\n");
466 print_rtl_single (dump_file, def_insn);
468 return true;
471 return false;
474 /* Get all the reaching definitions of an instruction. The definitions are
475 desired for REG used in INSN. Return the definition list or NULL if a
476 definition is missing. If DEST is non-NULL, additionally push the INSN
477 of the definitions onto DEST. */
479 static struct df_link *
480 get_defs (rtx insn, rtx reg, vec<rtx> *dest)
482 df_ref reg_info, *uses;
483 struct df_link *ref_chain, *ref_link;
485 reg_info = NULL;
487 for (uses = DF_INSN_USES (insn); *uses; uses++)
489 reg_info = *uses;
490 if (GET_CODE (DF_REF_REG (reg_info)) == SUBREG)
491 return NULL;
492 if (REGNO (DF_REF_REG (reg_info)) == REGNO (reg))
493 break;
496 gcc_assert (reg_info != NULL && uses != NULL);
498 ref_chain = DF_REF_CHAIN (reg_info);
500 for (ref_link = ref_chain; ref_link; ref_link = ref_link->next)
502 /* Problem getting some definition for this instruction. */
503 if (ref_link->ref == NULL)
504 return NULL;
505 if (DF_REF_INSN_INFO (ref_link->ref) == NULL)
506 return NULL;
509 if (dest)
510 for (ref_link = ref_chain; ref_link; ref_link = ref_link->next)
511 dest->safe_push (DF_REF_INSN (ref_link->ref));
513 return ref_chain;
516 /* Return true if INSN is
517 (SET (reg REGNO (def_reg)) (if_then_else (cond) (REG x1) (REG x2)))
518 and store x1 and x2 in REG_1 and REG_2. */
520 static bool
521 is_cond_copy_insn (rtx insn, rtx *reg1, rtx *reg2)
523 rtx expr = single_set (insn);
525 if (expr != NULL_RTX
526 && GET_CODE (expr) == SET
527 && GET_CODE (SET_DEST (expr)) == REG
528 && GET_CODE (SET_SRC (expr)) == IF_THEN_ELSE
529 && GET_CODE (XEXP (SET_SRC (expr), 1)) == REG
530 && GET_CODE (XEXP (SET_SRC (expr), 2)) == REG)
532 *reg1 = XEXP (SET_SRC (expr), 1);
533 *reg2 = XEXP (SET_SRC (expr), 2);
534 return true;
537 return false;
540 enum ext_modified_kind
542 /* The insn hasn't been modified by ree pass yet. */
543 EXT_MODIFIED_NONE,
544 /* Changed into zero extension. */
545 EXT_MODIFIED_ZEXT,
546 /* Changed into sign extension. */
547 EXT_MODIFIED_SEXT
550 struct ATTRIBUTE_PACKED ext_modified
552 /* Mode from which ree has zero or sign extended the destination. */
553 ENUM_BITFIELD(machine_mode) mode : 8;
555 /* Kind of modification of the insn. */
556 ENUM_BITFIELD(ext_modified_kind) kind : 2;
558 unsigned int do_not_reextend : 1;
560 /* True if the insn is scheduled to be deleted. */
561 unsigned int deleted : 1;
564 /* Vectors used by combine_reaching_defs and its helpers. */
565 typedef struct ext_state
567 /* In order to avoid constant alloc/free, we keep these
568 4 vectors live through the entire find_and_remove_re and just
569 truncate them each time. */
570 vec<rtx> defs_list;
571 vec<rtx> copies_list;
572 vec<rtx> modified_list;
573 vec<rtx> work_list;
575 /* For instructions that have been successfully modified, this is
576 the original mode from which the insn is extending and
577 kind of extension. */
578 struct ext_modified *modified;
579 } ext_state;
581 /* Reaching Definitions of the extended register could be conditional copies
582 or regular definitions. This function separates the two types into two
583 lists, STATE->DEFS_LIST and STATE->COPIES_LIST. This is necessary because,
584 if a reaching definition is a conditional copy, merging the extension with
585 this definition is wrong. Conditional copies are merged by transitively
586 merging their definitions. The defs_list is populated with all the reaching
587 definitions of the extension instruction (EXTEND_INSN) which must be merged
588 with an extension. The copies_list contains all the conditional moves that
589 will later be extended into a wider mode conditional move if all the merges
590 are successful. The function returns false upon failure, true upon
591 success. */
593 static bool
594 make_defs_and_copies_lists (rtx extend_insn, const_rtx set_pat,
595 ext_state *state)
597 rtx src_reg = XEXP (SET_SRC (set_pat), 0);
598 bool *is_insn_visited;
599 bool ret = true;
601 state->work_list.truncate (0);
603 /* Initialize the work list. */
604 if (!get_defs (extend_insn, src_reg, &state->work_list))
605 gcc_unreachable ();
607 is_insn_visited = XCNEWVEC (bool, max_insn_uid);
609 /* Perform transitive closure for conditional copies. */
610 while (!state->work_list.is_empty ())
612 rtx def_insn = state->work_list.pop ();
613 rtx reg1, reg2;
615 gcc_assert (INSN_UID (def_insn) < max_insn_uid);
617 if (is_insn_visited[INSN_UID (def_insn)])
618 continue;
619 is_insn_visited[INSN_UID (def_insn)] = true;
621 if (is_cond_copy_insn (def_insn, &reg1, &reg2))
623 /* Push it onto the copy list first. */
624 state->copies_list.safe_push (def_insn);
626 /* Now perform the transitive closure. */
627 if (!get_defs (def_insn, reg1, &state->work_list)
628 || !get_defs (def_insn, reg2, &state->work_list))
630 ret = false;
631 break;
634 else
635 state->defs_list.safe_push (def_insn);
638 XDELETEVEC (is_insn_visited);
640 return ret;
643 /* If DEF_INSN has single SET expression, possibly buried inside
644 a PARALLEL, return the address of the SET expression, else
645 return NULL. This is similar to single_set, except that
646 single_set allows multiple SETs when all but one is dead. */
647 static rtx *
648 get_sub_rtx (rtx def_insn)
650 enum rtx_code code = GET_CODE (PATTERN (def_insn));
651 rtx *sub_rtx = NULL;
653 if (code == PARALLEL)
655 for (int i = 0; i < XVECLEN (PATTERN (def_insn), 0); i++)
657 rtx s_expr = XVECEXP (PATTERN (def_insn), 0, i);
658 if (GET_CODE (s_expr) != SET)
659 continue;
661 if (sub_rtx == NULL)
662 sub_rtx = &XVECEXP (PATTERN (def_insn), 0, i);
663 else
665 /* PARALLEL with multiple SETs. */
666 return NULL;
670 else if (code == SET)
671 sub_rtx = &PATTERN (def_insn);
672 else
674 /* It is not a PARALLEL or a SET, what could it be ? */
675 return NULL;
678 gcc_assert (sub_rtx != NULL);
679 return sub_rtx;
682 /* Merge the DEF_INSN with an extension. Calls combine_set_extension
683 on the SET pattern. */
685 static bool
686 merge_def_and_ext (ext_cand *cand, rtx def_insn, ext_state *state)
688 enum machine_mode ext_src_mode;
689 rtx *sub_rtx;
691 ext_src_mode = GET_MODE (XEXP (SET_SRC (cand->expr), 0));
692 sub_rtx = get_sub_rtx (def_insn);
694 if (sub_rtx == NULL)
695 return false;
697 if (REG_P (SET_DEST (*sub_rtx))
698 && (GET_MODE (SET_DEST (*sub_rtx)) == ext_src_mode
699 || ((state->modified[INSN_UID (def_insn)].kind
700 == (cand->code == ZERO_EXTEND
701 ? EXT_MODIFIED_ZEXT : EXT_MODIFIED_SEXT))
702 && state->modified[INSN_UID (def_insn)].mode
703 == ext_src_mode)))
705 if (GET_MODE_SIZE (GET_MODE (SET_DEST (*sub_rtx)))
706 >= GET_MODE_SIZE (cand->mode))
707 return true;
708 /* If def_insn is already scheduled to be deleted, don't attempt
709 to modify it. */
710 if (state->modified[INSN_UID (def_insn)].deleted)
711 return false;
712 if (combine_set_extension (cand, def_insn, sub_rtx))
714 if (state->modified[INSN_UID (def_insn)].kind == EXT_MODIFIED_NONE)
715 state->modified[INSN_UID (def_insn)].mode = ext_src_mode;
716 return true;
720 return false;
723 /* Given SRC, which should be one or more extensions of a REG, strip
724 away the extensions and return the REG. */
726 static inline rtx
727 get_extended_src_reg (rtx src)
729 while (GET_CODE (src) == SIGN_EXTEND || GET_CODE (src) == ZERO_EXTEND)
730 src = XEXP (src, 0);
731 gcc_assert (REG_P (src));
732 return src;
735 /* This function goes through all reaching defs of the source
736 of the candidate for elimination (CAND) and tries to combine
737 the extension with the definition instruction. The changes
738 are made as a group so that even if one definition cannot be
739 merged, all reaching definitions end up not being merged.
740 When a conditional copy is encountered, merging is attempted
741 transitively on its definitions. It returns true upon success
742 and false upon failure. */
744 static bool
745 combine_reaching_defs (ext_cand *cand, const_rtx set_pat, ext_state *state)
747 rtx def_insn;
748 bool merge_successful = true;
749 int i;
750 int defs_ix;
751 bool outcome;
753 state->defs_list.truncate (0);
754 state->copies_list.truncate (0);
756 outcome = make_defs_and_copies_lists (cand->insn, set_pat, state);
758 if (!outcome)
759 return false;
761 /* If the destination operand of the extension is a different
762 register than the source operand, then additional restrictions
763 are needed. Note we have to handle cases where we have nested
764 extensions in the source operand. */
765 bool copy_needed
766 = (REGNO (SET_DEST (PATTERN (cand->insn)))
767 != REGNO (get_extended_src_reg (SET_SRC (PATTERN (cand->insn)))));
768 if (copy_needed)
770 /* Considering transformation of
771 (set (reg1) (expression))
773 (set (reg2) (any_extend (reg1)))
775 into
777 (set (reg2) (any_extend (expression)))
778 (set (reg1) (reg2))
779 ... */
781 /* In theory we could handle more than one reaching def, it
782 just makes the code to update the insn stream more complex. */
783 if (state->defs_list.length () != 1)
784 return false;
786 /* We require the candidate not already be modified. It may,
787 for example have been changed from a (sign_extend (reg))
788 into (zero_extend (sign_extend (reg))).
790 Handling that case shouldn't be terribly difficult, but the code
791 here and the code to emit copies would need auditing. Until
792 we see a need, this is the safe thing to do. */
793 if (state->modified[INSN_UID (cand->insn)].kind != EXT_MODIFIED_NONE)
794 return false;
796 enum machine_mode dst_mode = GET_MODE (SET_DEST (PATTERN (cand->insn)));
797 rtx src_reg = get_extended_src_reg (SET_SRC (PATTERN (cand->insn)));
799 /* Ensure the number of hard registers of the copy match. */
800 if (HARD_REGNO_NREGS (REGNO (src_reg), dst_mode)
801 != HARD_REGNO_NREGS (REGNO (src_reg), GET_MODE (src_reg)))
802 return false;
804 /* There's only one reaching def. */
805 rtx def_insn = state->defs_list[0];
807 /* The defining statement must not have been modified either. */
808 if (state->modified[INSN_UID (def_insn)].kind != EXT_MODIFIED_NONE)
809 return false;
811 /* The defining statement and candidate insn must be in the same block.
812 This is merely to keep the test for safety and updating the insn
813 stream simple. Also ensure that within the block the candidate
814 follows the defining insn. */
815 if (BLOCK_FOR_INSN (cand->insn) != BLOCK_FOR_INSN (def_insn)
816 || DF_INSN_LUID (def_insn) > DF_INSN_LUID (cand->insn))
817 return false;
819 /* If there is an overlap between the destination of DEF_INSN and
820 CAND->insn, then this transformation is not safe. Note we have
821 to test in the widened mode. */
822 rtx *dest_sub_rtx = get_sub_rtx (def_insn);
823 if (dest_sub_rtx == NULL
824 || !REG_P (SET_DEST (*dest_sub_rtx)))
825 return false;
827 rtx tmp_reg = gen_rtx_REG (GET_MODE (SET_DEST (PATTERN (cand->insn))),
828 REGNO (SET_DEST (*dest_sub_rtx)));
829 if (reg_overlap_mentioned_p (tmp_reg, SET_DEST (PATTERN (cand->insn))))
830 return false;
832 /* The destination register of the extension insn must not be
833 used or set between the def_insn and cand->insn exclusive. */
834 if (reg_used_between_p (SET_DEST (PATTERN (cand->insn)),
835 def_insn, cand->insn)
836 || reg_set_between_p (SET_DEST (PATTERN (cand->insn)),
837 def_insn, cand->insn))
838 return false;
840 /* We must be able to copy between the two registers. Generate,
841 recognize and verify constraints of the copy. Also fail if this
842 generated more than one insn.
844 This generates garbage since we throw away the insn when we're
845 done, only to recreate it later if this test was successful.
847 Make sure to get the mode from the extension (cand->insn). This
848 is different than in the code to emit the copy as we have not
849 modified the defining insn yet. */
850 start_sequence ();
851 rtx pat = PATTERN (cand->insn);
852 rtx new_dst = gen_rtx_REG (GET_MODE (SET_DEST (pat)),
853 REGNO (get_extended_src_reg (SET_SRC (pat))));
854 rtx new_src = gen_rtx_REG (GET_MODE (SET_DEST (pat)),
855 REGNO (SET_DEST (pat)));
856 emit_move_insn (new_dst, new_src);
858 rtx insn = get_insns();
859 end_sequence ();
860 if (NEXT_INSN (insn))
861 return false;
862 if (recog_memoized (insn) == -1)
863 return false;
864 extract_insn (insn);
865 if (!constrain_operands (1))
866 return false;
870 /* If cand->insn has been already modified, update cand->mode to a wider
871 mode if possible, or punt. */
872 if (state->modified[INSN_UID (cand->insn)].kind != EXT_MODIFIED_NONE)
874 enum machine_mode mode;
875 rtx set;
877 if (state->modified[INSN_UID (cand->insn)].kind
878 != (cand->code == ZERO_EXTEND
879 ? EXT_MODIFIED_ZEXT : EXT_MODIFIED_SEXT)
880 || state->modified[INSN_UID (cand->insn)].mode != cand->mode
881 || (set = single_set (cand->insn)) == NULL_RTX)
882 return false;
883 mode = GET_MODE (SET_DEST (set));
884 gcc_assert (GET_MODE_SIZE (mode) >= GET_MODE_SIZE (cand->mode));
885 cand->mode = mode;
888 merge_successful = true;
890 /* Go through the defs vector and try to merge all the definitions
891 in this vector. */
892 state->modified_list.truncate (0);
893 FOR_EACH_VEC_ELT (state->defs_list, defs_ix, def_insn)
895 if (merge_def_and_ext (cand, def_insn, state))
896 state->modified_list.safe_push (def_insn);
897 else
899 merge_successful = false;
900 break;
904 /* Now go through the conditional copies vector and try to merge all
905 the copies in this vector. */
906 if (merge_successful)
908 FOR_EACH_VEC_ELT (state->copies_list, i, def_insn)
910 if (transform_ifelse (cand, def_insn))
911 state->modified_list.safe_push (def_insn);
912 else
914 merge_successful = false;
915 break;
920 if (merge_successful)
922 /* Commit the changes here if possible
923 FIXME: It's an all-or-nothing scenario. Even if only one definition
924 cannot be merged, we entirely give up. In the future, we should allow
925 extensions to be partially eliminated along those paths where the
926 definitions could be merged. */
927 if (apply_change_group ())
929 if (dump_file)
930 fprintf (dump_file, "All merges were successful.\n");
932 FOR_EACH_VEC_ELT (state->modified_list, i, def_insn)
934 ext_modified *modified = &state->modified[INSN_UID (def_insn)];
935 if (modified->kind == EXT_MODIFIED_NONE)
936 modified->kind = (cand->code == ZERO_EXTEND ? EXT_MODIFIED_ZEXT
937 : EXT_MODIFIED_SEXT);
939 if (copy_needed)
940 modified->do_not_reextend = 1;
942 return true;
944 else
946 /* Changes need not be cancelled explicitly as apply_change_group
947 does it. Print list of definitions in the dump_file for debug
948 purposes. This extension cannot be deleted. */
949 if (dump_file)
951 fprintf (dump_file,
952 "Merge cancelled, non-mergeable definitions:\n");
953 FOR_EACH_VEC_ELT (state->modified_list, i, def_insn)
954 print_rtl_single (dump_file, def_insn);
958 else
960 /* Cancel any changes that have been made so far. */
961 cancel_changes (0);
964 return false;
967 /* Add an extension pattern that could be eliminated. */
969 static void
970 add_removable_extension (const_rtx expr, rtx insn,
971 vec<ext_cand> *insn_list,
972 unsigned *def_map)
974 enum rtx_code code;
975 enum machine_mode mode;
976 unsigned int idx;
977 rtx src, dest;
979 /* We are looking for SET (REG N) (ANY_EXTEND (REG N)). */
980 if (GET_CODE (expr) != SET)
981 return;
983 src = SET_SRC (expr);
984 code = GET_CODE (src);
985 dest = SET_DEST (expr);
986 mode = GET_MODE (dest);
988 if (REG_P (dest)
989 && (code == SIGN_EXTEND || code == ZERO_EXTEND)
990 && REG_P (XEXP (src, 0)))
992 struct df_link *defs, *def;
993 ext_cand *cand;
995 /* First, make sure we can get all the reaching definitions. */
996 defs = get_defs (insn, XEXP (src, 0), NULL);
997 if (!defs)
999 if (dump_file)
1001 fprintf (dump_file, "Cannot eliminate extension:\n");
1002 print_rtl_single (dump_file, insn);
1003 fprintf (dump_file, " because of missing definition(s)\n");
1005 return;
1008 /* Second, make sure the reaching definitions don't feed another and
1009 different extension. FIXME: this obviously can be improved. */
1010 for (def = defs; def; def = def->next)
1011 if ((idx = def_map[INSN_UID (DF_REF_INSN (def->ref))])
1012 && idx != -1U
1013 && (cand = &(*insn_list)[idx - 1])
1014 && cand->code != code)
1016 if (dump_file)
1018 fprintf (dump_file, "Cannot eliminate extension:\n");
1019 print_rtl_single (dump_file, insn);
1020 fprintf (dump_file, " because of other extension\n");
1022 return;
1024 /* For vector mode extensions, ensure that all uses of the
1025 XEXP (src, 0) register are the same extension (both code
1026 and to which mode), as unlike integral extensions lowpart
1027 subreg of the sign/zero extended register are not equal
1028 to the original register, so we have to change all uses or
1029 none. */
1030 else if (VECTOR_MODE_P (GET_MODE (XEXP (src, 0))))
1032 if (idx == 0)
1034 struct df_link *ref_chain, *ref_link;
1036 ref_chain = DF_REF_CHAIN (def->ref);
1037 for (ref_link = ref_chain; ref_link; ref_link = ref_link->next)
1039 if (ref_link->ref == NULL
1040 || DF_REF_INSN_INFO (ref_link->ref) == NULL)
1042 idx = -1U;
1043 break;
1045 rtx use_insn = DF_REF_INSN (ref_link->ref);
1046 const_rtx use_set;
1047 if (use_insn == insn || DEBUG_INSN_P (use_insn))
1048 continue;
1049 if (!(use_set = single_set (use_insn))
1050 || !REG_P (SET_DEST (use_set))
1051 || GET_MODE (SET_DEST (use_set)) != GET_MODE (dest)
1052 || GET_CODE (SET_SRC (use_set)) != code
1053 || !rtx_equal_p (XEXP (SET_SRC (use_set), 0),
1054 XEXP (src, 0)))
1056 idx = -1U;
1057 break;
1060 if (idx == -1U)
1061 def_map[INSN_UID (DF_REF_INSN (def->ref))] = idx;
1063 if (idx == -1U)
1065 if (dump_file)
1067 fprintf (dump_file, "Cannot eliminate extension:\n");
1068 print_rtl_single (dump_file, insn);
1069 fprintf (dump_file,
1070 " because some vector uses aren't extension\n");
1072 return;
1076 /* Then add the candidate to the list and insert the reaching definitions
1077 into the definition map. */
1078 ext_cand e = {expr, code, mode, insn};
1079 insn_list->safe_push (e);
1080 idx = insn_list->length ();
1082 for (def = defs; def; def = def->next)
1083 def_map[INSN_UID (DF_REF_INSN (def->ref))] = idx;
1087 /* Traverse the instruction stream looking for extensions and return the
1088 list of candidates. */
1090 static vec<ext_cand>
1091 find_removable_extensions (void)
1093 vec<ext_cand> insn_list = vNULL;
1094 basic_block bb;
1095 rtx insn, set;
1096 unsigned *def_map = XCNEWVEC (unsigned, max_insn_uid);
1098 FOR_EACH_BB_FN (bb, cfun)
1099 FOR_BB_INSNS (bb, insn)
1101 if (!NONDEBUG_INSN_P (insn))
1102 continue;
1104 set = single_set (insn);
1105 if (set == NULL_RTX)
1106 continue;
1107 add_removable_extension (set, insn, &insn_list, def_map);
1110 XDELETEVEC (def_map);
1112 return insn_list;
1115 /* This is the main function that checks the insn stream for redundant
1116 extensions and tries to remove them if possible. */
1118 static void
1119 find_and_remove_re (void)
1121 ext_cand *curr_cand;
1122 rtx curr_insn = NULL_RTX;
1123 int num_re_opportunities = 0, num_realized = 0, i;
1124 vec<ext_cand> reinsn_list;
1125 auto_vec<rtx> reinsn_del_list;
1126 auto_vec<rtx> reinsn_copy_list;
1127 ext_state state;
1129 /* Construct DU chain to get all reaching definitions of each
1130 extension instruction. */
1131 df_set_flags (DF_RD_PRUNE_DEAD_DEFS);
1132 df_chain_add_problem (DF_UD_CHAIN + DF_DU_CHAIN);
1133 df_analyze ();
1134 df_set_flags (DF_DEFER_INSN_RESCAN);
1136 max_insn_uid = get_max_uid ();
1137 reinsn_list = find_removable_extensions ();
1138 state.defs_list.create (0);
1139 state.copies_list.create (0);
1140 state.modified_list.create (0);
1141 state.work_list.create (0);
1142 if (reinsn_list.is_empty ())
1143 state.modified = NULL;
1144 else
1145 state.modified = XCNEWVEC (struct ext_modified, max_insn_uid);
1147 FOR_EACH_VEC_ELT (reinsn_list, i, curr_cand)
1149 num_re_opportunities++;
1151 /* Try to combine the extension with the definition. */
1152 if (dump_file)
1154 fprintf (dump_file, "Trying to eliminate extension:\n");
1155 print_rtl_single (dump_file, curr_cand->insn);
1158 if (combine_reaching_defs (curr_cand, curr_cand->expr, &state))
1160 if (dump_file)
1161 fprintf (dump_file, "Eliminated the extension.\n");
1162 num_realized++;
1163 /* If the RHS of the current candidate is not (extend (reg)), then
1164 we do not allow the optimization of extensions where
1165 the source and destination registers do not match. Thus
1166 checking REG_P here is correct. */
1167 if (REG_P (XEXP (SET_SRC (PATTERN (curr_cand->insn)), 0))
1168 && (REGNO (SET_DEST (PATTERN (curr_cand->insn)))
1169 != REGNO (XEXP (SET_SRC (PATTERN (curr_cand->insn)), 0))))
1171 reinsn_copy_list.safe_push (curr_cand->insn);
1172 reinsn_copy_list.safe_push (state.defs_list[0]);
1174 reinsn_del_list.safe_push (curr_cand->insn);
1175 state.modified[INSN_UID (curr_cand->insn)].deleted = 1;
1179 /* The copy list contains pairs of insns which describe copies we
1180 need to insert into the INSN stream.
1182 The first insn in each pair is the extension insn, from which
1183 we derive the source and destination of the copy.
1185 The second insn in each pair is the memory reference where the
1186 extension will ultimately happen. We emit the new copy
1187 immediately after this insn.
1189 It may first appear that the arguments for the copy are reversed.
1190 Remember that the memory reference will be changed to refer to the
1191 destination of the extention. So we're actually emitting a copy
1192 from the new destination to the old destination. */
1193 for (unsigned int i = 0; i < reinsn_copy_list.length (); i += 2)
1195 rtx curr_insn = reinsn_copy_list[i];
1196 rtx def_insn = reinsn_copy_list[i + 1];
1198 /* Use the mode of the destination of the defining insn
1199 for the mode of the copy. This is necessary if the
1200 defining insn was used to eliminate a second extension
1201 that was wider than the first. */
1202 rtx sub_rtx = *get_sub_rtx (def_insn);
1203 rtx pat = PATTERN (curr_insn);
1204 rtx new_dst = gen_rtx_REG (GET_MODE (SET_DEST (sub_rtx)),
1205 REGNO (XEXP (SET_SRC (pat), 0)));
1206 rtx new_src = gen_rtx_REG (GET_MODE (SET_DEST (sub_rtx)),
1207 REGNO (SET_DEST (pat)));
1208 rtx set = gen_rtx_SET (VOIDmode, new_dst, new_src);
1209 emit_insn_after (set, def_insn);
1212 /* Delete all useless extensions here in one sweep. */
1213 FOR_EACH_VEC_ELT (reinsn_del_list, i, curr_insn)
1214 delete_insn (curr_insn);
1216 reinsn_list.release ();
1217 state.defs_list.release ();
1218 state.copies_list.release ();
1219 state.modified_list.release ();
1220 state.work_list.release ();
1221 XDELETEVEC (state.modified);
1223 if (dump_file && num_re_opportunities > 0)
1224 fprintf (dump_file, "Elimination opportunities = %d realized = %d\n",
1225 num_re_opportunities, num_realized);
1228 /* Find and remove redundant extensions. */
1230 static unsigned int
1231 rest_of_handle_ree (void)
1233 timevar_push (TV_REE);
1234 find_and_remove_re ();
1235 timevar_pop (TV_REE);
1236 return 0;
1239 /* Run REE pass when flag_ree is set at optimization level > 0. */
1241 static bool
1242 gate_handle_ree (void)
1244 return (optimize > 0 && flag_ree);
1247 namespace {
1249 const pass_data pass_data_ree =
1251 RTL_PASS, /* type */
1252 "ree", /* name */
1253 OPTGROUP_NONE, /* optinfo_flags */
1254 true, /* has_gate */
1255 true, /* has_execute */
1256 TV_REE, /* tv_id */
1257 0, /* properties_required */
1258 0, /* properties_provided */
1259 0, /* properties_destroyed */
1260 0, /* todo_flags_start */
1261 ( TODO_df_finish | TODO_verify_rtl_sharing ), /* todo_flags_finish */
1264 class pass_ree : public rtl_opt_pass
1266 public:
1267 pass_ree (gcc::context *ctxt)
1268 : rtl_opt_pass (pass_data_ree, ctxt)
1271 /* opt_pass methods: */
1272 bool gate () { return gate_handle_ree (); }
1273 unsigned int execute () { return rest_of_handle_ree (); }
1275 }; // class pass_ree
1277 } // anon namespace
1279 rtl_opt_pass *
1280 make_pass_ree (gcc::context *ctxt)
1282 return new pass_ree (ctxt);