* target.h (struct gcc_target): Add calls.pass_by_reference.
[official-gcc.git] / gcc / config / mn10300 / mn10300.h
blobe77f9d26e44adc88b908cc97c77297db1b015b18
1 /* Definitions of target machine for GNU compiler.
2 Matsushita MN10300 series
3 Copyright (C) 1996, 1997, 1998, 1999, 2000, 2001, 2002, 2003, 2004
4 Free Software Foundation, Inc.
5 Contributed by Jeff Law (law@cygnus.com).
7 This file is part of GCC.
9 GCC is free software; you can redistribute it and/or modify
10 it under the terms of the GNU General Public License as published by
11 the Free Software Foundation; either version 2, or (at your option)
12 any later version.
14 GCC is distributed in the hope that it will be useful,
15 but WITHOUT ANY WARRANTY; without even the implied warranty of
16 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 GNU General Public License for more details.
19 You should have received a copy of the GNU General Public License
20 along with GCC; see the file COPYING. If not, write to
21 the Free Software Foundation, 59 Temple Place - Suite 330,
22 Boston, MA 02111-1307, USA. */
25 #undef ASM_SPEC
26 #undef LIB_SPEC
27 #undef ENDFILE_SPEC
28 #undef LINK_SPEC
29 #define LINK_SPEC "%{mrelax:--relax}"
30 #undef STARTFILE_SPEC
31 #define STARTFILE_SPEC "%{!mno-crt0:%{!shared:%{pg:gcrt0%O%s}%{!pg:%{p:mcrt0%O%s}%{!p:crt0%O%s}}}}"
33 /* Names to predefine in the preprocessor for this target machine. */
35 #define TARGET_CPU_CPP_BUILTINS() \
36 do \
37 { \
38 builtin_define ("__mn10300__"); \
39 builtin_define ("__MN10300__"); \
40 } \
41 while (0)
43 #define CPP_SPEC "%{mam33:-D__AM33__} %{mam33-2:-D__AM33__=2 -D__AM33_2__}"
45 /* Run-time compilation parameters selecting different hardware subsets. */
47 extern int target_flags;
49 extern GTY(()) int mn10300_unspec_int_label_counter;
51 /* Macros used in the machine description to test the flags. */
53 /* Macro to define tables used to set the flags.
54 This is a list in braces of pairs in braces,
55 each pair being { "NAME", VALUE }
56 where VALUE is the bits to set or minus the bits to clear.
57 An empty string NAME is used to identify the default VALUE. */
59 /* Generate code to work around mul/mulq bugs on the mn10300. */
60 #define TARGET_MULT_BUG (target_flags & 0x1)
62 /* Generate code for the AM33 processor. */
63 #define TARGET_AM33 (target_flags & 0x2)
65 /* Generate code for the AM33/2.0 processor. */
66 #define TARGET_AM33_2 (target_flags & 0x4)
68 #define TARGET_SWITCHES \
69 {{ "mult-bug", 0x1, N_("Work around hardware multiply bug")}, \
70 { "no-mult-bug", -0x1, N_("Do not work around hardware multiply bug")},\
71 { "am33", 0x2, N_("Target the AM33 processor")}, \
72 { "am33", -(0x1), ""},\
73 { "no-am33", -0x2, ""}, \
74 { "no-crt0", 0, N_("No default crt0.o") }, \
75 { "am33-2", 0x6, N_("Target the AM33/2.0 processor")}, \
76 { "am33-2", -(0x1), ""},\
77 { "no-am33-2", -0x4, ""}, \
78 { "relax", 0, N_("Enable linker relaxations") }, \
79 { "", TARGET_DEFAULT, NULL}}
81 #ifndef TARGET_DEFAULT
82 #define TARGET_DEFAULT 0x1
83 #endif
85 /* Print subsidiary information on the compiler version in use. */
87 #define TARGET_VERSION fprintf (stderr, " (MN10300)");
90 /* Target machine storage layout */
92 /* Define this if most significant bit is lowest numbered
93 in instructions that operate on numbered bit-fields.
94 This is not true on the Matsushita MN1003. */
95 #define BITS_BIG_ENDIAN 0
97 /* Define this if most significant byte of a word is the lowest numbered. */
98 /* This is not true on the Matsushita MN10300. */
99 #define BYTES_BIG_ENDIAN 0
101 /* Define this if most significant word of a multiword number is lowest
102 numbered.
103 This is not true on the Matsushita MN10300. */
104 #define WORDS_BIG_ENDIAN 0
106 /* Width of a word, in units (bytes). */
107 #define UNITS_PER_WORD 4
109 /* Allocation boundary (in *bits*) for storing arguments in argument list. */
110 #define PARM_BOUNDARY 32
112 /* The stack goes in 32 bit lumps. */
113 #define STACK_BOUNDARY 32
115 /* Allocation boundary (in *bits*) for the code of a function.
116 8 is the minimum boundary; it's unclear if bigger alignments
117 would improve performance. */
118 #define FUNCTION_BOUNDARY 8
120 /* No data type wants to be aligned rounder than this. */
121 #define BIGGEST_ALIGNMENT 32
123 /* Alignment of field after `int : 0' in a structure. */
124 #define EMPTY_FIELD_BOUNDARY 32
126 /* Define this if move instructions will actually fail to work
127 when given unaligned data. */
128 #define STRICT_ALIGNMENT 1
130 /* Define this as 1 if `char' should by default be signed; else as 0. */
131 #define DEFAULT_SIGNED_CHAR 0
133 /* Standard register usage. */
135 /* Number of actual hardware registers.
136 The hardware registers are assigned numbers for the compiler
137 from 0 to just below FIRST_PSEUDO_REGISTER.
139 All registers that the compiler knows about must be given numbers,
140 even those that are not normally considered general registers. */
142 #define FIRST_PSEUDO_REGISTER 50
144 /* Specify machine-specific register numbers. */
145 #define FIRST_DATA_REGNUM 0
146 #define LAST_DATA_REGNUM 3
147 #define FIRST_ADDRESS_REGNUM 4
148 #define LAST_ADDRESS_REGNUM 8
149 #define FIRST_EXTENDED_REGNUM 10
150 #define LAST_EXTENDED_REGNUM 17
151 #define FIRST_FP_REGNUM 18
152 #define LAST_FP_REGNUM 49
154 /* Specify the registers used for certain standard purposes.
155 The values of these macros are register numbers. */
157 /* Register to use for pushing function arguments. */
158 #define STACK_POINTER_REGNUM (LAST_ADDRESS_REGNUM+1)
160 /* Base register for access to local variables of the function. */
161 #define FRAME_POINTER_REGNUM (LAST_ADDRESS_REGNUM-1)
163 /* Base register for access to arguments of the function. This
164 is a fake register and will be eliminated into either the frame
165 pointer or stack pointer. */
166 #define ARG_POINTER_REGNUM LAST_ADDRESS_REGNUM
168 /* Register in which static-chain is passed to a function. */
169 #define STATIC_CHAIN_REGNUM (FIRST_ADDRESS_REGNUM+1)
171 /* 1 for registers that have pervasive standard uses
172 and are not available for the register allocator. */
174 #define FIXED_REGISTERS \
175 { 0, 0, 0, 0, 0, 0, 0, 0, 1, 1, 0, 0, 0, 0, 0, 0, 0, 0 \
176 , 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 \
177 , 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 \
180 /* 1 for registers not available across function calls.
181 These must include the FIXED_REGISTERS and also any
182 registers that can be used without being saved.
183 The latter must include the registers where values are returned
184 and the register where structure-value addresses are passed.
185 Aside from that, you can include as many other registers as you
186 like. */
188 #define CALL_USED_REGISTERS \
189 { 1, 1, 0, 0, 1, 1, 0, 0, 1, 1, 1, 1, 1, 1, 0, 0, 0, 0 \
190 , 1, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 \
191 , 0, 0, 0, 0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1 \
194 #define REG_ALLOC_ORDER \
195 { 0, 1, 4, 5, 2, 3, 6, 7, 10, 11, 12, 13, 14, 15, 16, 17, 8, 9 \
196 , 42, 43, 44, 45, 46, 47, 48, 49, 34, 35, 36, 37, 38, 39, 40, 41 \
197 , 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, 32, 33 \
200 #define CONDITIONAL_REGISTER_USAGE \
202 unsigned int i; \
204 if (!TARGET_AM33) \
206 for (i = FIRST_EXTENDED_REGNUM; \
207 i <= LAST_EXTENDED_REGNUM; i++) \
208 fixed_regs[i] = call_used_regs[i] = 1; \
210 if (!TARGET_AM33_2) \
212 for (i = FIRST_FP_REGNUM; \
213 i <= LAST_FP_REGNUM; \
214 i++) \
215 fixed_regs[i] = call_used_regs[i] = 1; \
217 if (flag_pic) \
218 fixed_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
221 /* Return number of consecutive hard regs needed starting at reg REGNO
222 to hold something of mode MODE.
224 This is ordinarily the length in words of a value of mode MODE
225 but can be less for certain modes in special long registers. */
227 #define HARD_REGNO_NREGS(REGNO, MODE) \
228 ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
230 /* Value is 1 if hard register REGNO can hold a value of machine-mode
231 MODE. */
233 #define HARD_REGNO_MODE_OK(REGNO, MODE) \
234 ((REGNO_REG_CLASS (REGNO) == DATA_REGS \
235 || (TARGET_AM33 && REGNO_REG_CLASS (REGNO) == ADDRESS_REGS) \
236 || REGNO_REG_CLASS (REGNO) == EXTENDED_REGS) \
237 ? ((REGNO) & 1) == 0 || GET_MODE_SIZE (MODE) <= 4 \
238 : ((REGNO) & 1) == 0 || GET_MODE_SIZE (MODE) == 4)
240 /* Value is 1 if it is a good idea to tie two pseudo registers
241 when one has mode MODE1 and one has mode MODE2.
242 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
243 for any hard reg, then this must be 0 for correct output. */
244 #define MODES_TIEABLE_P(MODE1, MODE2) \
245 (TARGET_AM33 \
246 || MODE1 == MODE2 \
247 || (GET_MODE_SIZE (MODE1) <= 4 && GET_MODE_SIZE (MODE2) <= 4))
249 /* 4 data, and effectively 3 address registers is small as far as I'm
250 concerned. */
251 #define SMALL_REGISTER_CLASSES 1
253 /* Define the classes of registers for register constraints in the
254 machine description. Also define ranges of constants.
256 One of the classes must always be named ALL_REGS and include all hard regs.
257 If there is more than one class, another class must be named NO_REGS
258 and contain no registers.
260 The name GENERAL_REGS must be the name of a class (or an alias for
261 another name such as ALL_REGS). This is the class of registers
262 that is allowed by "g" or "r" in a register constraint.
263 Also, registers outside this class are allocated only when
264 instructions express preferences for them.
266 The classes must be numbered in nondecreasing order; that is,
267 a larger-numbered class must never be contained completely
268 in a smaller-numbered class.
270 For any two classes, it is very desirable that there be another
271 class that represents their union. */
273 enum reg_class {
274 NO_REGS, DATA_REGS, ADDRESS_REGS, SP_REGS,
275 DATA_OR_ADDRESS_REGS, SP_OR_ADDRESS_REGS,
276 EXTENDED_REGS, DATA_OR_EXTENDED_REGS, ADDRESS_OR_EXTENDED_REGS,
277 SP_OR_EXTENDED_REGS, SP_OR_ADDRESS_OR_EXTENDED_REGS,
278 FP_REGS, FP_ACC_REGS,
279 GENERAL_REGS, ALL_REGS, LIM_REG_CLASSES
282 #define N_REG_CLASSES (int) LIM_REG_CLASSES
284 /* Give names of register classes as strings for dump file. */
286 #define REG_CLASS_NAMES \
287 { "NO_REGS", "DATA_REGS", "ADDRESS_REGS", \
288 "SP_REGS", "DATA_OR_ADDRESS_REGS", "SP_OR_ADDRESS_REGS", \
289 "EXTENDED_REGS", \
290 "DATA_OR_EXTENDED_REGS", "ADDRESS_OR_EXTENDED_REGS", \
291 "SP_OR_EXTENDED_REGS", "SP_OR_ADDRESS_OR_EXTENDED_REGS", \
292 "FP_REGS", "FP_ACC_REGS", \
293 "GENERAL_REGS", "ALL_REGS", "LIM_REGS" }
295 /* Define which registers fit in which classes.
296 This is an initializer for a vector of HARD_REG_SET
297 of length N_REG_CLASSES. */
299 #define REG_CLASS_CONTENTS \
300 { { 0, 0 }, /* No regs */ \
301 { 0x0000f, 0 }, /* DATA_REGS */ \
302 { 0x001f0, 0 }, /* ADDRESS_REGS */ \
303 { 0x00200, 0 }, /* SP_REGS */ \
304 { 0x001ff, 0 }, /* DATA_OR_ADDRESS_REGS */\
305 { 0x003f0, 0 }, /* SP_OR_ADDRESS_REGS */\
306 { 0x3fc00, 0 }, /* EXTENDED_REGS */ \
307 { 0x3fc0f, 0 }, /* DATA_OR_EXTENDED_REGS */ \
308 { 0x3fdf0, 0 }, /* ADDRESS_OR_EXTENDED_REGS */ \
309 { 0x3fe00, 0 }, /* SP_OR_EXTENDED_REGS */ \
310 { 0x3fff0, 0 }, /* SP_OR_ADDRESS_OR_EXTENDED_REGS */ \
311 { 0xfffc0000, 0x3ffff }, /* FP_REGS */ \
312 { 0x03fc0000, 0 }, /* FP_ACC_REGS */ \
313 { 0x3fdff, 0 }, /* GENERAL_REGS */ \
314 { 0xffffffff, 0x3ffff } /* ALL_REGS */ \
317 /* The same information, inverted:
318 Return the class number of the smallest class containing
319 reg number REGNO. This could be a conditional expression
320 or could index an array. */
322 #define REGNO_REG_CLASS(REGNO) \
323 ((REGNO) <= LAST_DATA_REGNUM ? DATA_REGS : \
324 (REGNO) <= LAST_ADDRESS_REGNUM ? ADDRESS_REGS : \
325 (REGNO) == STACK_POINTER_REGNUM ? SP_REGS : \
326 (REGNO) <= LAST_EXTENDED_REGNUM ? EXTENDED_REGS : \
327 (REGNO) <= LAST_FP_REGNUM ? FP_REGS : \
328 NO_REGS)
330 /* The class value for index registers, and the one for base regs. */
331 #define INDEX_REG_CLASS DATA_OR_EXTENDED_REGS
332 #define BASE_REG_CLASS SP_OR_ADDRESS_REGS
334 /* Get reg_class from a letter such as appears in the machine description. */
336 #define REG_CLASS_FROM_LETTER(C) \
337 ((C) == 'd' ? DATA_REGS : \
338 (C) == 'a' ? ADDRESS_REGS : \
339 (C) == 'y' ? SP_REGS : \
340 ! TARGET_AM33 ? NO_REGS : \
341 (C) == 'x' ? EXTENDED_REGS : \
342 ! TARGET_AM33_2 ? NO_REGS : \
343 (C) == 'f' ? FP_REGS : \
344 (C) == 'A' ? FP_ACC_REGS : \
345 NO_REGS)
347 /* Macros to check register numbers against specific register classes. */
349 /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
350 and check its validity for a certain class.
351 We have two alternate definitions for each of them.
352 The usual definition accepts all pseudo regs; the other rejects
353 them unless they have been allocated suitable hard regs.
354 The symbol REG_OK_STRICT causes the latter definition to be used.
356 Most source files want to accept pseudo regs in the hope that
357 they will get allocated to the class that the insn wants them to be in.
358 Source files for reload pass need to be strict.
359 After reload, it makes no difference, since pseudo regs have
360 been eliminated by then. */
362 /* These assume that REGNO is a hard or pseudo reg number.
363 They give nonzero only if REGNO is a hard reg of the suitable class
364 or a pseudo reg currently allocated to a suitable hard reg.
365 Since they use reg_renumber, they are safe only once reg_renumber
366 has been allocated, which happens in local-alloc.c. */
368 #ifndef REG_OK_STRICT
369 # define REG_STRICT 0
370 #else
371 # define REG_STRICT 1
372 #endif
374 # define REGNO_IN_RANGE_P(regno,min,max,strict) \
375 (IN_RANGE ((regno), (min), (max)) \
376 || ((strict) \
377 ? (reg_renumber \
378 && reg_renumber[(regno)] >= (min) \
379 && reg_renumber[(regno)] <= (max)) \
380 : (regno) >= FIRST_PSEUDO_REGISTER))
382 #define REGNO_DATA_P(regno, strict) \
383 (REGNO_IN_RANGE_P ((regno), FIRST_DATA_REGNUM, LAST_DATA_REGNUM, \
384 (strict)))
385 #define REGNO_ADDRESS_P(regno, strict) \
386 (REGNO_IN_RANGE_P ((regno), FIRST_ADDRESS_REGNUM, LAST_ADDRESS_REGNUM, \
387 (strict)))
388 #define REGNO_SP_P(regno, strict) \
389 (REGNO_IN_RANGE_P ((regno), STACK_POINTER_REGNUM, STACK_POINTER_REGNUM, \
390 (strict)))
391 #define REGNO_EXTENDED_P(regno, strict) \
392 (REGNO_IN_RANGE_P ((regno), FIRST_EXTENDED_REGNUM, LAST_EXTENDED_REGNUM, \
393 (strict)))
394 #define REGNO_AM33_P(regno, strict) \
395 (REGNO_DATA_P ((regno), (strict)) || REGNO_ADDRESS_P ((regno), (strict)) \
396 || REGNO_EXTENDED_P ((regno), (strict)))
397 #define REGNO_FP_P(regno, strict) \
398 (REGNO_IN_RANGE_P ((regno), FIRST_FP_REGNUM, LAST_FP_REGNUM, (strict)))
400 #define REGNO_STRICT_OK_FOR_BASE_P(regno, strict) \
401 (REGNO_SP_P ((regno), (strict)) \
402 || REGNO_ADDRESS_P ((regno), (strict)) \
403 || REGNO_EXTENDED_P ((regno), (strict)))
404 #define REGNO_OK_FOR_BASE_P(regno) \
405 (REGNO_STRICT_OK_FOR_BASE_P ((regno), REG_STRICT))
406 #define REG_OK_FOR_BASE_P(X) \
407 (REGNO_OK_FOR_BASE_P (REGNO (X)))
409 #define REGNO_STRICT_OK_FOR_BIT_BASE_P(regno, strict) \
410 (REGNO_SP_P ((regno), (strict)) || REGNO_ADDRESS_P ((regno), (strict)))
411 #define REGNO_OK_FOR_BIT_BASE_P(regno) \
412 (REGNO_STRICT_OK_FOR_BIT_BASE_P ((regno), REG_STRICT))
413 #define REG_OK_FOR_BIT_BASE_P(X) \
414 (REGNO_OK_FOR_BIT_BASE_P (REGNO (X)))
416 #define REGNO_STRICT_OK_FOR_INDEX_P(regno, strict) \
417 (REGNO_DATA_P ((regno), (strict)) || REGNO_EXTENDED_P ((regno), (strict)))
418 #define REGNO_OK_FOR_INDEX_P(regno) \
419 (REGNO_STRICT_OK_FOR_INDEX_P ((regno), REG_STRICT))
420 #define REG_OK_FOR_INDEX_P(X) \
421 (REGNO_OK_FOR_INDEX_P (REGNO (X)))
423 /* Given an rtx X being reloaded into a reg required to be
424 in class CLASS, return the class of reg to actually use.
425 In general this is just CLASS; but on some machines
426 in some cases it is preferable to use a more restrictive class. */
428 #define PREFERRED_RELOAD_CLASS(X,CLASS) \
429 ((X) == stack_pointer_rtx && (CLASS) != SP_REGS \
430 ? ADDRESS_OR_EXTENDED_REGS \
431 : (GET_CODE (X) == MEM \
432 || (GET_CODE (X) == REG \
433 && REGNO (X) >= FIRST_PSEUDO_REGISTER) \
434 || (GET_CODE (X) == SUBREG \
435 && GET_CODE (SUBREG_REG (X)) == REG \
436 && REGNO (SUBREG_REG (X)) >= FIRST_PSEUDO_REGISTER) \
437 ? LIMIT_RELOAD_CLASS (GET_MODE (X), CLASS) \
438 : (CLASS)))
440 #define PREFERRED_OUTPUT_RELOAD_CLASS(X,CLASS) \
441 (X == stack_pointer_rtx && CLASS != SP_REGS \
442 ? ADDRESS_OR_EXTENDED_REGS : CLASS)
444 #define LIMIT_RELOAD_CLASS(MODE, CLASS) \
445 (!TARGET_AM33 && (MODE == QImode || MODE == HImode) ? DATA_REGS : CLASS)
447 #define SECONDARY_RELOAD_CLASS(CLASS,MODE,IN) \
448 secondary_reload_class(CLASS,MODE,IN)
450 /* Return the maximum number of consecutive registers
451 needed to represent mode MODE in a register of class CLASS. */
453 #define CLASS_MAX_NREGS(CLASS, MODE) \
454 ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
456 /* A class that contains registers which the compiler must always
457 access in a mode that is the same size as the mode in which it
458 loaded the register. */
459 #define CLASS_CANNOT_CHANGE_SIZE FP_REGS
461 /* The letters I, J, K, L, M, N, O, P in a register constraint string
462 can be used to stand for particular ranges of immediate operands.
463 This macro defines what the ranges are.
464 C is the letter, and VALUE is a constant value.
465 Return 1 if VALUE is in the range specified by C. */
467 #define INT_8_BITS(VALUE) ((unsigned) (VALUE) + 0x80 < 0x100)
468 #define INT_16_BITS(VALUE) ((unsigned) (VALUE) + 0x8000 < 0x10000)
470 #define CONST_OK_FOR_I(VALUE) ((VALUE) == 0)
471 #define CONST_OK_FOR_J(VALUE) ((VALUE) == 1)
472 #define CONST_OK_FOR_K(VALUE) ((VALUE) == 2)
473 #define CONST_OK_FOR_L(VALUE) ((VALUE) == 4)
474 #define CONST_OK_FOR_M(VALUE) ((VALUE) == 3)
475 #define CONST_OK_FOR_N(VALUE) ((VALUE) == 255 || (VALUE) == 65535)
477 #define CONST_OK_FOR_LETTER_P(VALUE, C) \
478 ((C) == 'I' ? CONST_OK_FOR_I (VALUE) : \
479 (C) == 'J' ? CONST_OK_FOR_J (VALUE) : \
480 (C) == 'K' ? CONST_OK_FOR_K (VALUE) : \
481 (C) == 'L' ? CONST_OK_FOR_L (VALUE) : \
482 (C) == 'M' ? CONST_OK_FOR_M (VALUE) : \
483 (C) == 'N' ? CONST_OK_FOR_N (VALUE) : 0)
486 /* Similar, but for floating constants, and defining letters G and H.
487 Here VALUE is the CONST_DOUBLE rtx itself.
489 `G' is a floating-point zero. */
491 #define CONST_DOUBLE_OK_FOR_LETTER_P(VALUE, C) \
492 ((C) == 'G' ? (GET_MODE_CLASS (GET_MODE (VALUE)) == MODE_FLOAT \
493 && (VALUE) == CONST0_RTX (GET_MODE (VALUE))) : 0)
496 /* Stack layout; function entry, exit and calling. */
498 /* Define this if pushing a word on the stack
499 makes the stack pointer a smaller address. */
501 #define STACK_GROWS_DOWNWARD
503 /* Define this if the nominal address of the stack frame
504 is at the high-address end of the local variables;
505 that is, each additional local variable allocated
506 goes at a more negative offset in the frame. */
508 #define FRAME_GROWS_DOWNWARD
510 /* Offset within stack frame to start allocating local variables at.
511 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
512 first local allocated. Otherwise, it is the offset to the BEGINNING
513 of the first local allocated. */
515 #define STARTING_FRAME_OFFSET 0
517 /* Offset of first parameter from the argument pointer register value. */
518 /* Is equal to the size of the saved fp + pc, even if an fp isn't
519 saved since the value is used before we know. */
521 #define FIRST_PARM_OFFSET(FNDECL) 4
523 #define ELIMINABLE_REGS \
524 {{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
525 { ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM}, \
526 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}}
528 #define CAN_ELIMINATE(FROM, TO) 1
530 #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
531 OFFSET = initial_offset (FROM, TO)
533 /* We can debug without frame pointers on the mn10300, so eliminate
534 them whenever possible. */
535 #define FRAME_POINTER_REQUIRED 0
536 #define CAN_DEBUG_WITHOUT_FP
538 /* Value is the number of bytes of arguments automatically
539 popped when returning from a subroutine call.
540 FUNDECL is the declaration node of the function (as a tree),
541 FUNTYPE is the data type of the function (as a tree),
542 or for a library call it is an identifier node for the subroutine name.
543 SIZE is the number of bytes of arguments passed on the stack. */
545 #define RETURN_POPS_ARGS(FUNDECL,FUNTYPE,SIZE) 0
547 /* We use d0/d1 for passing parameters, so allocate 8 bytes of space
548 for a register flushback area. */
549 #define REG_PARM_STACK_SPACE(DECL) 8
550 #define OUTGOING_REG_PARM_STACK_SPACE
551 #define ACCUMULATE_OUTGOING_ARGS 1
553 /* So we can allocate space for return pointers once for the function
554 instead of around every call. */
555 #define STACK_POINTER_OFFSET 4
557 /* 1 if N is a possible register number for function argument passing.
558 On the MN10300, no registers are used in this way. */
560 #define FUNCTION_ARG_REGNO_P(N) ((N) <= 1)
563 /* Define a data type for recording info about an argument list
564 during the scan of that argument list. This data type should
565 hold all necessary information about the function itself
566 and about the args processed so far, enough to enable macros
567 such as FUNCTION_ARG to determine where the next arg should go.
569 On the MN10300, this is a single integer, which is a number of bytes
570 of arguments scanned so far. */
572 #define CUMULATIVE_ARGS struct cum_arg
573 struct cum_arg {int nbytes; };
575 /* Initialize a variable CUM of type CUMULATIVE_ARGS
576 for a call to a function whose data type is FNTYPE.
577 For a library call, FNTYPE is 0.
579 On the MN10300, the offset starts at 0. */
581 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, INDIRECT, N_NAMED_ARGS) \
582 ((CUM).nbytes = 0)
584 /* Update the data in CUM to advance over an argument
585 of mode MODE and data type TYPE.
586 (TYPE is null for libcalls where that information may not be available.) */
588 #define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
589 ((CUM).nbytes += ((MODE) != BLKmode \
590 ? (GET_MODE_SIZE (MODE) + 3) & ~3 \
591 : (int_size_in_bytes (TYPE) + 3) & ~3))
593 /* Define where to put the arguments to a function.
594 Value is zero to push the argument on the stack,
595 or a hard register in which to store the argument.
597 MODE is the argument's machine mode.
598 TYPE is the data type of the argument (as a tree).
599 This is null for libcalls where that information may
600 not be available.
601 CUM is a variable of type CUMULATIVE_ARGS which gives info about
602 the preceding args and about the function being called.
603 NAMED is nonzero if this argument is a named parameter
604 (otherwise it is an extra parameter matching an ellipsis). */
606 /* On the MN10300 all args are pushed. */
608 #define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
609 function_arg (&CUM, MODE, TYPE, NAMED)
611 #define FUNCTION_ARG_PARTIAL_NREGS(CUM, MODE, TYPE, NAMED) \
612 function_arg_partial_nregs (&CUM, MODE, TYPE, NAMED)
614 #define FUNCTION_ARG_CALLEE_COPIES(CUM, MODE, TYPE, NAMED) 1
616 /* Define how to find the value returned by a function.
617 VALTYPE is the data type of the value (as a tree).
618 If the precise function being called is known, FUNC is its FUNCTION_DECL;
619 otherwise, FUNC is 0. */
621 #define FUNCTION_VALUE(VALTYPE, FUNC) \
622 gen_rtx_REG (TYPE_MODE (VALTYPE), POINTER_TYPE_P (VALTYPE) \
623 ? FIRST_ADDRESS_REGNUM : FIRST_DATA_REGNUM)
625 /* Define how to find the value returned by a library function
626 assuming the value has mode MODE. */
628 #define LIBCALL_VALUE(MODE) gen_rtx_REG (MODE, FIRST_DATA_REGNUM)
630 /* 1 if N is a possible register number for a function value. */
632 #define FUNCTION_VALUE_REGNO_P(N) \
633 ((N) == FIRST_DATA_REGNUM || (N) == FIRST_ADDRESS_REGNUM)
635 #define DEFAULT_PCC_STRUCT_RETURN 0
637 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
638 the stack pointer does not matter. The value is tested only in
639 functions that have frame pointers.
640 No definition is equivalent to always zero. */
642 #define EXIT_IGNORE_STACK 1
644 /* Output assembler code to FILE to increment profiler label # LABELNO
645 for profiling a function entry. */
647 #define FUNCTION_PROFILER(FILE, LABELNO) ;
649 #define TRAMPOLINE_TEMPLATE(FILE) \
650 do { \
651 fprintf (FILE, "\tadd -4,sp\n"); \
652 fprintf (FILE, "\t.long 0x0004fffa\n"); \
653 fprintf (FILE, "\tmov (0,sp),a0\n"); \
654 fprintf (FILE, "\tadd 4,sp\n"); \
655 fprintf (FILE, "\tmov (13,a0),a1\n"); \
656 fprintf (FILE, "\tmov (17,a0),a0\n"); \
657 fprintf (FILE, "\tjmp (a0)\n"); \
658 fprintf (FILE, "\t.long 0\n"); \
659 fprintf (FILE, "\t.long 0\n"); \
660 } while (0)
662 /* Length in units of the trampoline for entering a nested function. */
664 #define TRAMPOLINE_SIZE 0x1b
666 #define TRAMPOLINE_ALIGNMENT 32
668 /* Emit RTL insns to initialize the variable parts of a trampoline.
669 FNADDR is an RTX for the address of the function's pure code.
670 CXT is an RTX for the static chain value for the function. */
672 #define INITIALIZE_TRAMPOLINE(TRAMP, FNADDR, CXT) \
674 emit_move_insn (gen_rtx_MEM (SImode, plus_constant ((TRAMP), 0x14)), \
675 (CXT)); \
676 emit_move_insn (gen_rtx_MEM (SImode, plus_constant ((TRAMP), 0x18)), \
677 (FNADDR)); \
679 /* A C expression whose value is RTL representing the value of the return
680 address for the frame COUNT steps up from the current frame.
682 On the mn10300, the return address is not at a constant location
683 due to the frame layout. Luckily, it is at a constant offset from
684 the argument pointer, so we define RETURN_ADDR_RTX to return a
685 MEM using arg_pointer_rtx. Reload will replace arg_pointer_rtx
686 with a reference to the stack/frame pointer + an appropriate offset. */
688 #define RETURN_ADDR_RTX(COUNT, FRAME) \
689 ((COUNT == 0) \
690 ? gen_rtx_MEM (Pmode, arg_pointer_rtx) \
691 : (rtx) 0)
693 /* Implement `va_start' for varargs and stdarg. */
694 #define EXPAND_BUILTIN_VA_START(valist, nextarg) \
695 mn10300_va_start (valist, nextarg)
697 /* 1 if X is an rtx for a constant that is a valid address. */
699 #define CONSTANT_ADDRESS_P(X) CONSTANT_P (X)
701 /* Extra constraints. */
703 #define OK_FOR_Q(OP) \
704 (GET_CODE (OP) == MEM && ! CONSTANT_ADDRESS_P (XEXP (OP, 0)))
706 #define OK_FOR_R(OP) \
707 (GET_CODE (OP) == MEM \
708 && GET_MODE (OP) == QImode \
709 && (CONSTANT_ADDRESS_P (XEXP (OP, 0)) \
710 || (GET_CODE (XEXP (OP, 0)) == REG \
711 && REG_OK_FOR_BIT_BASE_P (XEXP (OP, 0)) \
712 && XEXP (OP, 0) != stack_pointer_rtx) \
713 || (GET_CODE (XEXP (OP, 0)) == PLUS \
714 && GET_CODE (XEXP (XEXP (OP, 0), 0)) == REG \
715 && REG_OK_FOR_BIT_BASE_P (XEXP (XEXP (OP, 0), 0)) \
716 && XEXP (XEXP (OP, 0), 0) != stack_pointer_rtx \
717 && GET_CODE (XEXP (XEXP (OP, 0), 1)) == CONST_INT \
718 && INT_8_BITS (INTVAL (XEXP (XEXP (OP, 0), 1))))))
720 #define OK_FOR_T(OP) \
721 (GET_CODE (OP) == MEM \
722 && GET_MODE (OP) == QImode \
723 && (GET_CODE (XEXP (OP, 0)) == REG \
724 && REG_OK_FOR_BIT_BASE_P (XEXP (OP, 0)) \
725 && XEXP (OP, 0) != stack_pointer_rtx))
727 #define EXTRA_CONSTRAINT(OP, C) \
728 ((C) == 'R' ? OK_FOR_R (OP) \
729 : (C) == 'Q' ? OK_FOR_Q (OP) \
730 : (C) == 'S' && flag_pic \
731 ? GET_CODE (OP) == UNSPEC && (XINT (OP, 1) == UNSPEC_PLT \
732 || XINT (OP, 1) == UNSPEC_PIC) \
733 : (C) == 'S' ? GET_CODE (OP) == SYMBOL_REF \
734 : (C) == 'T' ? OK_FOR_T (OP) \
735 : 0)
737 /* Maximum number of registers that can appear in a valid memory address. */
739 #define MAX_REGS_PER_ADDRESS 2
742 #define HAVE_POST_INCREMENT (TARGET_AM33)
744 /* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression
745 that is a valid memory address for an instruction.
746 The MODE argument is the machine mode for the MEM expression
747 that wants to use this address.
749 The other macros defined here are used only in GO_IF_LEGITIMATE_ADDRESS,
750 except for CONSTANT_ADDRESS_P which is actually
751 machine-independent.
753 On the mn10300, the value in the address register must be
754 in the same memory space/segment as the effective address.
756 This is problematical for reload since it does not understand
757 that base+index != index+base in a memory reference.
759 Note it is still possible to use reg+reg addressing modes,
760 it's just much more difficult. For a discussion of a possible
761 workaround and solution, see the comments in pa.c before the
762 function record_unscaled_index_insn_codes. */
764 /* Accept either REG or SUBREG where a register is valid. */
766 #define RTX_OK_FOR_BASE_P(X, strict) \
767 ((REG_P (X) && REGNO_STRICT_OK_FOR_BASE_P (REGNO (X), \
768 (strict))) \
769 || (GET_CODE (X) == SUBREG && REG_P (SUBREG_REG (X)) \
770 && REGNO_STRICT_OK_FOR_BASE_P (REGNO (SUBREG_REG (X)), \
771 (strict))))
773 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, ADDR) \
774 do \
776 if (legitimate_address_p ((MODE), (X), REG_STRICT)) \
777 goto ADDR; \
779 while (0)
782 /* Try machine-dependent ways of modifying an illegitimate address
783 to be legitimate. If we find one, return the new, valid address.
784 This macro is used in only one place: `memory_address' in explow.c.
786 OLDX is the address as it was before break_out_memory_refs was called.
787 In some cases it is useful to look at this to decide what needs to be done.
789 MODE and WIN are passed so that this macro can use
790 GO_IF_LEGITIMATE_ADDRESS.
792 It is always safe for this macro to do nothing. It exists to recognize
793 opportunities to optimize the output. */
795 #define LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
796 { rtx orig_x = (X); \
797 (X) = legitimize_address (X, OLDX, MODE); \
798 if ((X) != orig_x && memory_address_p (MODE, X)) \
799 goto WIN; }
801 /* Go to LABEL if ADDR (a legitimate address expression)
802 has an effect that depends on the machine mode it is used for. */
804 #define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR,LABEL) \
805 if (GET_CODE (ADDR) == POST_INC) \
806 goto LABEL
808 /* Nonzero if the constant value X is a legitimate general operand.
809 It is given that X satisfies CONSTANT_P or is a CONST_DOUBLE. */
811 #define LEGITIMATE_CONSTANT_P(X) 1
813 /* Zero if this needs fixing up to become PIC. */
815 #define LEGITIMATE_PIC_OPERAND_P(X) (legitimate_pic_operand_p (X))
817 /* Register to hold the addressing base for
818 position independent code access to data items. */
819 #define PIC_OFFSET_TABLE_REGNUM PIC_REG
821 /* The name of the pseudo-symbol representing the Global Offset Table. */
822 #define GOT_SYMBOL_NAME "*_GLOBAL_OFFSET_TABLE_"
824 #define SYMBOLIC_CONST_P(X) \
825 ((GET_CODE (X) == SYMBOL_REF || GET_CODE (X) == LABEL_REF) \
826 && ! LEGITIMATE_PIC_OPERAND_P (X))
828 /* Non-global SYMBOL_REFs have SYMBOL_REF_FLAG enabled. */
829 #define MN10300_GLOBAL_P(X) (! SYMBOL_REF_FLAG (X))
831 /* Recognize machine-specific patterns that may appear within
832 constants. Used for PIC-specific UNSPECs. */
833 #define OUTPUT_ADDR_CONST_EXTRA(STREAM, X, FAIL) \
834 do \
835 if (GET_CODE (X) == UNSPEC && XVECLEN ((X), 0) == 1) \
837 switch (XINT ((X), 1)) \
839 case UNSPEC_INT_LABEL: \
840 asm_fprintf ((STREAM), ".%LLIL%d", \
841 INTVAL (XVECEXP ((X), 0, 0))); \
842 break; \
843 case UNSPEC_PIC: \
844 /* GLOBAL_OFFSET_TABLE or local symbols, no suffix. */ \
845 output_addr_const ((STREAM), XVECEXP ((X), 0, 0)); \
846 break; \
847 case UNSPEC_GOT: \
848 output_addr_const ((STREAM), XVECEXP ((X), 0, 0)); \
849 fputs ("@GOT", (STREAM)); \
850 break; \
851 case UNSPEC_GOTOFF: \
852 output_addr_const ((STREAM), XVECEXP ((X), 0, 0)); \
853 fputs ("@GOTOFF", (STREAM)); \
854 break; \
855 case UNSPEC_PLT: \
856 output_addr_const ((STREAM), XVECEXP ((X), 0, 0)); \
857 fputs ("@PLT", (STREAM)); \
858 break; \
859 default: \
860 goto FAIL; \
862 break; \
864 else \
865 goto FAIL; \
866 while (0)
868 /* Tell final.c how to eliminate redundant test instructions. */
870 /* Here we define machine-dependent flags and fields in cc_status
871 (see `conditions.h'). No extra ones are needed for the VAX. */
873 /* Store in cc_status the expressions
874 that the condition codes will describe
875 after execution of an instruction whose pattern is EXP.
876 Do not alter them if the instruction would not alter the cc's. */
878 #define CC_OVERFLOW_UNUSABLE 0x200
879 #define CC_NO_CARRY CC_NO_OVERFLOW
880 #define NOTICE_UPDATE_CC(EXP, INSN) notice_update_cc(EXP, INSN)
882 #define REGISTER_MOVE_COST(MODE, CLASS1, CLASS2) \
883 ((CLASS1 == CLASS2 && (CLASS1 == ADDRESS_REGS || CLASS1 == DATA_REGS)) ? 2 :\
884 ((CLASS1 == ADDRESS_REGS || CLASS1 == DATA_REGS) && \
885 (CLASS2 == ADDRESS_REGS || CLASS2 == DATA_REGS)) ? 4 : \
886 (CLASS1 == SP_REGS && CLASS2 == ADDRESS_REGS) ? 2 : \
887 (CLASS1 == ADDRESS_REGS && CLASS2 == SP_REGS) ? 4 : \
888 ! TARGET_AM33 ? 6 : \
889 (CLASS1 == SP_REGS || CLASS2 == SP_REGS) ? 6 : \
890 (CLASS1 == CLASS2 && CLASS1 == EXTENDED_REGS) ? 6 : \
891 (CLASS1 == FP_REGS || CLASS2 == FP_REGS) ? 6 : \
892 (CLASS1 == EXTENDED_REGS || CLASS2 == EXTENDED_REGS) ? 4 : \
895 /* Nonzero if access to memory by bytes or half words is no faster
896 than accessing full words. */
897 #define SLOW_BYTE_ACCESS 1
899 /* Dispatch tables on the mn10300 are extremely expensive in terms of code
900 and readonly data size. So we crank up the case threshold value to
901 encourage a series of if/else comparisons to implement many small switch
902 statements. In theory, this value could be increased much more if we
903 were solely optimizing for space, but we keep it "reasonable" to avoid
904 serious code efficiency lossage. */
905 #define CASE_VALUES_THRESHOLD 6
907 #define NO_FUNCTION_CSE
909 /* According expr.c, a value of around 6 should minimize code size, and
910 for the MN10300 series, that's our primary concern. */
911 #define MOVE_RATIO 6
913 #define TEXT_SECTION_ASM_OP "\t.section .text"
914 #define DATA_SECTION_ASM_OP "\t.section .data"
915 #define BSS_SECTION_ASM_OP "\t.section .bss"
917 #define ASM_COMMENT_START "#"
919 /* Output to assembler file text saying following lines
920 may contain character constants, extra white space, comments, etc. */
922 #define ASM_APP_ON "#APP\n"
924 /* Output to assembler file text saying following lines
925 no longer contain unusual constructs. */
927 #define ASM_APP_OFF "#NO_APP\n"
929 /* This says how to output the assembler to define a global
930 uninitialized but not common symbol.
931 Try to use asm_output_bss to implement this macro. */
933 #define ASM_OUTPUT_ALIGNED_BSS(FILE, DECL, NAME, SIZE, ALIGN) \
934 asm_output_aligned_bss ((FILE), (DECL), (NAME), (SIZE), (ALIGN))
936 /* Globalizing directive for a label. */
937 #define GLOBAL_ASM_OP "\t.global "
939 /* This is how to output a reference to a user-level label named NAME.
940 `assemble_name' uses this. */
942 #undef ASM_OUTPUT_LABELREF
943 #define ASM_OUTPUT_LABELREF(FILE, NAME) \
944 fprintf (FILE, "_%s", (*targetm.strip_name_encoding) (NAME))
946 #define ASM_PN_FORMAT "%s___%lu"
948 /* This is how we tell the assembler that two symbols have the same value. */
950 #define ASM_OUTPUT_DEF(FILE,NAME1,NAME2) \
951 do { assemble_name(FILE, NAME1); \
952 fputs(" = ", FILE); \
953 assemble_name(FILE, NAME2); \
954 fputc('\n', FILE); } while (0)
957 /* How to refer to registers in assembler output.
958 This sequence is indexed by compiler's hard-register-number (see above). */
960 #define REGISTER_NAMES \
961 { "d0", "d1", "d2", "d3", "a0", "a1", "a2", "a3", "ap", "sp", \
962 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7" \
963 , "fs0", "fs1", "fs2", "fs3", "fs4", "fs5", "fs6", "fs7" \
964 , "fs8", "fs9", "fs10", "fs11", "fs12", "fs13", "fs14", "fs15" \
965 , "fs16", "fs17", "fs18", "fs19", "fs20", "fs21", "fs22", "fs23" \
966 , "fs24", "fs25", "fs26", "fs27", "fs28", "fs29", "fs30", "fs31" \
969 #define ADDITIONAL_REGISTER_NAMES \
970 { {"r8", 4}, {"r9", 5}, {"r10", 6}, {"r11", 7}, \
971 {"r12", 0}, {"r13", 1}, {"r14", 2}, {"r15", 3}, \
972 {"e0", 10}, {"e1", 11}, {"e2", 12}, {"e3", 13}, \
973 {"e4", 14}, {"e5", 15}, {"e6", 16}, {"e7", 17} \
974 , {"fd0", 18}, {"fd2", 20}, {"fd4", 22}, {"fd6", 24} \
975 , {"fd8", 26}, {"fd10", 28}, {"fd12", 30}, {"fd14", 32} \
976 , {"fd16", 34}, {"fd18", 36}, {"fd20", 38}, {"fd22", 40} \
977 , {"fd24", 42}, {"fd26", 44}, {"fd28", 46}, {"fd30", 48} \
980 /* Print an instruction operand X on file FILE.
981 look in mn10300.c for details */
983 #define PRINT_OPERAND(FILE, X, CODE) print_operand(FILE,X,CODE)
985 /* Print a memory operand whose address is X, on file FILE.
986 This uses a function in output-vax.c. */
988 #define PRINT_OPERAND_ADDRESS(FILE, ADDR) print_operand_address (FILE, ADDR)
990 #define ASM_OUTPUT_REG_PUSH(FILE,REGNO)
991 #define ASM_OUTPUT_REG_POP(FILE,REGNO)
993 /* This is how to output an element of a case-vector that is absolute. */
995 #define ASM_OUTPUT_ADDR_VEC_ELT(FILE, VALUE) \
996 fprintf (FILE, "\t%s .L%d\n", ".long", VALUE)
998 /* This is how to output an element of a case-vector that is relative. */
1000 #define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, BODY, VALUE, REL) \
1001 fprintf (FILE, "\t%s .L%d-.L%d\n", ".long", VALUE, REL)
1003 #define ASM_OUTPUT_ALIGN(FILE,LOG) \
1004 if ((LOG) != 0) \
1005 fprintf (FILE, "\t.align %d\n", (LOG))
1007 /* We don't have to worry about dbx compatibility for the mn10300. */
1008 #define DEFAULT_GDB_EXTENSIONS 1
1010 /* Use dwarf2 debugging info by default. */
1011 #undef PREFERRED_DEBUGGING_TYPE
1012 #define PREFERRED_DEBUGGING_TYPE DWARF2_DEBUG
1014 #define DWARF2_ASM_LINE_DEBUG_INFO 1
1016 /* GDB always assumes the current function's frame begins at the value
1017 of the stack pointer upon entry to the current function. Accessing
1018 local variables and parameters passed on the stack is done using the
1019 base of the frame + an offset provided by GCC.
1021 For functions which have frame pointers this method works fine;
1022 the (frame pointer) == (stack pointer at function entry) and GCC provides
1023 an offset relative to the frame pointer.
1025 This loses for functions without a frame pointer; GCC provides an offset
1026 which is relative to the stack pointer after adjusting for the function's
1027 frame size. GDB would prefer the offset to be relative to the value of
1028 the stack pointer at the function's entry. Yuk! */
1029 #define DEBUGGER_AUTO_OFFSET(X) \
1030 ((GET_CODE (X) == PLUS ? INTVAL (XEXP (X, 1)) : 0) \
1031 + (frame_pointer_needed \
1032 ? 0 : -initial_offset (FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM)))
1034 #define DEBUGGER_ARG_OFFSET(OFFSET, X) \
1035 ((GET_CODE (X) == PLUS ? OFFSET : 0) \
1036 + (frame_pointer_needed \
1037 ? 0 : -initial_offset (ARG_POINTER_REGNUM, STACK_POINTER_REGNUM)))
1039 /* Specify the machine mode that this machine uses
1040 for the index in the tablejump instruction. */
1041 #define CASE_VECTOR_MODE Pmode
1043 /* Define if operations between registers always perform the operation
1044 on the full register even if a narrower mode is specified. */
1045 #define WORD_REGISTER_OPERATIONS
1047 #define LOAD_EXTEND_OP(MODE) ZERO_EXTEND
1049 /* This flag, if defined, says the same insns that convert to a signed fixnum
1050 also convert validly to an unsigned one. */
1051 #define FIXUNS_TRUNC_LIKE_FIX_TRUNC
1053 /* Max number of bytes we can move from memory to memory
1054 in one reasonably fast instruction. */
1055 #define MOVE_MAX 4
1057 /* Define if shifts truncate the shift count
1058 which implies one can omit a sign-extension or zero-extension
1059 of a shift count. */
1060 #define SHIFT_COUNT_TRUNCATED 1
1062 /* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
1063 is done just by pretending it is already truncated. */
1064 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
1066 /* Specify the machine mode that pointers have.
1067 After generation of rtl, the compiler makes no further distinction
1068 between pointers and any other objects of this machine mode. */
1069 #define Pmode SImode
1071 /* A function address in a call instruction
1072 is a byte address (for indexing purposes)
1073 so give the MEM rtx a byte's mode. */
1074 #define FUNCTION_MODE QImode
1076 /* The assembler op to get a word. */
1078 #define FILE_ASM_OP "\t.file\n"
1080 #define PREDICATE_CODES \
1081 {"const_1f_operand", {CONST_INT, CONST_DOUBLE}}, \
1082 {"const_8bit_operand", {CONST_INT}}, \
1083 {"call_address_operand", {SYMBOL_REF, REG, UNSPEC}},
1085 typedef struct mn10300_cc_status_mdep
1087 int fpCC;
1089 cc_status_mdep;
1091 #define CC_STATUS_MDEP cc_status_mdep
1093 #define CC_STATUS_MDEP_INIT (cc_status.mdep.fpCC = 0)