2006-05-22 Richard Guenther <rguenther@suse.de>
[official-gcc.git] / gcc / config / i386 / i386.h
blobdf1ba2472b676136cecbcec7e7e5e6ce6daffa71
1 /* Definitions of target machine for GCC for IA-32.
2 Copyright (C) 1988, 1992, 1994, 1995, 1996, 1997, 1998, 1999, 2000,
3 2001, 2002, 2003, 2004, 2005, 2006 Free Software Foundation, Inc.
5 This file is part of GCC.
7 GCC is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 2, or (at your option)
10 any later version.
12 GCC is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
17 You should have received a copy of the GNU General Public License
18 along with GCC; see the file COPYING. If not, write to
19 the Free Software Foundation, 51 Franklin Street, Fifth Floor,
20 Boston, MA 02110-1301, USA. */
22 /* The purpose of this file is to define the characteristics of the i386,
23 independent of assembler syntax or operating system.
25 Three other files build on this one to describe a specific assembler syntax:
26 bsd386.h, att386.h, and sun386.h.
28 The actual tm.h file for a particular system should include
29 this file, and then the file for the appropriate assembler syntax.
31 Many macros that specify assembler syntax are omitted entirely from
32 this file because they really belong in the files for particular
33 assemblers. These include RP, IP, LPREFIX, PUT_OP_SIZE, USE_STAR,
34 ADDR_BEG, ADDR_END, PRINT_IREG, PRINT_SCALE, PRINT_B_I_S, and many
35 that start with ASM_ or end in ASM_OP. */
37 /* Define the specific costs for a given cpu */
39 struct processor_costs {
40 const int add; /* cost of an add instruction */
41 const int lea; /* cost of a lea instruction */
42 const int shift_var; /* variable shift costs */
43 const int shift_const; /* constant shift costs */
44 const int mult_init[5]; /* cost of starting a multiply
45 in QImode, HImode, SImode, DImode, TImode*/
46 const int mult_bit; /* cost of multiply per each bit set */
47 const int divide[5]; /* cost of a divide/mod
48 in QImode, HImode, SImode, DImode, TImode*/
49 int movsx; /* The cost of movsx operation. */
50 int movzx; /* The cost of movzx operation. */
51 const int large_insn; /* insns larger than this cost more */
52 const int move_ratio; /* The threshold of number of scalar
53 memory-to-memory move insns. */
54 const int movzbl_load; /* cost of loading using movzbl */
55 const int int_load[3]; /* cost of loading integer registers
56 in QImode, HImode and SImode relative
57 to reg-reg move (2). */
58 const int int_store[3]; /* cost of storing integer register
59 in QImode, HImode and SImode */
60 const int fp_move; /* cost of reg,reg fld/fst */
61 const int fp_load[3]; /* cost of loading FP register
62 in SFmode, DFmode and XFmode */
63 const int fp_store[3]; /* cost of storing FP register
64 in SFmode, DFmode and XFmode */
65 const int mmx_move; /* cost of moving MMX register. */
66 const int mmx_load[2]; /* cost of loading MMX register
67 in SImode and DImode */
68 const int mmx_store[2]; /* cost of storing MMX register
69 in SImode and DImode */
70 const int sse_move; /* cost of moving SSE register. */
71 const int sse_load[3]; /* cost of loading SSE register
72 in SImode, DImode and TImode*/
73 const int sse_store[3]; /* cost of storing SSE register
74 in SImode, DImode and TImode*/
75 const int mmxsse_to_integer; /* cost of moving mmxsse register to
76 integer and vice versa. */
77 const int prefetch_block; /* bytes moved to cache for prefetch. */
78 const int simultaneous_prefetches; /* number of parallel prefetch
79 operations. */
80 const int branch_cost; /* Default value for BRANCH_COST. */
81 const int fadd; /* cost of FADD and FSUB instructions. */
82 const int fmul; /* cost of FMUL instruction. */
83 const int fdiv; /* cost of FDIV instruction. */
84 const int fabs; /* cost of FABS instruction. */
85 const int fchs; /* cost of FCHS instruction. */
86 const int fsqrt; /* cost of FSQRT instruction. */
89 extern const struct processor_costs *ix86_cost;
91 /* Macros used in the machine description to test the flags. */
93 /* configure can arrange to make this 2, to force a 486. */
95 #ifndef TARGET_CPU_DEFAULT
96 #define TARGET_CPU_DEFAULT TARGET_CPU_DEFAULT_generic
97 #endif
99 #ifndef TARGET_FPMATH_DEFAULT
100 #define TARGET_FPMATH_DEFAULT \
101 (TARGET_64BIT && TARGET_SSE ? FPMATH_SSE : FPMATH_387)
102 #endif
104 #define TARGET_FLOAT_RETURNS_IN_80387 TARGET_FLOAT_RETURNS
106 /* 64bit Sledgehammer mode. For libgcc2 we make sure this is a
107 compile-time constant. */
108 #ifdef IN_LIBGCC2
109 #undef TARGET_64BIT
110 #ifdef __x86_64__
111 #define TARGET_64BIT 1
112 #else
113 #define TARGET_64BIT 0
114 #endif
115 #else
116 #ifndef TARGET_BI_ARCH
117 #undef TARGET_64BIT
118 #if TARGET_64BIT_DEFAULT
119 #define TARGET_64BIT 1
120 #else
121 #define TARGET_64BIT 0
122 #endif
123 #endif
124 #endif
126 #define HAS_LONG_COND_BRANCH 1
127 #define HAS_LONG_UNCOND_BRANCH 1
129 #define TARGET_386 (ix86_tune == PROCESSOR_I386)
130 #define TARGET_486 (ix86_tune == PROCESSOR_I486)
131 #define TARGET_PENTIUM (ix86_tune == PROCESSOR_PENTIUM)
132 #define TARGET_PENTIUMPRO (ix86_tune == PROCESSOR_PENTIUMPRO)
133 #define TARGET_K6 (ix86_tune == PROCESSOR_K6)
134 #define TARGET_ATHLON (ix86_tune == PROCESSOR_ATHLON)
135 #define TARGET_PENTIUM4 (ix86_tune == PROCESSOR_PENTIUM4)
136 #define TARGET_K8 (ix86_tune == PROCESSOR_K8)
137 #define TARGET_ATHLON_K8 (TARGET_K8 || TARGET_ATHLON)
138 #define TARGET_NOCONA (ix86_tune == PROCESSOR_NOCONA)
139 #define TARGET_GENERIC32 (ix86_tune == PROCESSOR_GENERIC32)
140 #define TARGET_GENERIC64 (ix86_tune == PROCESSOR_GENERIC64)
141 #define TARGET_GENERIC (TARGET_GENERIC32 || TARGET_GENERIC64)
143 #define TUNEMASK (1 << ix86_tune)
144 extern const int x86_use_leave, x86_push_memory, x86_zero_extend_with_and;
145 extern const int x86_use_bit_test, x86_cmove, x86_fisttp, x86_deep_branch;
146 extern const int x86_branch_hints, x86_unroll_strlen;
147 extern const int x86_double_with_add, x86_partial_reg_stall, x86_movx;
148 extern const int x86_use_himode_fiop, x86_use_simode_fiop;
149 extern const int x86_use_mov0, x86_use_cltd, x86_read_modify_write;
150 extern const int x86_read_modify, x86_split_long_moves;
151 extern const int x86_promote_QImode, x86_single_stringop, x86_fast_prefix;
152 extern const int x86_himode_math, x86_qimode_math, x86_promote_qi_regs;
153 extern const int x86_promote_hi_regs, x86_integer_DFmode_moves;
154 extern const int x86_add_esp_4, x86_add_esp_8, x86_sub_esp_4, x86_sub_esp_8;
155 extern const int x86_partial_reg_dependency, x86_memory_mismatch_stall;
156 extern const int x86_accumulate_outgoing_args, x86_prologue_using_move;
157 extern const int x86_epilogue_using_move, x86_decompose_lea;
158 extern const int x86_arch_always_fancy_math_387, x86_shift1;
159 extern const int x86_sse_partial_reg_dependency, x86_sse_split_regs;
160 extern const int x86_sse_typeless_stores, x86_sse_load0_by_pxor;
161 extern const int x86_use_ffreep;
162 extern const int x86_inter_unit_moves, x86_schedule;
163 extern const int x86_use_bt;
164 extern const int x86_cmpxchg, x86_cmpxchg8b, x86_cmpxchg16b, x86_xadd;
165 extern const int x86_use_incdec;
166 extern const int x86_pad_returns;
167 extern int x86_prefetch_sse;
169 #define TARGET_USE_LEAVE (x86_use_leave & TUNEMASK)
170 #define TARGET_PUSH_MEMORY (x86_push_memory & TUNEMASK)
171 #define TARGET_ZERO_EXTEND_WITH_AND (x86_zero_extend_with_and & TUNEMASK)
172 #define TARGET_USE_BIT_TEST (x86_use_bit_test & TUNEMASK)
173 #define TARGET_UNROLL_STRLEN (x86_unroll_strlen & TUNEMASK)
174 /* For sane SSE instruction set generation we need fcomi instruction. It is
175 safe to enable all CMOVE instructions. */
176 #define TARGET_CMOVE ((x86_cmove & (1 << ix86_arch)) || TARGET_SSE)
177 #define TARGET_FISTTP (((x86_fisttp & (1 << ix86_arch)) || TARGET_SSE3) \
178 && TARGET_80387)
179 #define TARGET_DEEP_BRANCH_PREDICTION (x86_deep_branch & TUNEMASK)
180 #define TARGET_BRANCH_PREDICTION_HINTS (x86_branch_hints & TUNEMASK)
181 #define TARGET_DOUBLE_WITH_ADD (x86_double_with_add & TUNEMASK)
182 #define TARGET_USE_SAHF ((x86_use_sahf & TUNEMASK) && !TARGET_64BIT)
183 #define TARGET_MOVX (x86_movx & TUNEMASK)
184 #define TARGET_PARTIAL_REG_STALL (x86_partial_reg_stall & TUNEMASK)
185 #define TARGET_USE_HIMODE_FIOP (x86_use_himode_fiop & TUNEMASK)
186 #define TARGET_USE_SIMODE_FIOP (x86_use_simode_fiop & TUNEMASK)
187 #define TARGET_USE_MOV0 (x86_use_mov0 & TUNEMASK)
188 #define TARGET_USE_CLTD (x86_use_cltd & TUNEMASK)
189 #define TARGET_SPLIT_LONG_MOVES (x86_split_long_moves & TUNEMASK)
190 #define TARGET_READ_MODIFY_WRITE (x86_read_modify_write & TUNEMASK)
191 #define TARGET_READ_MODIFY (x86_read_modify & TUNEMASK)
192 #define TARGET_PROMOTE_QImode (x86_promote_QImode & TUNEMASK)
193 #define TARGET_FAST_PREFIX (x86_fast_prefix & TUNEMASK)
194 #define TARGET_SINGLE_STRINGOP (x86_single_stringop & TUNEMASK)
195 #define TARGET_QIMODE_MATH (x86_qimode_math & TUNEMASK)
196 #define TARGET_HIMODE_MATH (x86_himode_math & TUNEMASK)
197 #define TARGET_PROMOTE_QI_REGS (x86_promote_qi_regs & TUNEMASK)
198 #define TARGET_PROMOTE_HI_REGS (x86_promote_hi_regs & TUNEMASK)
199 #define TARGET_ADD_ESP_4 (x86_add_esp_4 & TUNEMASK)
200 #define TARGET_ADD_ESP_8 (x86_add_esp_8 & TUNEMASK)
201 #define TARGET_SUB_ESP_4 (x86_sub_esp_4 & TUNEMASK)
202 #define TARGET_SUB_ESP_8 (x86_sub_esp_8 & TUNEMASK)
203 #define TARGET_INTEGER_DFMODE_MOVES (x86_integer_DFmode_moves & TUNEMASK)
204 #define TARGET_PARTIAL_REG_DEPENDENCY (x86_partial_reg_dependency & TUNEMASK)
205 #define TARGET_SSE_PARTIAL_REG_DEPENDENCY \
206 (x86_sse_partial_reg_dependency & TUNEMASK)
207 #define TARGET_SSE_SPLIT_REGS (x86_sse_split_regs & TUNEMASK)
208 #define TARGET_SSE_TYPELESS_STORES (x86_sse_typeless_stores & TUNEMASK)
209 #define TARGET_SSE_LOAD0_BY_PXOR (x86_sse_load0_by_pxor & TUNEMASK)
210 #define TARGET_MEMORY_MISMATCH_STALL (x86_memory_mismatch_stall & TUNEMASK)
211 #define TARGET_PROLOGUE_USING_MOVE (x86_prologue_using_move & TUNEMASK)
212 #define TARGET_EPILOGUE_USING_MOVE (x86_epilogue_using_move & TUNEMASK)
213 #define TARGET_PREFETCH_SSE (x86_prefetch_sse)
214 #define TARGET_SHIFT1 (x86_shift1 & TUNEMASK)
215 #define TARGET_USE_FFREEP (x86_use_ffreep & TUNEMASK)
216 #define TARGET_REP_MOVL_OPTIMAL (x86_rep_movl_optimal & TUNEMASK)
217 #define TARGET_INTER_UNIT_MOVES (x86_inter_unit_moves & TUNEMASK)
218 #define TARGET_FOUR_JUMP_LIMIT (x86_four_jump_limit & TUNEMASK)
219 #define TARGET_SCHEDULE (x86_schedule & TUNEMASK)
220 #define TARGET_USE_BT (x86_use_bt & TUNEMASK)
221 #define TARGET_USE_INCDEC (x86_use_incdec & TUNEMASK)
222 #define TARGET_PAD_RETURNS (x86_pad_returns & TUNEMASK)
224 #define ASSEMBLER_DIALECT (ix86_asm_dialect)
226 #define TARGET_SSE_MATH ((ix86_fpmath & FPMATH_SSE) != 0)
227 #define TARGET_MIX_SSE_I387 ((ix86_fpmath & FPMATH_SSE) \
228 && (ix86_fpmath & FPMATH_387))
230 #define TARGET_GNU_TLS (ix86_tls_dialect == TLS_DIALECT_GNU)
231 #define TARGET_GNU2_TLS (ix86_tls_dialect == TLS_DIALECT_GNU2)
232 #define TARGET_ANY_GNU_TLS (TARGET_GNU_TLS || TARGET_GNU2_TLS)
233 #define TARGET_SUN_TLS (ix86_tls_dialect == TLS_DIALECT_SUN)
235 #define TARGET_CMPXCHG (x86_cmpxchg & (1 << ix86_arch))
236 #define TARGET_CMPXCHG8B (x86_cmpxchg8b & (1 << ix86_arch))
237 #define TARGET_CMPXCHG16B (x86_cmpxchg16b & (1 << ix86_arch))
238 #define TARGET_XADD (x86_xadd & (1 << ix86_arch))
240 #ifndef TARGET_64BIT_DEFAULT
241 #define TARGET_64BIT_DEFAULT 0
242 #endif
243 #ifndef TARGET_TLS_DIRECT_SEG_REFS_DEFAULT
244 #define TARGET_TLS_DIRECT_SEG_REFS_DEFAULT 0
245 #endif
247 /* Once GDB has been enhanced to deal with functions without frame
248 pointers, we can change this to allow for elimination of
249 the frame pointer in leaf functions. */
250 #define TARGET_DEFAULT 0
252 /* This is not really a target flag, but is done this way so that
253 it's analogous to similar code for Mach-O on PowerPC. darwin.h
254 redefines this to 1. */
255 #define TARGET_MACHO 0
257 /* Subtargets may reset this to 1 in order to enable 96-bit long double
258 with the rounding mode forced to 53 bits. */
259 #define TARGET_96_ROUND_53_LONG_DOUBLE 0
261 /* Sometimes certain combinations of command options do not make
262 sense on a particular target machine. You can define a macro
263 `OVERRIDE_OPTIONS' to take account of this. This macro, if
264 defined, is executed once just after all the command options have
265 been parsed.
267 Don't use this macro to turn on various extra optimizations for
268 `-O'. That is what `OPTIMIZATION_OPTIONS' is for. */
270 #define OVERRIDE_OPTIONS override_options ()
272 /* Define this to change the optimizations performed by default. */
273 #define OPTIMIZATION_OPTIONS(LEVEL, SIZE) \
274 optimization_options ((LEVEL), (SIZE))
276 /* -march=native handling only makes sense with a native compiler. */
277 #ifndef CROSS_COMPILE
278 /* In driver-i386.c. */
279 extern const char *host_detect_local_cpu (int argc, const char **argv);
280 #define EXTRA_SPEC_FUNCTIONS \
281 { "local_cpu_detect", host_detect_local_cpu },
282 #endif
284 /* Support for configure-time defaults of some command line options. */
285 #define OPTION_DEFAULT_SPECS \
286 {"arch", "%{!march=*:-march=%(VALUE)}"}, \
287 {"tune", "%{!mtune=*:%{!mcpu=*:%{!march=*:-mtune=%(VALUE)}}}" }, \
288 {"cpu", "%{!mtune=*:%{!mcpu=*:%{!march=*:-mtune=%(VALUE)}}}" }
290 /* Specs for the compiler proper */
292 #ifndef CC1_CPU_SPEC
293 #define CC1_CPU_SPEC_1 "\
294 %{!mtune*: \
295 %{m386:mtune=i386 \
296 %n`-m386' is deprecated. Use `-march=i386' or `-mtune=i386' instead.\n} \
297 %{m486:-mtune=i486 \
298 %n`-m486' is deprecated. Use `-march=i486' or `-mtune=i486' instead.\n} \
299 %{mpentium:-mtune=pentium \
300 %n`-mpentium' is deprecated. Use `-march=pentium' or `-mtune=pentium' instead.\n} \
301 %{mpentiumpro:-mtune=pentiumpro \
302 %n`-mpentiumpro' is deprecated. Use `-march=pentiumpro' or `-mtune=pentiumpro' instead.\n} \
303 %{mcpu=*:-mtune=%* \
304 %n`-mcpu=' is deprecated. Use `-mtune=' or '-march=' instead.\n}} \
305 %<mcpu=* \
306 %{mintel-syntax:-masm=intel \
307 %n`-mintel-syntax' is deprecated. Use `-masm=intel' instead.\n} \
308 %{mno-intel-syntax:-masm=att \
309 %n`-mno-intel-syntax' is deprecated. Use `-masm=att' instead.\n}"
311 #ifdef CROSS_COMPILE
312 #define CC1_CPU_SPEC CC1_CPU_SPEC_1
313 #else
314 #define CC1_CPU_SPEC CC1_CPU_SPEC_1 \
315 "%{march=native:%<march=native %:local_cpu_detect(arch)} \
316 %{mtune=native:%<mtune=native %:local_cpu_detect(tune)}"
317 #endif
318 #endif
320 /* Target CPU builtins. */
321 #define TARGET_CPU_CPP_BUILTINS() \
322 do \
324 size_t arch_len = strlen (ix86_arch_string); \
325 size_t tune_len = strlen (ix86_tune_string); \
326 int last_arch_char = ix86_arch_string[arch_len - 1]; \
327 int last_tune_char = ix86_tune_string[tune_len - 1]; \
329 if (TARGET_64BIT) \
331 builtin_assert ("cpu=x86_64"); \
332 builtin_assert ("machine=x86_64"); \
333 builtin_define ("__amd64"); \
334 builtin_define ("__amd64__"); \
335 builtin_define ("__x86_64"); \
336 builtin_define ("__x86_64__"); \
338 else \
340 builtin_assert ("cpu=i386"); \
341 builtin_assert ("machine=i386"); \
342 builtin_define_std ("i386"); \
345 /* Built-ins based on -mtune= (or -march= if no \
346 -mtune= given). */ \
347 if (TARGET_386) \
348 builtin_define ("__tune_i386__"); \
349 else if (TARGET_486) \
350 builtin_define ("__tune_i486__"); \
351 else if (TARGET_PENTIUM) \
353 builtin_define ("__tune_i586__"); \
354 builtin_define ("__tune_pentium__"); \
355 if (last_tune_char == 'x') \
356 builtin_define ("__tune_pentium_mmx__"); \
358 else if (TARGET_PENTIUMPRO) \
360 builtin_define ("__tune_i686__"); \
361 builtin_define ("__tune_pentiumpro__"); \
362 switch (last_tune_char) \
364 case '3': \
365 builtin_define ("__tune_pentium3__"); \
366 /* FALLTHRU */ \
367 case '2': \
368 builtin_define ("__tune_pentium2__"); \
369 break; \
372 else if (TARGET_K6) \
374 builtin_define ("__tune_k6__"); \
375 if (last_tune_char == '2') \
376 builtin_define ("__tune_k6_2__"); \
377 else if (last_tune_char == '3') \
378 builtin_define ("__tune_k6_3__"); \
380 else if (TARGET_ATHLON) \
382 builtin_define ("__tune_athlon__"); \
383 /* Only plain "athlon" lacks SSE. */ \
384 if (last_tune_char != 'n') \
385 builtin_define ("__tune_athlon_sse__"); \
387 else if (TARGET_K8) \
388 builtin_define ("__tune_k8__"); \
389 else if (TARGET_PENTIUM4) \
390 builtin_define ("__tune_pentium4__"); \
391 else if (TARGET_NOCONA) \
392 builtin_define ("__tune_nocona__"); \
394 if (TARGET_MMX) \
395 builtin_define ("__MMX__"); \
396 if (TARGET_3DNOW) \
397 builtin_define ("__3dNOW__"); \
398 if (TARGET_3DNOW_A) \
399 builtin_define ("__3dNOW_A__"); \
400 if (TARGET_SSE) \
401 builtin_define ("__SSE__"); \
402 if (TARGET_SSE2) \
403 builtin_define ("__SSE2__"); \
404 if (TARGET_SSE3) \
405 builtin_define ("__SSE3__"); \
406 if (TARGET_SSE_MATH && TARGET_SSE) \
407 builtin_define ("__SSE_MATH__"); \
408 if (TARGET_SSE_MATH && TARGET_SSE2) \
409 builtin_define ("__SSE2_MATH__"); \
411 /* Built-ins based on -march=. */ \
412 if (ix86_arch == PROCESSOR_I486) \
414 builtin_define ("__i486"); \
415 builtin_define ("__i486__"); \
417 else if (ix86_arch == PROCESSOR_PENTIUM) \
419 builtin_define ("__i586"); \
420 builtin_define ("__i586__"); \
421 builtin_define ("__pentium"); \
422 builtin_define ("__pentium__"); \
423 if (last_arch_char == 'x') \
424 builtin_define ("__pentium_mmx__"); \
426 else if (ix86_arch == PROCESSOR_PENTIUMPRO) \
428 builtin_define ("__i686"); \
429 builtin_define ("__i686__"); \
430 builtin_define ("__pentiumpro"); \
431 builtin_define ("__pentiumpro__"); \
433 else if (ix86_arch == PROCESSOR_K6) \
436 builtin_define ("__k6"); \
437 builtin_define ("__k6__"); \
438 if (last_arch_char == '2') \
439 builtin_define ("__k6_2__"); \
440 else if (last_arch_char == '3') \
441 builtin_define ("__k6_3__"); \
443 else if (ix86_arch == PROCESSOR_ATHLON) \
445 builtin_define ("__athlon"); \
446 builtin_define ("__athlon__"); \
447 /* Only plain "athlon" lacks SSE. */ \
448 if (last_arch_char != 'n') \
449 builtin_define ("__athlon_sse__"); \
451 else if (ix86_arch == PROCESSOR_K8) \
453 builtin_define ("__k8"); \
454 builtin_define ("__k8__"); \
456 else if (ix86_arch == PROCESSOR_PENTIUM4) \
458 builtin_define ("__pentium4"); \
459 builtin_define ("__pentium4__"); \
461 else if (ix86_arch == PROCESSOR_NOCONA) \
463 builtin_define ("__nocona"); \
464 builtin_define ("__nocona__"); \
467 while (0)
469 #define TARGET_CPU_DEFAULT_i386 0
470 #define TARGET_CPU_DEFAULT_i486 1
471 #define TARGET_CPU_DEFAULT_pentium 2
472 #define TARGET_CPU_DEFAULT_pentium_mmx 3
473 #define TARGET_CPU_DEFAULT_pentiumpro 4
474 #define TARGET_CPU_DEFAULT_pentium2 5
475 #define TARGET_CPU_DEFAULT_pentium3 6
476 #define TARGET_CPU_DEFAULT_pentium4 7
477 #define TARGET_CPU_DEFAULT_k6 8
478 #define TARGET_CPU_DEFAULT_k6_2 9
479 #define TARGET_CPU_DEFAULT_k6_3 10
480 #define TARGET_CPU_DEFAULT_athlon 11
481 #define TARGET_CPU_DEFAULT_athlon_sse 12
482 #define TARGET_CPU_DEFAULT_k8 13
483 #define TARGET_CPU_DEFAULT_pentium_m 14
484 #define TARGET_CPU_DEFAULT_prescott 15
485 #define TARGET_CPU_DEFAULT_nocona 16
486 #define TARGET_CPU_DEFAULT_generic 17
488 #define TARGET_CPU_DEFAULT_NAMES {"i386", "i486", "pentium", "pentium-mmx",\
489 "pentiumpro", "pentium2", "pentium3", \
490 "pentium4", "k6", "k6-2", "k6-3",\
491 "athlon", "athlon-4", "k8", \
492 "pentium-m", "prescott", "nocona", \
493 "generic"}
495 #ifndef CC1_SPEC
496 #define CC1_SPEC "%(cc1_cpu) "
497 #endif
499 /* This macro defines names of additional specifications to put in the
500 specs that can be used in various specifications like CC1_SPEC. Its
501 definition is an initializer with a subgrouping for each command option.
503 Each subgrouping contains a string constant, that defines the
504 specification name, and a string constant that used by the GCC driver
505 program.
507 Do not define this macro if it does not need to do anything. */
509 #ifndef SUBTARGET_EXTRA_SPECS
510 #define SUBTARGET_EXTRA_SPECS
511 #endif
513 #define EXTRA_SPECS \
514 { "cc1_cpu", CC1_CPU_SPEC }, \
515 SUBTARGET_EXTRA_SPECS
517 /* target machine storage layout */
519 #define LONG_DOUBLE_TYPE_SIZE 80
521 /* Set the value of FLT_EVAL_METHOD in float.h. When using only the
522 FPU, assume that the fpcw is set to extended precision; when using
523 only SSE, rounding is correct; when using both SSE and the FPU,
524 the rounding precision is indeterminate, since either may be chosen
525 apparently at random. */
526 #define TARGET_FLT_EVAL_METHOD \
527 (TARGET_MIX_SSE_I387 ? -1 : TARGET_SSE_MATH ? 0 : 2)
529 #define SHORT_TYPE_SIZE 16
530 #define INT_TYPE_SIZE 32
531 #define FLOAT_TYPE_SIZE 32
532 #define LONG_TYPE_SIZE BITS_PER_WORD
533 #define DOUBLE_TYPE_SIZE 64
534 #define LONG_LONG_TYPE_SIZE 64
536 #if defined (TARGET_BI_ARCH) || TARGET_64BIT_DEFAULT
537 #define MAX_BITS_PER_WORD 64
538 #else
539 #define MAX_BITS_PER_WORD 32
540 #endif
542 /* Define this if most significant byte of a word is the lowest numbered. */
543 /* That is true on the 80386. */
545 #define BITS_BIG_ENDIAN 0
547 /* Define this if most significant byte of a word is the lowest numbered. */
548 /* That is not true on the 80386. */
549 #define BYTES_BIG_ENDIAN 0
551 /* Define this if most significant word of a multiword number is the lowest
552 numbered. */
553 /* Not true for 80386 */
554 #define WORDS_BIG_ENDIAN 0
556 /* Width of a word, in units (bytes). */
557 #define UNITS_PER_WORD (TARGET_64BIT ? 8 : 4)
558 #ifdef IN_LIBGCC2
559 #define MIN_UNITS_PER_WORD (TARGET_64BIT ? 8 : 4)
560 #else
561 #define MIN_UNITS_PER_WORD 4
562 #endif
564 /* Allocation boundary (in *bits*) for storing arguments in argument list. */
565 #define PARM_BOUNDARY BITS_PER_WORD
567 /* Boundary (in *bits*) on which stack pointer should be aligned. */
568 #define STACK_BOUNDARY BITS_PER_WORD
570 /* Boundary (in *bits*) on which the stack pointer prefers to be
571 aligned; the compiler cannot rely on having this alignment. */
572 #define PREFERRED_STACK_BOUNDARY ix86_preferred_stack_boundary
574 /* As of July 2001, many runtimes do not align the stack properly when
575 entering main. This causes expand_main_function to forcibly align
576 the stack, which results in aligned frames for functions called from
577 main, though it does nothing for the alignment of main itself. */
578 #define FORCE_PREFERRED_STACK_BOUNDARY_IN_MAIN \
579 (ix86_preferred_stack_boundary > STACK_BOUNDARY && !TARGET_64BIT)
581 /* Minimum allocation boundary for the code of a function. */
582 #define FUNCTION_BOUNDARY 8
584 /* C++ stores the virtual bit in the lowest bit of function pointers. */
585 #define TARGET_PTRMEMFUNC_VBIT_LOCATION ptrmemfunc_vbit_in_pfn
587 /* Alignment of field after `int : 0' in a structure. */
589 #define EMPTY_FIELD_BOUNDARY BITS_PER_WORD
591 /* Minimum size in bits of the largest boundary to which any
592 and all fundamental data types supported by the hardware
593 might need to be aligned. No data type wants to be aligned
594 rounder than this.
596 Pentium+ prefers DFmode values to be aligned to 64 bit boundary
597 and Pentium Pro XFmode values at 128 bit boundaries. */
599 #define BIGGEST_ALIGNMENT 128
601 /* Decide whether a variable of mode MODE should be 128 bit aligned. */
602 #define ALIGN_MODE_128(MODE) \
603 ((MODE) == XFmode || SSE_REG_MODE_P (MODE))
605 /* The published ABIs say that doubles should be aligned on word
606 boundaries, so lower the alignment for structure fields unless
607 -malign-double is set. */
609 /* ??? Blah -- this macro is used directly by libobjc. Since it
610 supports no vector modes, cut out the complexity and fall back
611 on BIGGEST_FIELD_ALIGNMENT. */
612 #ifdef IN_TARGET_LIBS
613 #ifdef __x86_64__
614 #define BIGGEST_FIELD_ALIGNMENT 128
615 #else
616 #define BIGGEST_FIELD_ALIGNMENT 32
617 #endif
618 #else
619 #define ADJUST_FIELD_ALIGN(FIELD, COMPUTED) \
620 x86_field_alignment (FIELD, COMPUTED)
621 #endif
623 /* If defined, a C expression to compute the alignment given to a
624 constant that is being placed in memory. EXP is the constant
625 and ALIGN is the alignment that the object would ordinarily have.
626 The value of this macro is used instead of that alignment to align
627 the object.
629 If this macro is not defined, then ALIGN is used.
631 The typical use of this macro is to increase alignment for string
632 constants to be word aligned so that `strcpy' calls that copy
633 constants can be done inline. */
635 #define CONSTANT_ALIGNMENT(EXP, ALIGN) ix86_constant_alignment ((EXP), (ALIGN))
637 /* If defined, a C expression to compute the alignment for a static
638 variable. TYPE is the data type, and ALIGN is the alignment that
639 the object would ordinarily have. The value of this macro is used
640 instead of that alignment to align the object.
642 If this macro is not defined, then ALIGN is used.
644 One use of this macro is to increase alignment of medium-size
645 data to make it all fit in fewer cache lines. Another is to
646 cause character arrays to be word-aligned so that `strcpy' calls
647 that copy constants to character arrays can be done inline. */
649 #define DATA_ALIGNMENT(TYPE, ALIGN) ix86_data_alignment ((TYPE), (ALIGN))
651 /* If defined, a C expression to compute the alignment for a local
652 variable. TYPE is the data type, and ALIGN is the alignment that
653 the object would ordinarily have. The value of this macro is used
654 instead of that alignment to align the object.
656 If this macro is not defined, then ALIGN is used.
658 One use of this macro is to increase alignment of medium-size
659 data to make it all fit in fewer cache lines. */
661 #define LOCAL_ALIGNMENT(TYPE, ALIGN) ix86_local_alignment ((TYPE), (ALIGN))
663 /* If defined, a C expression that gives the alignment boundary, in
664 bits, of an argument with the specified mode and type. If it is
665 not defined, `PARM_BOUNDARY' is used for all arguments. */
667 #define FUNCTION_ARG_BOUNDARY(MODE, TYPE) \
668 ix86_function_arg_boundary ((MODE), (TYPE))
670 /* Set this nonzero if move instructions will actually fail to work
671 when given unaligned data. */
672 #define STRICT_ALIGNMENT 0
674 /* If bit field type is int, don't let it cross an int,
675 and give entire struct the alignment of an int. */
676 /* Required on the 386 since it doesn't have bit-field insns. */
677 #define PCC_BITFIELD_TYPE_MATTERS 1
679 /* Standard register usage. */
681 /* This processor has special stack-like registers. See reg-stack.c
682 for details. */
684 #define STACK_REGS
685 #define IS_STACK_MODE(MODE) \
686 (((MODE) == SFmode && (!TARGET_SSE || !TARGET_SSE_MATH)) \
687 || ((MODE) == DFmode && (!TARGET_SSE2 || !TARGET_SSE_MATH)) \
688 || (MODE) == XFmode)
690 /* Number of actual hardware registers.
691 The hardware registers are assigned numbers for the compiler
692 from 0 to just below FIRST_PSEUDO_REGISTER.
693 All registers that the compiler knows about must be given numbers,
694 even those that are not normally considered general registers.
696 In the 80386 we give the 8 general purpose registers the numbers 0-7.
697 We number the floating point registers 8-15.
698 Note that registers 0-7 can be accessed as a short or int,
699 while only 0-3 may be used with byte `mov' instructions.
701 Reg 16 does not correspond to any hardware register, but instead
702 appears in the RTL as an argument pointer prior to reload, and is
703 eliminated during reloading in favor of either the stack or frame
704 pointer. */
706 #define FIRST_PSEUDO_REGISTER 53
708 /* Number of hardware registers that go into the DWARF-2 unwind info.
709 If not defined, equals FIRST_PSEUDO_REGISTER. */
711 #define DWARF_FRAME_REGISTERS 17
713 /* 1 for registers that have pervasive standard uses
714 and are not available for the register allocator.
715 On the 80386, the stack pointer is such, as is the arg pointer.
717 The value is zero if the register is not fixed on either 32 or
718 64 bit targets, one if the register if fixed on both 32 and 64
719 bit targets, two if it is only fixed on 32bit targets and three
720 if its only fixed on 64bit targets.
721 Proper values are computed in the CONDITIONAL_REGISTER_USAGE.
723 #define FIXED_REGISTERS \
724 /*ax,dx,cx,bx,si,di,bp,sp,st,st1,st2,st3,st4,st5,st6,st7*/ \
725 { 0, 0, 0, 0, 0, 0, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0, \
726 /*arg,flags,fpsr,dir,frame*/ \
727 1, 1, 1, 1, 1, \
728 /*xmm0,xmm1,xmm2,xmm3,xmm4,xmm5,xmm6,xmm7*/ \
729 0, 0, 0, 0, 0, 0, 0, 0, \
730 /*mmx0,mmx1,mmx2,mmx3,mmx4,mmx5,mmx6,mmx7*/ \
731 0, 0, 0, 0, 0, 0, 0, 0, \
732 /* r8, r9, r10, r11, r12, r13, r14, r15*/ \
733 2, 2, 2, 2, 2, 2, 2, 2, \
734 /*xmm8,xmm9,xmm10,xmm11,xmm12,xmm13,xmm14,xmm15*/ \
735 2, 2, 2, 2, 2, 2, 2, 2}
738 /* 1 for registers not available across function calls.
739 These must include the FIXED_REGISTERS and also any
740 registers that can be used without being saved.
741 The latter must include the registers where values are returned
742 and the register where structure-value addresses are passed.
743 Aside from that, you can include as many other registers as you like.
745 The value is zero if the register is not call used on either 32 or
746 64 bit targets, one if the register if call used on both 32 and 64
747 bit targets, two if it is only call used on 32bit targets and three
748 if its only call used on 64bit targets.
749 Proper values are computed in the CONDITIONAL_REGISTER_USAGE.
751 #define CALL_USED_REGISTERS \
752 /*ax,dx,cx,bx,si,di,bp,sp,st,st1,st2,st3,st4,st5,st6,st7*/ \
753 { 1, 1, 1, 0, 3, 3, 0, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
754 /*arg,flags,fpsr,dir,frame*/ \
755 1, 1, 1, 1, 1, \
756 /*xmm0,xmm1,xmm2,xmm3,xmm4,xmm5,xmm6,xmm7*/ \
757 1, 1, 1, 1, 1, 1, 1, 1, \
758 /*mmx0,mmx1,mmx2,mmx3,mmx4,mmx5,mmx6,mmx7*/ \
759 1, 1, 1, 1, 1, 1, 1, 1, \
760 /* r8, r9, r10, r11, r12, r13, r14, r15*/ \
761 1, 1, 1, 1, 2, 2, 2, 2, \
762 /*xmm8,xmm9,xmm10,xmm11,xmm12,xmm13,xmm14,xmm15*/ \
763 1, 1, 1, 1, 1, 1, 1, 1} \
765 /* Order in which to allocate registers. Each register must be
766 listed once, even those in FIXED_REGISTERS. List frame pointer
767 late and fixed registers last. Note that, in general, we prefer
768 registers listed in CALL_USED_REGISTERS, keeping the others
769 available for storage of persistent values.
771 The ORDER_REGS_FOR_LOCAL_ALLOC actually overwrite the order,
772 so this is just empty initializer for array. */
774 #define REG_ALLOC_ORDER \
775 { 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17,\
776 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, 32, \
777 33, 34, 35, 36, 37, 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, \
778 48, 49, 50, 51, 52 }
780 /* ORDER_REGS_FOR_LOCAL_ALLOC is a macro which permits reg_alloc_order
781 to be rearranged based on a particular function. When using sse math,
782 we want to allocate SSE before x87 registers and vice vera. */
784 #define ORDER_REGS_FOR_LOCAL_ALLOC x86_order_regs_for_local_alloc ()
787 /* Macro to conditionally modify fixed_regs/call_used_regs. */
788 #define CONDITIONAL_REGISTER_USAGE \
789 do { \
790 int i; \
791 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++) \
793 if (fixed_regs[i] > 1) \
794 fixed_regs[i] = (fixed_regs[i] == (TARGET_64BIT ? 3 : 2)); \
795 if (call_used_regs[i] > 1) \
796 call_used_regs[i] = (call_used_regs[i] \
797 == (TARGET_64BIT ? 3 : 2)); \
799 if (PIC_OFFSET_TABLE_REGNUM != INVALID_REGNUM) \
801 fixed_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
802 call_used_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
804 if (! TARGET_MMX) \
806 int i; \
807 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++) \
808 if (TEST_HARD_REG_BIT (reg_class_contents[(int)MMX_REGS], i)) \
809 fixed_regs[i] = call_used_regs[i] = 1, reg_names[i] = ""; \
811 if (! TARGET_SSE) \
813 int i; \
814 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++) \
815 if (TEST_HARD_REG_BIT (reg_class_contents[(int)SSE_REGS], i)) \
816 fixed_regs[i] = call_used_regs[i] = 1, reg_names[i] = ""; \
818 if (! TARGET_80387 && ! TARGET_FLOAT_RETURNS_IN_80387) \
820 int i; \
821 HARD_REG_SET x; \
822 COPY_HARD_REG_SET (x, reg_class_contents[(int)FLOAT_REGS]); \
823 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++) \
824 if (TEST_HARD_REG_BIT (x, i)) \
825 fixed_regs[i] = call_used_regs[i] = 1, reg_names[i] = ""; \
827 if (! TARGET_64BIT) \
829 int i; \
830 for (i = FIRST_REX_INT_REG; i <= LAST_REX_INT_REG; i++) \
831 reg_names[i] = ""; \
832 for (i = FIRST_REX_SSE_REG; i <= LAST_REX_SSE_REG; i++) \
833 reg_names[i] = ""; \
835 } while (0)
837 /* Return number of consecutive hard regs needed starting at reg REGNO
838 to hold something of mode MODE.
839 This is ordinarily the length in words of a value of mode MODE
840 but can be less for certain modes in special long registers.
842 Actually there are no two word move instructions for consecutive
843 registers. And only registers 0-3 may have mov byte instructions
844 applied to them.
847 #define HARD_REGNO_NREGS(REGNO, MODE) \
848 (FP_REGNO_P (REGNO) || SSE_REGNO_P (REGNO) || MMX_REGNO_P (REGNO) \
849 ? (COMPLEX_MODE_P (MODE) ? 2 : 1) \
850 : ((MODE) == XFmode \
851 ? (TARGET_64BIT ? 2 : 3) \
852 : (MODE) == XCmode \
853 ? (TARGET_64BIT ? 4 : 6) \
854 : ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)))
856 #define VALID_SSE2_REG_MODE(MODE) \
857 ((MODE) == V16QImode || (MODE) == V8HImode || (MODE) == V2DFmode \
858 || (MODE) == V2DImode || (MODE) == DFmode)
860 #define VALID_SSE_REG_MODE(MODE) \
861 ((MODE) == TImode || (MODE) == V4SFmode || (MODE) == V4SImode \
862 || (MODE) == SFmode || (MODE) == TFmode)
864 #define VALID_MMX_REG_MODE_3DNOW(MODE) \
865 ((MODE) == V2SFmode || (MODE) == SFmode)
867 #define VALID_MMX_REG_MODE(MODE) \
868 ((MODE) == DImode || (MODE) == V8QImode || (MODE) == V4HImode \
869 || (MODE) == V2SImode || (MODE) == SImode)
871 /* ??? No autovectorization into MMX or 3DNOW until we can reliably
872 place emms and femms instructions. */
873 #define UNITS_PER_SIMD_WORD (TARGET_SSE ? 16 : UNITS_PER_WORD)
875 #define VALID_FP_MODE_P(MODE) \
876 ((MODE) == SFmode || (MODE) == DFmode || (MODE) == XFmode \
877 || (MODE) == SCmode || (MODE) == DCmode || (MODE) == XCmode) \
879 #define VALID_INT_MODE_P(MODE) \
880 ((MODE) == QImode || (MODE) == HImode || (MODE) == SImode \
881 || (MODE) == DImode \
882 || (MODE) == CQImode || (MODE) == CHImode || (MODE) == CSImode \
883 || (MODE) == CDImode \
884 || (TARGET_64BIT && ((MODE) == TImode || (MODE) == CTImode \
885 || (MODE) == TFmode || (MODE) == TCmode)))
887 /* Return true for modes passed in SSE registers. */
888 #define SSE_REG_MODE_P(MODE) \
889 ((MODE) == TImode || (MODE) == V16QImode || (MODE) == TFmode \
890 || (MODE) == V8HImode || (MODE) == V2DFmode || (MODE) == V2DImode \
891 || (MODE) == V4SFmode || (MODE) == V4SImode)
893 /* Value is 1 if hard register REGNO can hold a value of machine-mode MODE. */
895 #define HARD_REGNO_MODE_OK(REGNO, MODE) \
896 ix86_hard_regno_mode_ok ((REGNO), (MODE))
898 /* Value is 1 if it is a good idea to tie two pseudo registers
899 when one has mode MODE1 and one has mode MODE2.
900 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
901 for any hard reg, then this must be 0 for correct output. */
903 #define MODES_TIEABLE_P(MODE1, MODE2) ix86_modes_tieable_p (MODE1, MODE2)
905 /* It is possible to write patterns to move flags; but until someone
906 does it, */
907 #define AVOID_CCMODE_COPIES
909 /* Specify the modes required to caller save a given hard regno.
910 We do this on i386 to prevent flags from being saved at all.
912 Kill any attempts to combine saving of modes. */
914 #define HARD_REGNO_CALLER_SAVE_MODE(REGNO, NREGS, MODE) \
915 (CC_REGNO_P (REGNO) ? VOIDmode \
916 : (MODE) == VOIDmode && (NREGS) != 1 ? VOIDmode \
917 : (MODE) == VOIDmode ? choose_hard_reg_mode ((REGNO), (NREGS), false)\
918 : (MODE) == HImode && !TARGET_PARTIAL_REG_STALL ? SImode \
919 : (MODE) == QImode && (REGNO) >= 4 && !TARGET_64BIT ? SImode \
920 : (MODE))
921 /* Specify the registers used for certain standard purposes.
922 The values of these macros are register numbers. */
924 /* on the 386 the pc register is %eip, and is not usable as a general
925 register. The ordinary mov instructions won't work */
926 /* #define PC_REGNUM */
928 /* Register to use for pushing function arguments. */
929 #define STACK_POINTER_REGNUM 7
931 /* Base register for access to local variables of the function. */
932 #define HARD_FRAME_POINTER_REGNUM 6
934 /* Base register for access to local variables of the function. */
935 #define FRAME_POINTER_REGNUM 20
937 /* First floating point reg */
938 #define FIRST_FLOAT_REG 8
940 /* First & last stack-like regs */
941 #define FIRST_STACK_REG FIRST_FLOAT_REG
942 #define LAST_STACK_REG (FIRST_FLOAT_REG + 7)
944 #define FIRST_SSE_REG (FRAME_POINTER_REGNUM + 1)
945 #define LAST_SSE_REG (FIRST_SSE_REG + 7)
947 #define FIRST_MMX_REG (LAST_SSE_REG + 1)
948 #define LAST_MMX_REG (FIRST_MMX_REG + 7)
950 #define FIRST_REX_INT_REG (LAST_MMX_REG + 1)
951 #define LAST_REX_INT_REG (FIRST_REX_INT_REG + 7)
953 #define FIRST_REX_SSE_REG (LAST_REX_INT_REG + 1)
954 #define LAST_REX_SSE_REG (FIRST_REX_SSE_REG + 7)
956 /* Value should be nonzero if functions must have frame pointers.
957 Zero means the frame pointer need not be set up (and parms
958 may be accessed via the stack pointer) in functions that seem suitable.
959 This is computed in `reload', in reload1.c. */
960 #define FRAME_POINTER_REQUIRED ix86_frame_pointer_required ()
962 /* Override this in other tm.h files to cope with various OS lossage
963 requiring a frame pointer. */
964 #ifndef SUBTARGET_FRAME_POINTER_REQUIRED
965 #define SUBTARGET_FRAME_POINTER_REQUIRED 0
966 #endif
968 /* Make sure we can access arbitrary call frames. */
969 #define SETUP_FRAME_ADDRESSES() ix86_setup_frame_addresses ()
971 /* Base register for access to arguments of the function. */
972 #define ARG_POINTER_REGNUM 16
974 /* Register in which static-chain is passed to a function.
975 We do use ECX as static chain register for 32 bit ABI. On the
976 64bit ABI, ECX is an argument register, so we use R10 instead. */
977 #define STATIC_CHAIN_REGNUM (TARGET_64BIT ? FIRST_REX_INT_REG + 10 - 8 : 2)
979 /* Register to hold the addressing base for position independent
980 code access to data items. We don't use PIC pointer for 64bit
981 mode. Define the regnum to dummy value to prevent gcc from
982 pessimizing code dealing with EBX.
984 To avoid clobbering a call-saved register unnecessarily, we renumber
985 the pic register when possible. The change is visible after the
986 prologue has been emitted. */
988 #define REAL_PIC_OFFSET_TABLE_REGNUM 3
990 #define PIC_OFFSET_TABLE_REGNUM \
991 ((TARGET_64BIT && ix86_cmodel == CM_SMALL_PIC) \
992 || !flag_pic ? INVALID_REGNUM \
993 : reload_completed ? REGNO (pic_offset_table_rtx) \
994 : REAL_PIC_OFFSET_TABLE_REGNUM)
996 #define GOT_SYMBOL_NAME "_GLOBAL_OFFSET_TABLE_"
998 /* A C expression which can inhibit the returning of certain function
999 values in registers, based on the type of value. A nonzero value
1000 says to return the function value in memory, just as large
1001 structures are always returned. Here TYPE will be a C expression
1002 of type `tree', representing the data type of the value.
1004 Note that values of mode `BLKmode' must be explicitly handled by
1005 this macro. Also, the option `-fpcc-struct-return' takes effect
1006 regardless of this macro. On most systems, it is possible to
1007 leave the macro undefined; this causes a default definition to be
1008 used, whose value is the constant 1 for `BLKmode' values, and 0
1009 otherwise.
1011 Do not use this macro to indicate that structures and unions
1012 should always be returned in memory. You should instead use
1013 `DEFAULT_PCC_STRUCT_RETURN' to indicate this. */
1015 #define RETURN_IN_MEMORY(TYPE) \
1016 ix86_return_in_memory (TYPE)
1018 /* This is overridden by <cygwin.h>. */
1019 #define MS_AGGREGATE_RETURN 0
1021 /* This is overridden by <netware.h>. */
1022 #define KEEP_AGGREGATE_RETURN_POINTER 0
1024 /* Define the classes of registers for register constraints in the
1025 machine description. Also define ranges of constants.
1027 One of the classes must always be named ALL_REGS and include all hard regs.
1028 If there is more than one class, another class must be named NO_REGS
1029 and contain no registers.
1031 The name GENERAL_REGS must be the name of a class (or an alias for
1032 another name such as ALL_REGS). This is the class of registers
1033 that is allowed by "g" or "r" in a register constraint.
1034 Also, registers outside this class are allocated only when
1035 instructions express preferences for them.
1037 The classes must be numbered in nondecreasing order; that is,
1038 a larger-numbered class must never be contained completely
1039 in a smaller-numbered class.
1041 For any two classes, it is very desirable that there be another
1042 class that represents their union.
1044 It might seem that class BREG is unnecessary, since no useful 386
1045 opcode needs reg %ebx. But some systems pass args to the OS in ebx,
1046 and the "b" register constraint is useful in asms for syscalls.
1048 The flags and fpsr registers are in no class. */
1050 enum reg_class
1052 NO_REGS,
1053 AREG, DREG, CREG, BREG, SIREG, DIREG,
1054 AD_REGS, /* %eax/%edx for DImode */
1055 Q_REGS, /* %eax %ebx %ecx %edx */
1056 NON_Q_REGS, /* %esi %edi %ebp %esp */
1057 INDEX_REGS, /* %eax %ebx %ecx %edx %esi %edi %ebp */
1058 LEGACY_REGS, /* %eax %ebx %ecx %edx %esi %edi %ebp %esp */
1059 GENERAL_REGS, /* %eax %ebx %ecx %edx %esi %edi %ebp %esp %r8 - %r15*/
1060 FP_TOP_REG, FP_SECOND_REG, /* %st(0) %st(1) */
1061 FLOAT_REGS,
1062 SSE_REGS,
1063 MMX_REGS,
1064 FP_TOP_SSE_REGS,
1065 FP_SECOND_SSE_REGS,
1066 FLOAT_SSE_REGS,
1067 FLOAT_INT_REGS,
1068 INT_SSE_REGS,
1069 FLOAT_INT_SSE_REGS,
1070 ALL_REGS, LIM_REG_CLASSES
1073 #define N_REG_CLASSES ((int) LIM_REG_CLASSES)
1075 #define INTEGER_CLASS_P(CLASS) \
1076 reg_class_subset_p ((CLASS), GENERAL_REGS)
1077 #define FLOAT_CLASS_P(CLASS) \
1078 reg_class_subset_p ((CLASS), FLOAT_REGS)
1079 #define SSE_CLASS_P(CLASS) \
1080 ((CLASS) == SSE_REGS)
1081 #define MMX_CLASS_P(CLASS) \
1082 ((CLASS) == MMX_REGS)
1083 #define MAYBE_INTEGER_CLASS_P(CLASS) \
1084 reg_classes_intersect_p ((CLASS), GENERAL_REGS)
1085 #define MAYBE_FLOAT_CLASS_P(CLASS) \
1086 reg_classes_intersect_p ((CLASS), FLOAT_REGS)
1087 #define MAYBE_SSE_CLASS_P(CLASS) \
1088 reg_classes_intersect_p (SSE_REGS, (CLASS))
1089 #define MAYBE_MMX_CLASS_P(CLASS) \
1090 reg_classes_intersect_p (MMX_REGS, (CLASS))
1092 #define Q_CLASS_P(CLASS) \
1093 reg_class_subset_p ((CLASS), Q_REGS)
1095 /* Give names of register classes as strings for dump file. */
1097 #define REG_CLASS_NAMES \
1098 { "NO_REGS", \
1099 "AREG", "DREG", "CREG", "BREG", \
1100 "SIREG", "DIREG", \
1101 "AD_REGS", \
1102 "Q_REGS", "NON_Q_REGS", \
1103 "INDEX_REGS", \
1104 "LEGACY_REGS", \
1105 "GENERAL_REGS", \
1106 "FP_TOP_REG", "FP_SECOND_REG", \
1107 "FLOAT_REGS", \
1108 "SSE_REGS", \
1109 "MMX_REGS", \
1110 "FP_TOP_SSE_REGS", \
1111 "FP_SECOND_SSE_REGS", \
1112 "FLOAT_SSE_REGS", \
1113 "FLOAT_INT_REGS", \
1114 "INT_SSE_REGS", \
1115 "FLOAT_INT_SSE_REGS", \
1116 "ALL_REGS" }
1118 /* Define which registers fit in which classes.
1119 This is an initializer for a vector of HARD_REG_SET
1120 of length N_REG_CLASSES. */
1122 #define REG_CLASS_CONTENTS \
1123 { { 0x00, 0x0 }, \
1124 { 0x01, 0x0 }, { 0x02, 0x0 }, /* AREG, DREG */ \
1125 { 0x04, 0x0 }, { 0x08, 0x0 }, /* CREG, BREG */ \
1126 { 0x10, 0x0 }, { 0x20, 0x0 }, /* SIREG, DIREG */ \
1127 { 0x03, 0x0 }, /* AD_REGS */ \
1128 { 0x0f, 0x0 }, /* Q_REGS */ \
1129 { 0x1100f0, 0x1fe0 }, /* NON_Q_REGS */ \
1130 { 0x7f, 0x1fe0 }, /* INDEX_REGS */ \
1131 { 0x1100ff, 0x0 }, /* LEGACY_REGS */ \
1132 { 0x1100ff, 0x1fe0 }, /* GENERAL_REGS */ \
1133 { 0x100, 0x0 }, { 0x0200, 0x0 },/* FP_TOP_REG, FP_SECOND_REG */\
1134 { 0xff00, 0x0 }, /* FLOAT_REGS */ \
1135 { 0x1fe00000,0x1fe000 }, /* SSE_REGS */ \
1136 { 0xe0000000, 0x1f }, /* MMX_REGS */ \
1137 { 0x1fe00100,0x1fe000 }, /* FP_TOP_SSE_REG */ \
1138 { 0x1fe00200,0x1fe000 }, /* FP_SECOND_SSE_REG */ \
1139 { 0x1fe0ff00,0x1fe000 }, /* FLOAT_SSE_REGS */ \
1140 { 0x1ffff, 0x1fe0 }, /* FLOAT_INT_REGS */ \
1141 { 0x1fe100ff,0x1fffe0 }, /* INT_SSE_REGS */ \
1142 { 0x1fe1ffff,0x1fffe0 }, /* FLOAT_INT_SSE_REGS */ \
1143 { 0xffffffff,0x1fffff } \
1146 /* The same information, inverted:
1147 Return the class number of the smallest class containing
1148 reg number REGNO. This could be a conditional expression
1149 or could index an array. */
1151 #define REGNO_REG_CLASS(REGNO) (regclass_map[REGNO])
1153 /* When defined, the compiler allows registers explicitly used in the
1154 rtl to be used as spill registers but prevents the compiler from
1155 extending the lifetime of these registers. */
1157 #define SMALL_REGISTER_CLASSES 1
1159 #define QI_REG_P(X) \
1160 (REG_P (X) && REGNO (X) < 4)
1162 #define GENERAL_REGNO_P(N) \
1163 ((N) < 8 || REX_INT_REGNO_P (N))
1165 #define GENERAL_REG_P(X) \
1166 (REG_P (X) && GENERAL_REGNO_P (REGNO (X)))
1168 #define ANY_QI_REG_P(X) (TARGET_64BIT ? GENERAL_REG_P(X) : QI_REG_P (X))
1170 #define NON_QI_REG_P(X) \
1171 (REG_P (X) && REGNO (X) >= 4 && REGNO (X) < FIRST_PSEUDO_REGISTER)
1173 #define REX_INT_REGNO_P(N) ((N) >= FIRST_REX_INT_REG && (N) <= LAST_REX_INT_REG)
1174 #define REX_INT_REG_P(X) (REG_P (X) && REX_INT_REGNO_P (REGNO (X)))
1176 #define FP_REG_P(X) (REG_P (X) && FP_REGNO_P (REGNO (X)))
1177 #define FP_REGNO_P(N) ((N) >= FIRST_STACK_REG && (N) <= LAST_STACK_REG)
1178 #define ANY_FP_REG_P(X) (REG_P (X) && ANY_FP_REGNO_P (REGNO (X)))
1179 #define ANY_FP_REGNO_P(N) (FP_REGNO_P (N) || SSE_REGNO_P (N))
1181 #define SSE_REGNO_P(N) \
1182 (((N) >= FIRST_SSE_REG && (N) <= LAST_SSE_REG) \
1183 || ((N) >= FIRST_REX_SSE_REG && (N) <= LAST_REX_SSE_REG))
1185 #define REX_SSE_REGNO_P(N) \
1186 ((N) >= FIRST_REX_SSE_REG && (N) <= LAST_REX_SSE_REG)
1188 #define SSE_REGNO(N) \
1189 ((N) < 8 ? FIRST_SSE_REG + (N) : FIRST_REX_SSE_REG + (N) - 8)
1190 #define SSE_REG_P(N) (REG_P (N) && SSE_REGNO_P (REGNO (N)))
1192 #define SSE_FLOAT_MODE_P(MODE) \
1193 ((TARGET_SSE && (MODE) == SFmode) || (TARGET_SSE2 && (MODE) == DFmode))
1195 #define MMX_REGNO_P(N) ((N) >= FIRST_MMX_REG && (N) <= LAST_MMX_REG)
1196 #define MMX_REG_P(XOP) (REG_P (XOP) && MMX_REGNO_P (REGNO (XOP)))
1198 #define STACK_REG_P(XOP) \
1199 (REG_P (XOP) && \
1200 REGNO (XOP) >= FIRST_STACK_REG && \
1201 REGNO (XOP) <= LAST_STACK_REG)
1203 #define NON_STACK_REG_P(XOP) (REG_P (XOP) && ! STACK_REG_P (XOP))
1205 #define STACK_TOP_P(XOP) (REG_P (XOP) && REGNO (XOP) == FIRST_STACK_REG)
1207 #define CC_REG_P(X) (REG_P (X) && CC_REGNO_P (REGNO (X)))
1208 #define CC_REGNO_P(X) ((X) == FLAGS_REG || (X) == FPSR_REG)
1210 /* The class value for index registers, and the one for base regs. */
1212 #define INDEX_REG_CLASS INDEX_REGS
1213 #define BASE_REG_CLASS GENERAL_REGS
1215 /* Place additional restrictions on the register class to use when it
1216 is necessary to be able to hold a value of mode MODE in a reload
1217 register for which class CLASS would ordinarily be used. */
1219 #define LIMIT_RELOAD_CLASS(MODE, CLASS) \
1220 ((MODE) == QImode && !TARGET_64BIT \
1221 && ((CLASS) == ALL_REGS || (CLASS) == GENERAL_REGS \
1222 || (CLASS) == LEGACY_REGS || (CLASS) == INDEX_REGS) \
1223 ? Q_REGS : (CLASS))
1225 /* Given an rtx X being reloaded into a reg required to be
1226 in class CLASS, return the class of reg to actually use.
1227 In general this is just CLASS; but on some machines
1228 in some cases it is preferable to use a more restrictive class.
1229 On the 80386 series, we prevent floating constants from being
1230 reloaded into floating registers (since no move-insn can do that)
1231 and we ensure that QImodes aren't reloaded into the esi or edi reg. */
1233 /* Put float CONST_DOUBLE in the constant pool instead of fp regs.
1234 QImode must go into class Q_REGS.
1235 Narrow ALL_REGS to GENERAL_REGS. This supports allowing movsf and
1236 movdf to do mem-to-mem moves through integer regs. */
1238 #define PREFERRED_RELOAD_CLASS(X, CLASS) \
1239 ix86_preferred_reload_class ((X), (CLASS))
1241 /* Discourage putting floating-point values in SSE registers unless
1242 SSE math is being used, and likewise for the 387 registers. */
1244 #define PREFERRED_OUTPUT_RELOAD_CLASS(X, CLASS) \
1245 ix86_preferred_output_reload_class ((X), (CLASS))
1247 /* If we are copying between general and FP registers, we need a memory
1248 location. The same is true for SSE and MMX registers. */
1249 #define SECONDARY_MEMORY_NEEDED(CLASS1, CLASS2, MODE) \
1250 ix86_secondary_memory_needed ((CLASS1), (CLASS2), (MODE), 1)
1252 /* QImode spills from non-QI registers need a scratch. This does not
1253 happen often -- the only example so far requires an uninitialized
1254 pseudo. */
1256 #define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, OUT) \
1257 (((CLASS) == GENERAL_REGS || (CLASS) == LEGACY_REGS \
1258 || (CLASS) == INDEX_REGS) && !TARGET_64BIT && (MODE) == QImode \
1259 ? Q_REGS : NO_REGS)
1261 /* Return the maximum number of consecutive registers
1262 needed to represent mode MODE in a register of class CLASS. */
1263 /* On the 80386, this is the size of MODE in words,
1264 except in the FP regs, where a single reg is always enough. */
1265 #define CLASS_MAX_NREGS(CLASS, MODE) \
1266 (!MAYBE_INTEGER_CLASS_P (CLASS) \
1267 ? (COMPLEX_MODE_P (MODE) ? 2 : 1) \
1268 : (((((MODE) == XFmode ? 12 : GET_MODE_SIZE (MODE))) \
1269 + UNITS_PER_WORD - 1) / UNITS_PER_WORD))
1271 /* A C expression whose value is nonzero if pseudos that have been
1272 assigned to registers of class CLASS would likely be spilled
1273 because registers of CLASS are needed for spill registers.
1275 The default value of this macro returns 1 if CLASS has exactly one
1276 register and zero otherwise. On most machines, this default
1277 should be used. Only define this macro to some other expression
1278 if pseudo allocated by `local-alloc.c' end up in memory because
1279 their hard registers were needed for spill registers. If this
1280 macro returns nonzero for those classes, those pseudos will only
1281 be allocated by `global.c', which knows how to reallocate the
1282 pseudo to another register. If there would not be another
1283 register available for reallocation, you should not change the
1284 definition of this macro since the only effect of such a
1285 definition would be to slow down register allocation. */
1287 #define CLASS_LIKELY_SPILLED_P(CLASS) \
1288 (((CLASS) == AREG) \
1289 || ((CLASS) == DREG) \
1290 || ((CLASS) == CREG) \
1291 || ((CLASS) == BREG) \
1292 || ((CLASS) == AD_REGS) \
1293 || ((CLASS) == SIREG) \
1294 || ((CLASS) == DIREG) \
1295 || ((CLASS) == FP_TOP_REG) \
1296 || ((CLASS) == FP_SECOND_REG))
1298 /* Return a class of registers that cannot change FROM mode to TO mode. */
1300 #define CANNOT_CHANGE_MODE_CLASS(FROM, TO, CLASS) \
1301 ix86_cannot_change_mode_class (FROM, TO, CLASS)
1303 /* Stack layout; function entry, exit and calling. */
1305 /* Define this if pushing a word on the stack
1306 makes the stack pointer a smaller address. */
1307 #define STACK_GROWS_DOWNWARD
1309 /* Define this to nonzero if the nominal address of the stack frame
1310 is at the high-address end of the local variables;
1311 that is, each additional local variable allocated
1312 goes at a more negative offset in the frame. */
1313 #define FRAME_GROWS_DOWNWARD 1
1315 /* Offset within stack frame to start allocating local variables at.
1316 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
1317 first local allocated. Otherwise, it is the offset to the BEGINNING
1318 of the first local allocated. */
1319 #define STARTING_FRAME_OFFSET 0
1321 /* If we generate an insn to push BYTES bytes,
1322 this says how many the stack pointer really advances by.
1323 On 386, we have pushw instruction that decrements by exactly 2 no
1324 matter what the position was, there is no pushb.
1325 But as CIE data alignment factor on this arch is -4, we need to make
1326 sure all stack pointer adjustments are in multiple of 4.
1328 For 64bit ABI we round up to 8 bytes.
1331 #define PUSH_ROUNDING(BYTES) \
1332 (TARGET_64BIT \
1333 ? (((BYTES) + 7) & (-8)) \
1334 : (((BYTES) + 3) & (-4)))
1336 /* If defined, the maximum amount of space required for outgoing arguments will
1337 be computed and placed into the variable
1338 `current_function_outgoing_args_size'. No space will be pushed onto the
1339 stack for each call; instead, the function prologue should increase the stack
1340 frame size by this amount. */
1342 #define ACCUMULATE_OUTGOING_ARGS TARGET_ACCUMULATE_OUTGOING_ARGS
1344 /* If defined, a C expression whose value is nonzero when we want to use PUSH
1345 instructions to pass outgoing arguments. */
1347 #define PUSH_ARGS (TARGET_PUSH_ARGS && !ACCUMULATE_OUTGOING_ARGS)
1349 /* We want the stack and args grow in opposite directions, even if
1350 PUSH_ARGS is 0. */
1351 #define PUSH_ARGS_REVERSED 1
1353 /* Offset of first parameter from the argument pointer register value. */
1354 #define FIRST_PARM_OFFSET(FNDECL) 0
1356 /* Define this macro if functions should assume that stack space has been
1357 allocated for arguments even when their values are passed in registers.
1359 The value of this macro is the size, in bytes, of the area reserved for
1360 arguments passed in registers for the function represented by FNDECL.
1362 This space can be allocated by the caller, or be a part of the
1363 machine-dependent stack frame: `OUTGOING_REG_PARM_STACK_SPACE' says
1364 which. */
1365 #define REG_PARM_STACK_SPACE(FNDECL) 0
1367 /* Value is the number of bytes of arguments automatically
1368 popped when returning from a subroutine call.
1369 FUNDECL is the declaration node of the function (as a tree),
1370 FUNTYPE is the data type of the function (as a tree),
1371 or for a library call it is an identifier node for the subroutine name.
1372 SIZE is the number of bytes of arguments passed on the stack.
1374 On the 80386, the RTD insn may be used to pop them if the number
1375 of args is fixed, but if the number is variable then the caller
1376 must pop them all. RTD can't be used for library calls now
1377 because the library is compiled with the Unix compiler.
1378 Use of RTD is a selectable option, since it is incompatible with
1379 standard Unix calling sequences. If the option is not selected,
1380 the caller must always pop the args.
1382 The attribute stdcall is equivalent to RTD on a per module basis. */
1384 #define RETURN_POPS_ARGS(FUNDECL, FUNTYPE, SIZE) \
1385 ix86_return_pops_args ((FUNDECL), (FUNTYPE), (SIZE))
1387 #define FUNCTION_VALUE_REGNO_P(N) \
1388 ix86_function_value_regno_p (N)
1390 /* Define how to find the value returned by a library function
1391 assuming the value has mode MODE. */
1393 #define LIBCALL_VALUE(MODE) \
1394 ix86_libcall_value (MODE)
1396 /* Define the size of the result block used for communication between
1397 untyped_call and untyped_return. The block contains a DImode value
1398 followed by the block used by fnsave and frstor. */
1400 #define APPLY_RESULT_SIZE (8+108)
1402 /* 1 if N is a possible register number for function argument passing. */
1403 #define FUNCTION_ARG_REGNO_P(N) ix86_function_arg_regno_p (N)
1405 /* Define a data type for recording info about an argument list
1406 during the scan of that argument list. This data type should
1407 hold all necessary information about the function itself
1408 and about the args processed so far, enough to enable macros
1409 such as FUNCTION_ARG to determine where the next arg should go. */
1411 typedef struct ix86_args {
1412 int words; /* # words passed so far */
1413 int nregs; /* # registers available for passing */
1414 int regno; /* next available register number */
1415 int fastcall; /* fastcall calling convention is used */
1416 int sse_words; /* # sse words passed so far */
1417 int sse_nregs; /* # sse registers available for passing */
1418 int warn_sse; /* True when we want to warn about SSE ABI. */
1419 int warn_mmx; /* True when we want to warn about MMX ABI. */
1420 int sse_regno; /* next available sse register number */
1421 int mmx_words; /* # mmx words passed so far */
1422 int mmx_nregs; /* # mmx registers available for passing */
1423 int mmx_regno; /* next available mmx register number */
1424 int maybe_vaarg; /* true for calls to possibly vardic fncts. */
1425 int float_in_sse; /* 1 if in 32-bit mode SFmode (2 for DFmode) should
1426 be passed in SSE registers. Otherwise 0. */
1427 } CUMULATIVE_ARGS;
1429 /* Initialize a variable CUM of type CUMULATIVE_ARGS
1430 for a call to a function whose data type is FNTYPE.
1431 For a library call, FNTYPE is 0. */
1433 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, FNDECL, N_NAMED_ARGS) \
1434 init_cumulative_args (&(CUM), (FNTYPE), (LIBNAME), (FNDECL))
1436 /* Update the data in CUM to advance over an argument
1437 of mode MODE and data type TYPE.
1438 (TYPE is null for libcalls where that information may not be available.) */
1440 #define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
1441 function_arg_advance (&(CUM), (MODE), (TYPE), (NAMED))
1443 /* Define where to put the arguments to a function.
1444 Value is zero to push the argument on the stack,
1445 or a hard register in which to store the argument.
1447 MODE is the argument's machine mode.
1448 TYPE is the data type of the argument (as a tree).
1449 This is null for libcalls where that information may
1450 not be available.
1451 CUM is a variable of type CUMULATIVE_ARGS which gives info about
1452 the preceding args and about the function being called.
1453 NAMED is nonzero if this argument is a named parameter
1454 (otherwise it is an extra parameter matching an ellipsis). */
1456 #define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
1457 function_arg (&(CUM), (MODE), (TYPE), (NAMED))
1459 /* Implement `va_start' for varargs and stdarg. */
1460 #define EXPAND_BUILTIN_VA_START(VALIST, NEXTARG) \
1461 ix86_va_start (VALIST, NEXTARG)
1463 #define TARGET_ASM_FILE_END ix86_file_end
1464 #define NEED_INDICATE_EXEC_STACK 0
1466 /* Output assembler code to FILE to increment profiler label # LABELNO
1467 for profiling a function entry. */
1469 #define FUNCTION_PROFILER(FILE, LABELNO) x86_function_profiler (FILE, LABELNO)
1471 #define MCOUNT_NAME "_mcount"
1473 #define PROFILE_COUNT_REGISTER "edx"
1475 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1476 the stack pointer does not matter. The value is tested only in
1477 functions that have frame pointers.
1478 No definition is equivalent to always zero. */
1479 /* Note on the 386 it might be more efficient not to define this since
1480 we have to restore it ourselves from the frame pointer, in order to
1481 use pop */
1483 #define EXIT_IGNORE_STACK 1
1485 /* Output assembler code for a block containing the constant parts
1486 of a trampoline, leaving space for the variable parts. */
1488 /* On the 386, the trampoline contains two instructions:
1489 mov #STATIC,ecx
1490 jmp FUNCTION
1491 The trampoline is generated entirely at runtime. The operand of JMP
1492 is the address of FUNCTION relative to the instruction following the
1493 JMP (which is 5 bytes long). */
1495 /* Length in units of the trampoline for entering a nested function. */
1497 #define TRAMPOLINE_SIZE (TARGET_64BIT ? 23 : 10)
1499 /* Emit RTL insns to initialize the variable parts of a trampoline.
1500 FNADDR is an RTX for the address of the function's pure code.
1501 CXT is an RTX for the static chain value for the function. */
1503 #define INITIALIZE_TRAMPOLINE(TRAMP, FNADDR, CXT) \
1504 x86_initialize_trampoline ((TRAMP), (FNADDR), (CXT))
1506 /* Definitions for register eliminations.
1508 This is an array of structures. Each structure initializes one pair
1509 of eliminable registers. The "from" register number is given first,
1510 followed by "to". Eliminations of the same "from" register are listed
1511 in order of preference.
1513 There are two registers that can always be eliminated on the i386.
1514 The frame pointer and the arg pointer can be replaced by either the
1515 hard frame pointer or to the stack pointer, depending upon the
1516 circumstances. The hard frame pointer is not used before reload and
1517 so it is not eligible for elimination. */
1519 #define ELIMINABLE_REGS \
1520 {{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
1521 { ARG_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM}, \
1522 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
1523 { FRAME_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM}} \
1525 /* Given FROM and TO register numbers, say whether this elimination is
1526 allowed. Frame pointer elimination is automatically handled.
1528 All other eliminations are valid. */
1530 #define CAN_ELIMINATE(FROM, TO) \
1531 ((TO) == STACK_POINTER_REGNUM ? ! frame_pointer_needed : 1)
1533 /* Define the offset between two registers, one to be eliminated, and the other
1534 its replacement, at the start of a routine. */
1536 #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1537 ((OFFSET) = ix86_initial_elimination_offset ((FROM), (TO)))
1539 /* Addressing modes, and classification of registers for them. */
1541 /* Macros to check register numbers against specific register classes. */
1543 /* These assume that REGNO is a hard or pseudo reg number.
1544 They give nonzero only if REGNO is a hard reg of the suitable class
1545 or a pseudo reg currently allocated to a suitable hard reg.
1546 Since they use reg_renumber, they are safe only once reg_renumber
1547 has been allocated, which happens in local-alloc.c. */
1549 #define REGNO_OK_FOR_INDEX_P(REGNO) \
1550 ((REGNO) < STACK_POINTER_REGNUM \
1551 || (REGNO >= FIRST_REX_INT_REG \
1552 && (REGNO) <= LAST_REX_INT_REG) \
1553 || ((unsigned) reg_renumber[(REGNO)] >= FIRST_REX_INT_REG \
1554 && (unsigned) reg_renumber[(REGNO)] <= LAST_REX_INT_REG) \
1555 || (unsigned) reg_renumber[(REGNO)] < STACK_POINTER_REGNUM)
1557 #define REGNO_OK_FOR_BASE_P(REGNO) \
1558 ((REGNO) <= STACK_POINTER_REGNUM \
1559 || (REGNO) == ARG_POINTER_REGNUM \
1560 || (REGNO) == FRAME_POINTER_REGNUM \
1561 || (REGNO >= FIRST_REX_INT_REG \
1562 && (REGNO) <= LAST_REX_INT_REG) \
1563 || ((unsigned) reg_renumber[(REGNO)] >= FIRST_REX_INT_REG \
1564 && (unsigned) reg_renumber[(REGNO)] <= LAST_REX_INT_REG) \
1565 || (unsigned) reg_renumber[(REGNO)] <= STACK_POINTER_REGNUM)
1567 #define REGNO_OK_FOR_SIREG_P(REGNO) \
1568 ((REGNO) == 4 || reg_renumber[(REGNO)] == 4)
1569 #define REGNO_OK_FOR_DIREG_P(REGNO) \
1570 ((REGNO) == 5 || reg_renumber[(REGNO)] == 5)
1572 /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
1573 and check its validity for a certain class.
1574 We have two alternate definitions for each of them.
1575 The usual definition accepts all pseudo regs; the other rejects
1576 them unless they have been allocated suitable hard regs.
1577 The symbol REG_OK_STRICT causes the latter definition to be used.
1579 Most source files want to accept pseudo regs in the hope that
1580 they will get allocated to the class that the insn wants them to be in.
1581 Source files for reload pass need to be strict.
1582 After reload, it makes no difference, since pseudo regs have
1583 been eliminated by then. */
1586 /* Non strict versions, pseudos are ok. */
1587 #define REG_OK_FOR_INDEX_NONSTRICT_P(X) \
1588 (REGNO (X) < STACK_POINTER_REGNUM \
1589 || (REGNO (X) >= FIRST_REX_INT_REG \
1590 && REGNO (X) <= LAST_REX_INT_REG) \
1591 || REGNO (X) >= FIRST_PSEUDO_REGISTER)
1593 #define REG_OK_FOR_BASE_NONSTRICT_P(X) \
1594 (REGNO (X) <= STACK_POINTER_REGNUM \
1595 || REGNO (X) == ARG_POINTER_REGNUM \
1596 || REGNO (X) == FRAME_POINTER_REGNUM \
1597 || (REGNO (X) >= FIRST_REX_INT_REG \
1598 && REGNO (X) <= LAST_REX_INT_REG) \
1599 || REGNO (X) >= FIRST_PSEUDO_REGISTER)
1601 /* Strict versions, hard registers only */
1602 #define REG_OK_FOR_INDEX_STRICT_P(X) REGNO_OK_FOR_INDEX_P (REGNO (X))
1603 #define REG_OK_FOR_BASE_STRICT_P(X) REGNO_OK_FOR_BASE_P (REGNO (X))
1605 #ifndef REG_OK_STRICT
1606 #define REG_OK_FOR_INDEX_P(X) REG_OK_FOR_INDEX_NONSTRICT_P (X)
1607 #define REG_OK_FOR_BASE_P(X) REG_OK_FOR_BASE_NONSTRICT_P (X)
1609 #else
1610 #define REG_OK_FOR_INDEX_P(X) REG_OK_FOR_INDEX_STRICT_P (X)
1611 #define REG_OK_FOR_BASE_P(X) REG_OK_FOR_BASE_STRICT_P (X)
1612 #endif
1614 /* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression
1615 that is a valid memory address for an instruction.
1616 The MODE argument is the machine mode for the MEM expression
1617 that wants to use this address.
1619 The other macros defined here are used only in GO_IF_LEGITIMATE_ADDRESS,
1620 except for CONSTANT_ADDRESS_P which is usually machine-independent.
1622 See legitimize_pic_address in i386.c for details as to what
1623 constitutes a legitimate address when -fpic is used. */
1625 #define MAX_REGS_PER_ADDRESS 2
1627 #define CONSTANT_ADDRESS_P(X) constant_address_p (X)
1629 /* Nonzero if the constant value X is a legitimate general operand.
1630 It is given that X satisfies CONSTANT_P or is a CONST_DOUBLE. */
1632 #define LEGITIMATE_CONSTANT_P(X) legitimate_constant_p (X)
1634 #ifdef REG_OK_STRICT
1635 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, ADDR) \
1636 do { \
1637 if (legitimate_address_p ((MODE), (X), 1)) \
1638 goto ADDR; \
1639 } while (0)
1641 #else
1642 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, ADDR) \
1643 do { \
1644 if (legitimate_address_p ((MODE), (X), 0)) \
1645 goto ADDR; \
1646 } while (0)
1648 #endif
1650 /* If defined, a C expression to determine the base term of address X.
1651 This macro is used in only one place: `find_base_term' in alias.c.
1653 It is always safe for this macro to not be defined. It exists so
1654 that alias analysis can understand machine-dependent addresses.
1656 The typical use of this macro is to handle addresses containing
1657 a label_ref or symbol_ref within an UNSPEC. */
1659 #define FIND_BASE_TERM(X) ix86_find_base_term (X)
1661 /* Try machine-dependent ways of modifying an illegitimate address
1662 to be legitimate. If we find one, return the new, valid address.
1663 This macro is used in only one place: `memory_address' in explow.c.
1665 OLDX is the address as it was before break_out_memory_refs was called.
1666 In some cases it is useful to look at this to decide what needs to be done.
1668 MODE and WIN are passed so that this macro can use
1669 GO_IF_LEGITIMATE_ADDRESS.
1671 It is always safe for this macro to do nothing. It exists to recognize
1672 opportunities to optimize the output.
1674 For the 80386, we handle X+REG by loading X into a register R and
1675 using R+REG. R will go in a general reg and indexing will be used.
1676 However, if REG is a broken-out memory address or multiplication,
1677 nothing needs to be done because REG can certainly go in a general reg.
1679 When -fpic is used, special handling is needed for symbolic references.
1680 See comments by legitimize_pic_address in i386.c for details. */
1682 #define LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
1683 do { \
1684 (X) = legitimize_address ((X), (OLDX), (MODE)); \
1685 if (memory_address_p ((MODE), (X))) \
1686 goto WIN; \
1687 } while (0)
1689 #define REWRITE_ADDRESS(X) rewrite_address (X)
1691 /* Nonzero if the constant value X is a legitimate general operand
1692 when generating PIC code. It is given that flag_pic is on and
1693 that X satisfies CONSTANT_P or is a CONST_DOUBLE. */
1695 #define LEGITIMATE_PIC_OPERAND_P(X) legitimate_pic_operand_p (X)
1697 #define SYMBOLIC_CONST(X) \
1698 (GET_CODE (X) == SYMBOL_REF \
1699 || GET_CODE (X) == LABEL_REF \
1700 || (GET_CODE (X) == CONST && symbolic_reference_mentioned_p (X)))
1702 /* Go to LABEL if ADDR (a legitimate address expression)
1703 has an effect that depends on the machine mode it is used for.
1704 On the 80386, only postdecrement and postincrement address depend thus
1705 (the amount of decrement or increment being the length of the operand). */
1706 #define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR, LABEL) \
1707 do { \
1708 if (GET_CODE (ADDR) == POST_INC \
1709 || GET_CODE (ADDR) == POST_DEC) \
1710 goto LABEL; \
1711 } while (0)
1713 /* Max number of args passed in registers. If this is more than 3, we will
1714 have problems with ebx (register #4), since it is a caller save register and
1715 is also used as the pic register in ELF. So for now, don't allow more than
1716 3 registers to be passed in registers. */
1718 #define REGPARM_MAX (TARGET_64BIT ? 6 : 3)
1720 #define SSE_REGPARM_MAX (TARGET_64BIT ? 8 : (TARGET_SSE ? 3 : 0))
1722 #define MMX_REGPARM_MAX (TARGET_64BIT ? 0 : (TARGET_MMX ? 3 : 0))
1725 /* Specify the machine mode that this machine uses
1726 for the index in the tablejump instruction. */
1727 #define CASE_VECTOR_MODE (!TARGET_64BIT || flag_pic ? SImode : DImode)
1729 /* Define this as 1 if `char' should by default be signed; else as 0. */
1730 #define DEFAULT_SIGNED_CHAR 1
1732 /* Number of bytes moved into a data cache for a single prefetch operation. */
1733 #define PREFETCH_BLOCK ix86_cost->prefetch_block
1735 /* Number of prefetch operations that can be done in parallel. */
1736 #define SIMULTANEOUS_PREFETCHES ix86_cost->simultaneous_prefetches
1738 /* Max number of bytes we can move from memory to memory
1739 in one reasonably fast instruction. */
1740 #define MOVE_MAX 16
1742 /* MOVE_MAX_PIECES is the number of bytes at a time which we can
1743 move efficiently, as opposed to MOVE_MAX which is the maximum
1744 number of bytes we can move with a single instruction. */
1745 #define MOVE_MAX_PIECES (TARGET_64BIT ? 8 : 4)
1747 /* If a memory-to-memory move would take MOVE_RATIO or more simple
1748 move-instruction pairs, we will do a movmem or libcall instead.
1749 Increasing the value will always make code faster, but eventually
1750 incurs high cost in increased code size.
1752 If you don't define this, a reasonable default is used. */
1754 #define MOVE_RATIO (optimize_size ? 3 : ix86_cost->move_ratio)
1756 /* If a clear memory operation would take CLEAR_RATIO or more simple
1757 move-instruction sequences, we will do a clrmem or libcall instead. */
1759 #define CLEAR_RATIO (optimize_size ? 2 \
1760 : ix86_cost->move_ratio > 6 ? 6 : ix86_cost->move_ratio)
1762 /* Define if shifts truncate the shift count
1763 which implies one can omit a sign-extension or zero-extension
1764 of a shift count. */
1765 /* On i386, shifts do truncate the count. But bit opcodes don't. */
1767 /* #define SHIFT_COUNT_TRUNCATED */
1769 /* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
1770 is done just by pretending it is already truncated. */
1771 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
1773 /* A macro to update M and UNSIGNEDP when an object whose type is
1774 TYPE and which has the specified mode and signedness is to be
1775 stored in a register. This macro is only called when TYPE is a
1776 scalar type.
1778 On i386 it is sometimes useful to promote HImode and QImode
1779 quantities to SImode. The choice depends on target type. */
1781 #define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
1782 do { \
1783 if (((MODE) == HImode && TARGET_PROMOTE_HI_REGS) \
1784 || ((MODE) == QImode && TARGET_PROMOTE_QI_REGS)) \
1785 (MODE) = SImode; \
1786 } while (0)
1788 /* Specify the machine mode that pointers have.
1789 After generation of rtl, the compiler makes no further distinction
1790 between pointers and any other objects of this machine mode. */
1791 #define Pmode (TARGET_64BIT ? DImode : SImode)
1793 /* A function address in a call instruction
1794 is a byte address (for indexing purposes)
1795 so give the MEM rtx a byte's mode. */
1796 #define FUNCTION_MODE QImode
1798 /* A C expression for the cost of moving data from a register in class FROM to
1799 one in class TO. The classes are expressed using the enumeration values
1800 such as `GENERAL_REGS'. A value of 2 is the default; other values are
1801 interpreted relative to that.
1803 It is not required that the cost always equal 2 when FROM is the same as TO;
1804 on some machines it is expensive to move between registers if they are not
1805 general registers. */
1807 #define REGISTER_MOVE_COST(MODE, CLASS1, CLASS2) \
1808 ix86_register_move_cost ((MODE), (CLASS1), (CLASS2))
1810 /* A C expression for the cost of moving data of mode M between a
1811 register and memory. A value of 2 is the default; this cost is
1812 relative to those in `REGISTER_MOVE_COST'.
1814 If moving between registers and memory is more expensive than
1815 between two registers, you should define this macro to express the
1816 relative cost. */
1818 #define MEMORY_MOVE_COST(MODE, CLASS, IN) \
1819 ix86_memory_move_cost ((MODE), (CLASS), (IN))
1821 /* A C expression for the cost of a branch instruction. A value of 1
1822 is the default; other values are interpreted relative to that. */
1824 #define BRANCH_COST ix86_branch_cost
1826 /* Define this macro as a C expression which is nonzero if accessing
1827 less than a word of memory (i.e. a `char' or a `short') is no
1828 faster than accessing a word of memory, i.e., if such access
1829 require more than one instruction or if there is no difference in
1830 cost between byte and (aligned) word loads.
1832 When this macro is not defined, the compiler will access a field by
1833 finding the smallest containing object; when it is defined, a
1834 fullword load will be used if alignment permits. Unless bytes
1835 accesses are faster than word accesses, using word accesses is
1836 preferable since it may eliminate subsequent memory access if
1837 subsequent accesses occur to other fields in the same word of the
1838 structure, but to different bytes. */
1840 #define SLOW_BYTE_ACCESS 0
1842 /* Nonzero if access to memory by shorts is slow and undesirable. */
1843 #define SLOW_SHORT_ACCESS 0
1845 /* Define this macro to be the value 1 if unaligned accesses have a
1846 cost many times greater than aligned accesses, for example if they
1847 are emulated in a trap handler.
1849 When this macro is nonzero, the compiler will act as if
1850 `STRICT_ALIGNMENT' were nonzero when generating code for block
1851 moves. This can cause significantly more instructions to be
1852 produced. Therefore, do not set this macro nonzero if unaligned
1853 accesses only add a cycle or two to the time for a memory access.
1855 If the value of this macro is always zero, it need not be defined. */
1857 /* #define SLOW_UNALIGNED_ACCESS(MODE, ALIGN) 0 */
1859 /* Define this macro if it is as good or better to call a constant
1860 function address than to call an address kept in a register.
1862 Desirable on the 386 because a CALL with a constant address is
1863 faster than one with a register address. */
1865 #define NO_FUNCTION_CSE
1867 /* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
1868 return the mode to be used for the comparison.
1870 For floating-point equality comparisons, CCFPEQmode should be used.
1871 VOIDmode should be used in all other cases.
1873 For integer comparisons against zero, reduce to CCNOmode or CCZmode if
1874 possible, to allow for more combinations. */
1876 #define SELECT_CC_MODE(OP, X, Y) ix86_cc_mode ((OP), (X), (Y))
1878 /* Return nonzero if MODE implies a floating point inequality can be
1879 reversed. */
1881 #define REVERSIBLE_CC_MODE(MODE) 1
1883 /* A C expression whose value is reversed condition code of the CODE for
1884 comparison done in CC_MODE mode. */
1885 #define REVERSE_CONDITION(CODE, MODE) ix86_reverse_condition ((CODE), (MODE))
1888 /* Control the assembler format that we output, to the extent
1889 this does not vary between assemblers. */
1891 /* How to refer to registers in assembler output.
1892 This sequence is indexed by compiler's hard-register-number (see above). */
1894 /* In order to refer to the first 8 regs as 32 bit regs, prefix an "e".
1895 For non floating point regs, the following are the HImode names.
1897 For float regs, the stack top is sometimes referred to as "%st(0)"
1898 instead of just "%st". PRINT_OPERAND handles this with the "y" code. */
1900 #define HI_REGISTER_NAMES \
1901 {"ax","dx","cx","bx","si","di","bp","sp", \
1902 "st","st(1)","st(2)","st(3)","st(4)","st(5)","st(6)","st(7)", \
1903 "argp", "flags", "fpsr", "dirflag", "frame", \
1904 "xmm0","xmm1","xmm2","xmm3","xmm4","xmm5","xmm6","xmm7", \
1905 "mm0", "mm1", "mm2", "mm3", "mm4", "mm5", "mm6", "mm7" , \
1906 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", \
1907 "xmm8", "xmm9", "xmm10", "xmm11", "xmm12", "xmm13", "xmm14", "xmm15"}
1909 #define REGISTER_NAMES HI_REGISTER_NAMES
1911 /* Table of additional register names to use in user input. */
1913 #define ADDITIONAL_REGISTER_NAMES \
1914 { { "eax", 0 }, { "edx", 1 }, { "ecx", 2 }, { "ebx", 3 }, \
1915 { "esi", 4 }, { "edi", 5 }, { "ebp", 6 }, { "esp", 7 }, \
1916 { "rax", 0 }, { "rdx", 1 }, { "rcx", 2 }, { "rbx", 3 }, \
1917 { "rsi", 4 }, { "rdi", 5 }, { "rbp", 6 }, { "rsp", 7 }, \
1918 { "al", 0 }, { "dl", 1 }, { "cl", 2 }, { "bl", 3 }, \
1919 { "ah", 0 }, { "dh", 1 }, { "ch", 2 }, { "bh", 3 } }
1921 /* Note we are omitting these since currently I don't know how
1922 to get gcc to use these, since they want the same but different
1923 number as al, and ax.
1926 #define QI_REGISTER_NAMES \
1927 {"al", "dl", "cl", "bl", "sil", "dil", "bpl", "spl",}
1929 /* These parallel the array above, and can be used to access bits 8:15
1930 of regs 0 through 3. */
1932 #define QI_HIGH_REGISTER_NAMES \
1933 {"ah", "dh", "ch", "bh", }
1935 /* How to renumber registers for dbx and gdb. */
1937 #define DBX_REGISTER_NUMBER(N) \
1938 (TARGET_64BIT ? dbx64_register_map[(N)] : dbx_register_map[(N)])
1940 extern int const dbx_register_map[FIRST_PSEUDO_REGISTER];
1941 extern int const dbx64_register_map[FIRST_PSEUDO_REGISTER];
1942 extern int const svr4_dbx_register_map[FIRST_PSEUDO_REGISTER];
1944 /* Before the prologue, RA is at 0(%esp). */
1945 #define INCOMING_RETURN_ADDR_RTX \
1946 gen_rtx_MEM (VOIDmode, gen_rtx_REG (VOIDmode, STACK_POINTER_REGNUM))
1948 /* After the prologue, RA is at -4(AP) in the current frame. */
1949 #define RETURN_ADDR_RTX(COUNT, FRAME) \
1950 ((COUNT) == 0 \
1951 ? gen_rtx_MEM (Pmode, plus_constant (arg_pointer_rtx, -UNITS_PER_WORD)) \
1952 : gen_rtx_MEM (Pmode, plus_constant (FRAME, UNITS_PER_WORD)))
1954 /* PC is dbx register 8; let's use that column for RA. */
1955 #define DWARF_FRAME_RETURN_COLUMN (TARGET_64BIT ? 16 : 8)
1957 /* Before the prologue, the top of the frame is at 4(%esp). */
1958 #define INCOMING_FRAME_SP_OFFSET UNITS_PER_WORD
1960 /* Describe how we implement __builtin_eh_return. */
1961 #define EH_RETURN_DATA_REGNO(N) ((N) < 2 ? (N) : INVALID_REGNUM)
1962 #define EH_RETURN_STACKADJ_RTX gen_rtx_REG (Pmode, 2)
1965 /* Select a format to encode pointers in exception handling data. CODE
1966 is 0 for data, 1 for code labels, 2 for function pointers. GLOBAL is
1967 true if the symbol may be affected by dynamic relocations.
1969 ??? All x86 object file formats are capable of representing this.
1970 After all, the relocation needed is the same as for the call insn.
1971 Whether or not a particular assembler allows us to enter such, I
1972 guess we'll have to see. */
1973 #define ASM_PREFERRED_EH_DATA_FORMAT(CODE, GLOBAL) \
1974 asm_preferred_eh_data_format ((CODE), (GLOBAL))
1976 /* This is how to output an insn to push a register on the stack.
1977 It need not be very fast code. */
1979 #define ASM_OUTPUT_REG_PUSH(FILE, REGNO) \
1980 do { \
1981 if (TARGET_64BIT) \
1982 asm_fprintf ((FILE), "\tpush{q}\t%%r%s\n", \
1983 reg_names[(REGNO)] + (REX_INT_REGNO_P (REGNO) != 0)); \
1984 else \
1985 asm_fprintf ((FILE), "\tpush{l}\t%%e%s\n", reg_names[(REGNO)]); \
1986 } while (0)
1988 /* This is how to output an insn to pop a register from the stack.
1989 It need not be very fast code. */
1991 #define ASM_OUTPUT_REG_POP(FILE, REGNO) \
1992 do { \
1993 if (TARGET_64BIT) \
1994 asm_fprintf ((FILE), "\tpop{q}\t%%r%s\n", \
1995 reg_names[(REGNO)] + (REX_INT_REGNO_P (REGNO) != 0)); \
1996 else \
1997 asm_fprintf ((FILE), "\tpop{l}\t%%e%s\n", reg_names[(REGNO)]); \
1998 } while (0)
2000 /* This is how to output an element of a case-vector that is absolute. */
2002 #define ASM_OUTPUT_ADDR_VEC_ELT(FILE, VALUE) \
2003 ix86_output_addr_vec_elt ((FILE), (VALUE))
2005 /* This is how to output an element of a case-vector that is relative. */
2007 #define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, BODY, VALUE, REL) \
2008 ix86_output_addr_diff_elt ((FILE), (VALUE), (REL))
2010 /* Under some conditions we need jump tables in the text section, because
2011 the assembler cannot handle label differences between sections. */
2013 #define JUMP_TABLES_IN_TEXT_SECTION \
2014 (!TARGET_64BIT && flag_pic && !HAVE_AS_GOTOFF_IN_DATA)
2016 /* Switch to init or fini section via SECTION_OP, emit a call to FUNC,
2017 and switch back. For x86 we do this only to save a few bytes that
2018 would otherwise be unused in the text section. */
2019 #define CRT_CALL_STATIC_FUNCTION(SECTION_OP, FUNC) \
2020 asm (SECTION_OP "\n\t" \
2021 "call " USER_LABEL_PREFIX #FUNC "\n" \
2022 TEXT_SECTION_ASM_OP);
2024 /* Print operand X (an rtx) in assembler syntax to file FILE.
2025 CODE is a letter or dot (`z' in `%z0') or 0 if no letter was specified.
2026 Effect of various CODE letters is described in i386.c near
2027 print_operand function. */
2029 #define PRINT_OPERAND_PUNCT_VALID_P(CODE) \
2030 ((CODE) == '*' || (CODE) == '+' || (CODE) == '&')
2032 #define PRINT_OPERAND(FILE, X, CODE) \
2033 print_operand ((FILE), (X), (CODE))
2035 #define PRINT_OPERAND_ADDRESS(FILE, ADDR) \
2036 print_operand_address ((FILE), (ADDR))
2038 #define OUTPUT_ADDR_CONST_EXTRA(FILE, X, FAIL) \
2039 do { \
2040 if (! output_addr_const_extra (FILE, (X))) \
2041 goto FAIL; \
2042 } while (0);
2044 /* a letter which is not needed by the normal asm syntax, which
2045 we can use for operand syntax in the extended asm */
2047 #define ASM_OPERAND_LETTER '#'
2048 #define RET return ""
2049 #define AT_SP(MODE) (gen_rtx_MEM ((MODE), stack_pointer_rtx))
2051 /* Which processor to schedule for. The cpu attribute defines a list that
2052 mirrors this list, so changes to i386.md must be made at the same time. */
2054 enum processor_type
2056 PROCESSOR_I386, /* 80386 */
2057 PROCESSOR_I486, /* 80486DX, 80486SX, 80486DX[24] */
2058 PROCESSOR_PENTIUM,
2059 PROCESSOR_PENTIUMPRO,
2060 PROCESSOR_K6,
2061 PROCESSOR_ATHLON,
2062 PROCESSOR_PENTIUM4,
2063 PROCESSOR_K8,
2064 PROCESSOR_NOCONA,
2065 PROCESSOR_GENERIC32,
2066 PROCESSOR_GENERIC64,
2067 PROCESSOR_max
2070 extern enum processor_type ix86_tune;
2071 extern enum processor_type ix86_arch;
2073 enum fpmath_unit
2075 FPMATH_387 = 1,
2076 FPMATH_SSE = 2
2079 extern enum fpmath_unit ix86_fpmath;
2081 enum tls_dialect
2083 TLS_DIALECT_GNU,
2084 TLS_DIALECT_GNU2,
2085 TLS_DIALECT_SUN
2088 extern enum tls_dialect ix86_tls_dialect;
2090 enum cmodel {
2091 CM_32, /* The traditional 32-bit ABI. */
2092 CM_SMALL, /* Assumes all code and data fits in the low 31 bits. */
2093 CM_KERNEL, /* Assumes all code and data fits in the high 31 bits. */
2094 CM_MEDIUM, /* Assumes code fits in the low 31 bits; data unlimited. */
2095 CM_LARGE, /* No assumptions. */
2096 CM_SMALL_PIC, /* Assumes code+data+got/plt fits in a 31 bit region. */
2097 CM_MEDIUM_PIC /* Assumes code+got/plt fits in a 31 bit region. */
2100 extern enum cmodel ix86_cmodel;
2102 /* Size of the RED_ZONE area. */
2103 #define RED_ZONE_SIZE 128
2104 /* Reserved area of the red zone for temporaries. */
2105 #define RED_ZONE_RESERVE 8
2107 enum asm_dialect {
2108 ASM_ATT,
2109 ASM_INTEL
2112 extern enum asm_dialect ix86_asm_dialect;
2113 extern unsigned int ix86_preferred_stack_boundary;
2114 extern int ix86_branch_cost, ix86_section_threshold;
2116 /* Smallest class containing REGNO. */
2117 extern enum reg_class const regclass_map[FIRST_PSEUDO_REGISTER];
2119 extern rtx ix86_compare_op0; /* operand 0 for comparisons */
2120 extern rtx ix86_compare_op1; /* operand 1 for comparisons */
2121 extern rtx ix86_compare_emitted;
2123 /* To properly truncate FP values into integers, we need to set i387 control
2124 word. We can't emit proper mode switching code before reload, as spills
2125 generated by reload may truncate values incorrectly, but we still can avoid
2126 redundant computation of new control word by the mode switching pass.
2127 The fldcw instructions are still emitted redundantly, but this is probably
2128 not going to be noticeable problem, as most CPUs do have fast path for
2129 the sequence.
2131 The machinery is to emit simple truncation instructions and split them
2132 before reload to instructions having USEs of two memory locations that
2133 are filled by this code to old and new control word.
2135 Post-reload pass may be later used to eliminate the redundant fildcw if
2136 needed. */
2138 enum ix86_entity
2140 I387_TRUNC = 0,
2141 I387_FLOOR,
2142 I387_CEIL,
2143 I387_MASK_PM,
2144 MAX_386_ENTITIES
2147 enum ix86_stack_slot
2149 SLOT_TEMP = 0,
2150 SLOT_CW_STORED,
2151 SLOT_CW_TRUNC,
2152 SLOT_CW_FLOOR,
2153 SLOT_CW_CEIL,
2154 SLOT_CW_MASK_PM,
2155 MAX_386_STACK_LOCALS
2158 /* Define this macro if the port needs extra instructions inserted
2159 for mode switching in an optimizing compilation. */
2161 #define OPTIMIZE_MODE_SWITCHING(ENTITY) \
2162 ix86_optimize_mode_switching[(ENTITY)]
2164 /* If you define `OPTIMIZE_MODE_SWITCHING', you have to define this as
2165 initializer for an array of integers. Each initializer element N
2166 refers to an entity that needs mode switching, and specifies the
2167 number of different modes that might need to be set for this
2168 entity. The position of the initializer in the initializer -
2169 starting counting at zero - determines the integer that is used to
2170 refer to the mode-switched entity in question. */
2172 #define NUM_MODES_FOR_MODE_SWITCHING \
2173 { I387_CW_ANY, I387_CW_ANY, I387_CW_ANY, I387_CW_ANY }
2175 /* ENTITY is an integer specifying a mode-switched entity. If
2176 `OPTIMIZE_MODE_SWITCHING' is defined, you must define this macro to
2177 return an integer value not larger than the corresponding element
2178 in `NUM_MODES_FOR_MODE_SWITCHING', to denote the mode that ENTITY
2179 must be switched into prior to the execution of INSN. */
2181 #define MODE_NEEDED(ENTITY, I) ix86_mode_needed ((ENTITY), (I))
2183 /* This macro specifies the order in which modes for ENTITY are
2184 processed. 0 is the highest priority. */
2186 #define MODE_PRIORITY_TO_MODE(ENTITY, N) (N)
2188 /* Generate one or more insns to set ENTITY to MODE. HARD_REG_LIVE
2189 is the set of hard registers live at the point where the insn(s)
2190 are to be inserted. */
2192 #define EMIT_MODE_SET(ENTITY, MODE, HARD_REGS_LIVE) \
2193 ((MODE) != I387_CW_ANY && (MODE) != I387_CW_UNINITIALIZED \
2194 ? emit_i387_cw_initialization (MODE), 0 \
2195 : 0)
2198 /* Avoid renaming of stack registers, as doing so in combination with
2199 scheduling just increases amount of live registers at time and in
2200 the turn amount of fxch instructions needed.
2202 ??? Maybe Pentium chips benefits from renaming, someone can try.... */
2204 #define HARD_REGNO_RENAME_OK(SRC, TARGET) \
2205 ((SRC) < FIRST_STACK_REG || (SRC) > LAST_STACK_REG)
2208 #define DLL_IMPORT_EXPORT_PREFIX '#'
2210 #define FASTCALL_PREFIX '@'
2212 struct machine_function GTY(())
2214 struct stack_local_entry *stack_locals;
2215 const char *some_ld_name;
2216 rtx force_align_arg_pointer;
2217 int save_varrargs_registers;
2218 int accesses_prev_frame;
2219 int optimize_mode_switching[MAX_386_ENTITIES];
2220 /* Set by ix86_compute_frame_layout and used by prologue/epilogue expander to
2221 determine the style used. */
2222 int use_fast_prologue_epilogue;
2223 /* Number of saved registers USE_FAST_PROLOGUE_EPILOGUE has been computed
2224 for. */
2225 int use_fast_prologue_epilogue_nregs;
2226 /* If true, the current function needs the default PIC register, not
2227 an alternate register (on x86) and must not use the red zone (on
2228 x86_64), even if it's a leaf function. We don't want the
2229 function to be regarded as non-leaf because TLS calls need not
2230 affect register allocation. This flag is set when a TLS call
2231 instruction is expanded within a function, and never reset, even
2232 if all such instructions are optimized away. Use the
2233 ix86_current_function_calls_tls_descriptor macro for a better
2234 approximation. */
2235 int tls_descriptor_call_expanded_p;
2238 #define ix86_stack_locals (cfun->machine->stack_locals)
2239 #define ix86_save_varrargs_registers (cfun->machine->save_varrargs_registers)
2240 #define ix86_optimize_mode_switching (cfun->machine->optimize_mode_switching)
2241 #define ix86_tls_descriptor_calls_expanded_in_cfun \
2242 (cfun->machine->tls_descriptor_call_expanded_p)
2243 /* Since tls_descriptor_call_expanded is not cleared, even if all TLS
2244 calls are optimized away, we try to detect cases in which it was
2245 optimized away. Since such instructions (use (reg REG_SP)), we can
2246 verify whether there's any such instruction live by testing that
2247 REG_SP is live. */
2248 #define ix86_current_function_calls_tls_descriptor \
2249 (ix86_tls_descriptor_calls_expanded_in_cfun && regs_ever_live[SP_REG])
2251 /* Control behavior of x86_file_start. */
2252 #define X86_FILE_START_VERSION_DIRECTIVE false
2253 #define X86_FILE_START_FLTUSED false
2255 /* Flag to mark data that is in the large address area. */
2256 #define SYMBOL_FLAG_FAR_ADDR (SYMBOL_FLAG_MACH_DEP << 0)
2257 #define SYMBOL_REF_FAR_ADDR_P(X) \
2258 ((SYMBOL_REF_FLAGS (X) & SYMBOL_FLAG_FAR_ADDR) != 0)
2260 Local variables:
2261 version-control: t
2262 End: