1 /* Analyze RTL for GNU compiler.
2 Copyright (C) 1987-2014 Free Software Foundation, Inc.
4 This file is part of GCC.
6 GCC is free software; you can redistribute it and/or modify it under
7 the terms of the GNU General Public License as published by the Free
8 Software Foundation; either version 3, or (at your option) any later
11 GCC is distributed in the hope that it will be useful, but WITHOUT ANY
12 WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 You should have received a copy of the GNU General Public License
17 along with GCC; see the file COPYING3. If not see
18 <http://www.gnu.org/licenses/>. */
23 #include "coretypes.h"
25 #include "diagnostic-core.h"
26 #include "hard-reg-set.h"
28 #include "insn-config.h"
42 #include "basic-block.h"
45 #include "emit-rtl.h" /* FIXME: Can go away once crtl is moved to rtl.h. */
46 #include "addresses.h"
49 /* Forward declarations */
50 static void set_of_1 (rtx
, const_rtx
, void *);
51 static bool covers_regno_p (const_rtx
, unsigned int);
52 static bool covers_regno_no_parallel_p (const_rtx
, unsigned int);
53 static int computed_jump_p_1 (const_rtx
);
54 static void parms_set (rtx
, const_rtx
, void *);
56 static unsigned HOST_WIDE_INT
cached_nonzero_bits (const_rtx
, machine_mode
,
57 const_rtx
, machine_mode
,
58 unsigned HOST_WIDE_INT
);
59 static unsigned HOST_WIDE_INT
nonzero_bits1 (const_rtx
, machine_mode
,
60 const_rtx
, machine_mode
,
61 unsigned HOST_WIDE_INT
);
62 static unsigned int cached_num_sign_bit_copies (const_rtx
, machine_mode
, const_rtx
,
65 static unsigned int num_sign_bit_copies1 (const_rtx
, machine_mode
, const_rtx
,
66 machine_mode
, unsigned int);
68 /* Offset of the first 'e', 'E' or 'V' operand for each rtx code, or
69 -1 if a code has no such operand. */
70 static int non_rtx_starting_operands
[NUM_RTX_CODE
];
72 rtx_subrtx_bound_info rtx_all_subrtx_bounds
[NUM_RTX_CODE
];
73 rtx_subrtx_bound_info rtx_nonconst_subrtx_bounds
[NUM_RTX_CODE
];
75 /* Truncation narrows the mode from SOURCE mode to DESTINATION mode.
76 If TARGET_MODE_REP_EXTENDED (DESTINATION, DESTINATION_REP) is
77 SIGN_EXTEND then while narrowing we also have to enforce the
78 representation and sign-extend the value to mode DESTINATION_REP.
80 If the value is already sign-extended to DESTINATION_REP mode we
81 can just switch to DESTINATION mode on it. For each pair of
82 integral modes SOURCE and DESTINATION, when truncating from SOURCE
83 to DESTINATION, NUM_SIGN_BIT_COPIES_IN_REP[SOURCE][DESTINATION]
84 contains the number of high-order bits in SOURCE that have to be
85 copies of the sign-bit so that we can do this mode-switch to
89 num_sign_bit_copies_in_rep
[MAX_MODE_INT
+ 1][MAX_MODE_INT
+ 1];
91 /* Store X into index I of ARRAY. ARRAY is known to have at least I
92 elements. Return the new base of ARRAY. */
95 typename
T::value_type
*
96 generic_subrtx_iterator
<T
>::add_single_to_queue (array_type
&array
,
98 size_t i
, value_type x
)
100 if (base
== array
.stack
)
107 gcc_checking_assert (i
== LOCAL_ELEMS
);
108 vec_safe_grow (array
.heap
, i
+ 1);
109 base
= array
.heap
->address ();
110 memcpy (base
, array
.stack
, sizeof (array
.stack
));
111 base
[LOCAL_ELEMS
] = x
;
114 unsigned int length
= array
.heap
->length ();
117 gcc_checking_assert (base
== array
.heap
->address ());
123 gcc_checking_assert (i
== length
);
124 vec_safe_push (array
.heap
, x
);
125 return array
.heap
->address ();
129 /* Add the subrtxes of X to worklist ARRAY, starting at END. Return the
130 number of elements added to the worklist. */
132 template <typename T
>
134 generic_subrtx_iterator
<T
>::add_subrtxes_to_queue (array_type
&array
,
136 size_t end
, rtx_type x
)
138 enum rtx_code code
= GET_CODE (x
);
139 const char *format
= GET_RTX_FORMAT (code
);
140 size_t orig_end
= end
;
141 if (__builtin_expect (INSN_P (x
), false))
143 /* Put the pattern at the top of the queue, since that's what
144 we're likely to want most. It also allows for the SEQUENCE
146 for (int i
= GET_RTX_LENGTH (GET_CODE (x
)) - 1; i
>= 0; --i
)
147 if (format
[i
] == 'e')
149 value_type subx
= T::get_value (x
->u
.fld
[i
].rt_rtx
);
150 if (__builtin_expect (end
< LOCAL_ELEMS
, true))
153 base
= add_single_to_queue (array
, base
, end
++, subx
);
157 for (int i
= 0; format
[i
]; ++i
)
158 if (format
[i
] == 'e')
160 value_type subx
= T::get_value (x
->u
.fld
[i
].rt_rtx
);
161 if (__builtin_expect (end
< LOCAL_ELEMS
, true))
164 base
= add_single_to_queue (array
, base
, end
++, subx
);
166 else if (format
[i
] == 'E')
168 unsigned int length
= GET_NUM_ELEM (x
->u
.fld
[i
].rt_rtvec
);
169 rtx
*vec
= x
->u
.fld
[i
].rt_rtvec
->elem
;
170 if (__builtin_expect (end
+ length
<= LOCAL_ELEMS
, true))
171 for (unsigned int j
= 0; j
< length
; j
++)
172 base
[end
++] = T::get_value (vec
[j
]);
174 for (unsigned int j
= 0; j
< length
; j
++)
175 base
= add_single_to_queue (array
, base
, end
++,
176 T::get_value (vec
[j
]));
177 if (code
== SEQUENCE
&& end
== length
)
178 /* If the subrtxes of the sequence fill the entire array then
179 we know that no other parts of a containing insn are queued.
180 The caller is therefore iterating over the sequence as a
181 PATTERN (...), so we also want the patterns of the
183 for (unsigned int j
= 0; j
< length
; j
++)
185 typename
T::rtx_type x
= T::get_rtx (base
[j
]);
187 base
[j
] = T::get_value (PATTERN (x
));
190 return end
- orig_end
;
193 template <typename T
>
195 generic_subrtx_iterator
<T
>::free_array (array_type
&array
)
197 vec_free (array
.heap
);
200 template <typename T
>
201 const size_t generic_subrtx_iterator
<T
>::LOCAL_ELEMS
;
203 template class generic_subrtx_iterator
<const_rtx_accessor
>;
204 template class generic_subrtx_iterator
<rtx_var_accessor
>;
205 template class generic_subrtx_iterator
<rtx_ptr_accessor
>;
207 /* Return 1 if the value of X is unstable
208 (would be different at a different point in the program).
209 The frame pointer, arg pointer, etc. are considered stable
210 (within one function) and so is anything marked `unchanging'. */
213 rtx_unstable_p (const_rtx x
)
215 const RTX_CODE code
= GET_CODE (x
);
222 return !MEM_READONLY_P (x
) || rtx_unstable_p (XEXP (x
, 0));
231 /* As in rtx_varies_p, we have to use the actual rtx, not reg number. */
232 if (x
== frame_pointer_rtx
|| x
== hard_frame_pointer_rtx
233 /* The arg pointer varies if it is not a fixed register. */
234 || (x
== arg_pointer_rtx
&& fixed_regs
[ARG_POINTER_REGNUM
]))
236 /* ??? When call-clobbered, the value is stable modulo the restore
237 that must happen after a call. This currently screws up local-alloc
238 into believing that the restore is not needed. */
239 if (!PIC_OFFSET_TABLE_REG_CALL_CLOBBERED
&& x
== pic_offset_table_rtx
)
244 if (MEM_VOLATILE_P (x
))
253 fmt
= GET_RTX_FORMAT (code
);
254 for (i
= GET_RTX_LENGTH (code
) - 1; i
>= 0; i
--)
257 if (rtx_unstable_p (XEXP (x
, i
)))
260 else if (fmt
[i
] == 'E')
263 for (j
= 0; j
< XVECLEN (x
, i
); j
++)
264 if (rtx_unstable_p (XVECEXP (x
, i
, j
)))
271 /* Return 1 if X has a value that can vary even between two
272 executions of the program. 0 means X can be compared reliably
273 against certain constants or near-constants.
274 FOR_ALIAS is nonzero if we are called from alias analysis; if it is
275 zero, we are slightly more conservative.
276 The frame pointer and the arg pointer are considered constant. */
279 rtx_varies_p (const_rtx x
, bool for_alias
)
292 return !MEM_READONLY_P (x
) || rtx_varies_p (XEXP (x
, 0), for_alias
);
301 /* Note that we have to test for the actual rtx used for the frame
302 and arg pointers and not just the register number in case we have
303 eliminated the frame and/or arg pointer and are using it
305 if (x
== frame_pointer_rtx
|| x
== hard_frame_pointer_rtx
306 /* The arg pointer varies if it is not a fixed register. */
307 || (x
== arg_pointer_rtx
&& fixed_regs
[ARG_POINTER_REGNUM
]))
309 if (x
== pic_offset_table_rtx
310 /* ??? When call-clobbered, the value is stable modulo the restore
311 that must happen after a call. This currently screws up
312 local-alloc into believing that the restore is not needed, so we
313 must return 0 only if we are called from alias analysis. */
314 && (!PIC_OFFSET_TABLE_REG_CALL_CLOBBERED
|| for_alias
))
319 /* The operand 0 of a LO_SUM is considered constant
320 (in fact it is related specifically to operand 1)
321 during alias analysis. */
322 return (! for_alias
&& rtx_varies_p (XEXP (x
, 0), for_alias
))
323 || rtx_varies_p (XEXP (x
, 1), for_alias
);
326 if (MEM_VOLATILE_P (x
))
335 fmt
= GET_RTX_FORMAT (code
);
336 for (i
= GET_RTX_LENGTH (code
) - 1; i
>= 0; i
--)
339 if (rtx_varies_p (XEXP (x
, i
), for_alias
))
342 else if (fmt
[i
] == 'E')
345 for (j
= 0; j
< XVECLEN (x
, i
); j
++)
346 if (rtx_varies_p (XVECEXP (x
, i
, j
), for_alias
))
353 /* Return nonzero if the use of X+OFFSET as an address in a MEM with SIZE
354 bytes can cause a trap. MODE is the mode of the MEM (not that of X) and
355 UNALIGNED_MEMS controls whether nonzero is returned for unaligned memory
356 references on strict alignment machines. */
359 rtx_addr_can_trap_p_1 (const_rtx x
, HOST_WIDE_INT offset
, HOST_WIDE_INT size
,
360 machine_mode mode
, bool unaligned_mems
)
362 enum rtx_code code
= GET_CODE (x
);
364 /* The offset must be a multiple of the mode size if we are considering
365 unaligned memory references on strict alignment machines. */
366 if (STRICT_ALIGNMENT
&& unaligned_mems
&& GET_MODE_SIZE (mode
) != 0)
368 HOST_WIDE_INT actual_offset
= offset
;
370 #ifdef SPARC_STACK_BOUNDARY_HACK
371 /* ??? The SPARC port may claim a STACK_BOUNDARY higher than
372 the real alignment of %sp. However, when it does this, the
373 alignment of %sp+STACK_POINTER_OFFSET is STACK_BOUNDARY. */
374 if (SPARC_STACK_BOUNDARY_HACK
375 && (x
== stack_pointer_rtx
|| x
== hard_frame_pointer_rtx
))
376 actual_offset
-= STACK_POINTER_OFFSET
;
379 if (actual_offset
% GET_MODE_SIZE (mode
) != 0)
386 if (SYMBOL_REF_WEAK (x
))
388 if (!CONSTANT_POOL_ADDRESS_P (x
))
391 HOST_WIDE_INT decl_size
;
396 size
= GET_MODE_SIZE (mode
);
400 /* If the size of the access or of the symbol is unknown,
402 decl
= SYMBOL_REF_DECL (x
);
404 /* Else check that the access is in bounds. TODO: restructure
405 expr_size/tree_expr_size/int_expr_size and just use the latter. */
408 else if (DECL_P (decl
) && DECL_SIZE_UNIT (decl
))
409 decl_size
= (tree_fits_shwi_p (DECL_SIZE_UNIT (decl
))
410 ? tree_to_shwi (DECL_SIZE_UNIT (decl
))
412 else if (TREE_CODE (decl
) == STRING_CST
)
413 decl_size
= TREE_STRING_LENGTH (decl
);
414 else if (TYPE_SIZE_UNIT (TREE_TYPE (decl
)))
415 decl_size
= int_size_in_bytes (TREE_TYPE (decl
));
419 return (decl_size
<= 0 ? offset
!= 0 : offset
+ size
> decl_size
);
428 /* Stack references are assumed not to trap, but we need to deal with
429 nonsensical offsets. */
430 if (x
== frame_pointer_rtx
)
432 HOST_WIDE_INT adj_offset
= offset
- STARTING_FRAME_OFFSET
;
434 size
= GET_MODE_SIZE (mode
);
435 if (FRAME_GROWS_DOWNWARD
)
437 if (adj_offset
< frame_offset
|| adj_offset
+ size
- 1 >= 0)
442 if (adj_offset
< 0 || adj_offset
+ size
- 1 >= frame_offset
)
447 /* ??? Need to add a similar guard for nonsensical offsets. */
448 if (x
== hard_frame_pointer_rtx
449 || x
== stack_pointer_rtx
450 /* The arg pointer varies if it is not a fixed register. */
451 || (x
== arg_pointer_rtx
&& fixed_regs
[ARG_POINTER_REGNUM
]))
453 /* All of the virtual frame registers are stack references. */
454 if (REGNO (x
) >= FIRST_VIRTUAL_REGISTER
455 && REGNO (x
) <= LAST_VIRTUAL_REGISTER
)
460 return rtx_addr_can_trap_p_1 (XEXP (x
, 0), offset
, size
,
461 mode
, unaligned_mems
);
464 /* An address is assumed not to trap if:
465 - it is the pic register plus a constant. */
466 if (XEXP (x
, 0) == pic_offset_table_rtx
&& CONSTANT_P (XEXP (x
, 1)))
469 /* - or it is an address that can't trap plus a constant integer. */
470 if (CONST_INT_P (XEXP (x
, 1))
471 && !rtx_addr_can_trap_p_1 (XEXP (x
, 0), offset
+ INTVAL (XEXP (x
, 1)),
472 size
, mode
, unaligned_mems
))
479 return rtx_addr_can_trap_p_1 (XEXP (x
, 1), offset
, size
,
480 mode
, unaligned_mems
);
487 return rtx_addr_can_trap_p_1 (XEXP (x
, 0), offset
, size
,
488 mode
, unaligned_mems
);
494 /* If it isn't one of the case above, it can cause a trap. */
498 /* Return nonzero if the use of X as an address in a MEM can cause a trap. */
501 rtx_addr_can_trap_p (const_rtx x
)
503 return rtx_addr_can_trap_p_1 (x
, 0, 0, VOIDmode
, false);
506 /* Return true if X is an address that is known to not be zero. */
509 nonzero_address_p (const_rtx x
)
511 const enum rtx_code code
= GET_CODE (x
);
516 return !SYMBOL_REF_WEAK (x
);
522 /* As in rtx_varies_p, we have to use the actual rtx, not reg number. */
523 if (x
== frame_pointer_rtx
|| x
== hard_frame_pointer_rtx
524 || x
== stack_pointer_rtx
525 || (x
== arg_pointer_rtx
&& fixed_regs
[ARG_POINTER_REGNUM
]))
527 /* All of the virtual frame registers are stack references. */
528 if (REGNO (x
) >= FIRST_VIRTUAL_REGISTER
529 && REGNO (x
) <= LAST_VIRTUAL_REGISTER
)
534 return nonzero_address_p (XEXP (x
, 0));
537 /* Handle PIC references. */
538 if (XEXP (x
, 0) == pic_offset_table_rtx
539 && CONSTANT_P (XEXP (x
, 1)))
544 /* Similar to the above; allow positive offsets. Further, since
545 auto-inc is only allowed in memories, the register must be a
547 if (CONST_INT_P (XEXP (x
, 1))
548 && INTVAL (XEXP (x
, 1)) > 0)
550 return nonzero_address_p (XEXP (x
, 0));
553 /* Similarly. Further, the offset is always positive. */
560 return nonzero_address_p (XEXP (x
, 0));
563 return nonzero_address_p (XEXP (x
, 1));
569 /* If it isn't one of the case above, might be zero. */
573 /* Return 1 if X refers to a memory location whose address
574 cannot be compared reliably with constant addresses,
575 or if X refers to a BLKmode memory object.
576 FOR_ALIAS is nonzero if we are called from alias analysis; if it is
577 zero, we are slightly more conservative. */
580 rtx_addr_varies_p (const_rtx x
, bool for_alias
)
591 return GET_MODE (x
) == BLKmode
|| rtx_varies_p (XEXP (x
, 0), for_alias
);
593 fmt
= GET_RTX_FORMAT (code
);
594 for (i
= GET_RTX_LENGTH (code
) - 1; i
>= 0; i
--)
597 if (rtx_addr_varies_p (XEXP (x
, i
), for_alias
))
600 else if (fmt
[i
] == 'E')
603 for (j
= 0; j
< XVECLEN (x
, i
); j
++)
604 if (rtx_addr_varies_p (XVECEXP (x
, i
, j
), for_alias
))
610 /* Return the CALL in X if there is one. */
613 get_call_rtx_from (rtx x
)
617 if (GET_CODE (x
) == PARALLEL
)
618 x
= XVECEXP (x
, 0, 0);
619 if (GET_CODE (x
) == SET
)
621 if (GET_CODE (x
) == CALL
&& MEM_P (XEXP (x
, 0)))
626 /* Return the value of the integer term in X, if one is apparent;
628 Only obvious integer terms are detected.
629 This is used in cse.c with the `related_value' field. */
632 get_integer_term (const_rtx x
)
634 if (GET_CODE (x
) == CONST
)
637 if (GET_CODE (x
) == MINUS
638 && CONST_INT_P (XEXP (x
, 1)))
639 return - INTVAL (XEXP (x
, 1));
640 if (GET_CODE (x
) == PLUS
641 && CONST_INT_P (XEXP (x
, 1)))
642 return INTVAL (XEXP (x
, 1));
646 /* If X is a constant, return the value sans apparent integer term;
648 Only obvious integer terms are detected. */
651 get_related_value (const_rtx x
)
653 if (GET_CODE (x
) != CONST
)
656 if (GET_CODE (x
) == PLUS
657 && CONST_INT_P (XEXP (x
, 1)))
659 else if (GET_CODE (x
) == MINUS
660 && CONST_INT_P (XEXP (x
, 1)))
665 /* Return true if SYMBOL is a SYMBOL_REF and OFFSET + SYMBOL points
666 to somewhere in the same object or object_block as SYMBOL. */
669 offset_within_block_p (const_rtx symbol
, HOST_WIDE_INT offset
)
673 if (GET_CODE (symbol
) != SYMBOL_REF
)
681 if (CONSTANT_POOL_ADDRESS_P (symbol
)
682 && offset
< (int) GET_MODE_SIZE (get_pool_mode (symbol
)))
685 decl
= SYMBOL_REF_DECL (symbol
);
686 if (decl
&& offset
< int_size_in_bytes (TREE_TYPE (decl
)))
690 if (SYMBOL_REF_HAS_BLOCK_INFO_P (symbol
)
691 && SYMBOL_REF_BLOCK (symbol
)
692 && SYMBOL_REF_BLOCK_OFFSET (symbol
) >= 0
693 && ((unsigned HOST_WIDE_INT
) offset
+ SYMBOL_REF_BLOCK_OFFSET (symbol
)
694 < (unsigned HOST_WIDE_INT
) SYMBOL_REF_BLOCK (symbol
)->size
))
700 /* Split X into a base and a constant offset, storing them in *BASE_OUT
701 and *OFFSET_OUT respectively. */
704 split_const (rtx x
, rtx
*base_out
, rtx
*offset_out
)
706 if (GET_CODE (x
) == CONST
)
709 if (GET_CODE (x
) == PLUS
&& CONST_INT_P (XEXP (x
, 1)))
711 *base_out
= XEXP (x
, 0);
712 *offset_out
= XEXP (x
, 1);
717 *offset_out
= const0_rtx
;
720 /* Return the number of places FIND appears within X. If COUNT_DEST is
721 zero, we do not count occurrences inside the destination of a SET. */
724 count_occurrences (const_rtx x
, const_rtx find
, int count_dest
)
728 const char *format_ptr
;
747 count
= count_occurrences (XEXP (x
, 0), find
, count_dest
);
749 count
+= count_occurrences (XEXP (x
, 1), find
, count_dest
);
753 if (MEM_P (find
) && rtx_equal_p (x
, find
))
758 if (SET_DEST (x
) == find
&& ! count_dest
)
759 return count_occurrences (SET_SRC (x
), find
, count_dest
);
766 format_ptr
= GET_RTX_FORMAT (code
);
769 for (i
= 0; i
< GET_RTX_LENGTH (code
); i
++)
771 switch (*format_ptr
++)
774 count
+= count_occurrences (XEXP (x
, i
), find
, count_dest
);
778 for (j
= 0; j
< XVECLEN (x
, i
); j
++)
779 count
+= count_occurrences (XVECEXP (x
, i
, j
), find
, count_dest
);
787 /* Return TRUE if OP is a register or subreg of a register that
788 holds an unsigned quantity. Otherwise, return FALSE. */
791 unsigned_reg_p (rtx op
)
795 && TYPE_UNSIGNED (TREE_TYPE (REG_EXPR (op
))))
798 if (GET_CODE (op
) == SUBREG
799 && SUBREG_PROMOTED_SIGN (op
))
806 /* Nonzero if register REG appears somewhere within IN.
807 Also works if REG is not a register; in this case it checks
808 for a subexpression of IN that is Lisp "equal" to REG. */
811 reg_mentioned_p (const_rtx reg
, const_rtx in
)
823 if (GET_CODE (in
) == LABEL_REF
)
824 return reg
== LABEL_REF_LABEL (in
);
826 code
= GET_CODE (in
);
830 /* Compare registers by number. */
832 return REG_P (reg
) && REGNO (in
) == REGNO (reg
);
834 /* These codes have no constituent expressions
842 /* These are kept unique for a given value. */
849 if (GET_CODE (reg
) == code
&& rtx_equal_p (reg
, in
))
852 fmt
= GET_RTX_FORMAT (code
);
854 for (i
= GET_RTX_LENGTH (code
) - 1; i
>= 0; i
--)
859 for (j
= XVECLEN (in
, i
) - 1; j
>= 0; j
--)
860 if (reg_mentioned_p (reg
, XVECEXP (in
, i
, j
)))
863 else if (fmt
[i
] == 'e'
864 && reg_mentioned_p (reg
, XEXP (in
, i
)))
870 /* Return 1 if in between BEG and END, exclusive of BEG and END, there is
871 no CODE_LABEL insn. */
874 no_labels_between_p (const rtx_insn
*beg
, const rtx_insn
*end
)
879 for (p
= NEXT_INSN (beg
); p
!= end
; p
= NEXT_INSN (p
))
885 /* Nonzero if register REG is used in an insn between
886 FROM_INSN and TO_INSN (exclusive of those two). */
889 reg_used_between_p (const_rtx reg
, const rtx_insn
*from_insn
,
890 const rtx_insn
*to_insn
)
894 if (from_insn
== to_insn
)
897 for (insn
= NEXT_INSN (from_insn
); insn
!= to_insn
; insn
= NEXT_INSN (insn
))
898 if (NONDEBUG_INSN_P (insn
)
899 && (reg_overlap_mentioned_p (reg
, PATTERN (insn
))
900 || (CALL_P (insn
) && find_reg_fusage (insn
, USE
, reg
))))
905 /* Nonzero if the old value of X, a register, is referenced in BODY. If X
906 is entirely replaced by a new value and the only use is as a SET_DEST,
907 we do not consider it a reference. */
910 reg_referenced_p (const_rtx x
, const_rtx body
)
914 switch (GET_CODE (body
))
917 if (reg_overlap_mentioned_p (x
, SET_SRC (body
)))
920 /* If the destination is anything other than CC0, PC, a REG or a SUBREG
921 of a REG that occupies all of the REG, the insn references X if
922 it is mentioned in the destination. */
923 if (GET_CODE (SET_DEST (body
)) != CC0
924 && GET_CODE (SET_DEST (body
)) != PC
925 && !REG_P (SET_DEST (body
))
926 && ! (GET_CODE (SET_DEST (body
)) == SUBREG
927 && REG_P (SUBREG_REG (SET_DEST (body
)))
928 && (((GET_MODE_SIZE (GET_MODE (SUBREG_REG (SET_DEST (body
))))
929 + (UNITS_PER_WORD
- 1)) / UNITS_PER_WORD
)
930 == ((GET_MODE_SIZE (GET_MODE (SET_DEST (body
)))
931 + (UNITS_PER_WORD
- 1)) / UNITS_PER_WORD
)))
932 && reg_overlap_mentioned_p (x
, SET_DEST (body
)))
937 for (i
= ASM_OPERANDS_INPUT_LENGTH (body
) - 1; i
>= 0; i
--)
938 if (reg_overlap_mentioned_p (x
, ASM_OPERANDS_INPUT (body
, i
)))
945 return reg_overlap_mentioned_p (x
, body
);
948 return reg_overlap_mentioned_p (x
, TRAP_CONDITION (body
));
951 return reg_overlap_mentioned_p (x
, XEXP (body
, 0));
954 case UNSPEC_VOLATILE
:
955 for (i
= XVECLEN (body
, 0) - 1; i
>= 0; i
--)
956 if (reg_overlap_mentioned_p (x
, XVECEXP (body
, 0, i
)))
961 for (i
= XVECLEN (body
, 0) - 1; i
>= 0; i
--)
962 if (reg_referenced_p (x
, XVECEXP (body
, 0, i
)))
967 if (MEM_P (XEXP (body
, 0)))
968 if (reg_overlap_mentioned_p (x
, XEXP (XEXP (body
, 0), 0)))
973 if (reg_overlap_mentioned_p (x
, COND_EXEC_TEST (body
)))
975 return reg_referenced_p (x
, COND_EXEC_CODE (body
));
982 /* Nonzero if register REG is set or clobbered in an insn between
983 FROM_INSN and TO_INSN (exclusive of those two). */
986 reg_set_between_p (const_rtx reg
, const rtx_insn
*from_insn
,
987 const rtx_insn
*to_insn
)
989 const rtx_insn
*insn
;
991 if (from_insn
== to_insn
)
994 for (insn
= NEXT_INSN (from_insn
); insn
!= to_insn
; insn
= NEXT_INSN (insn
))
995 if (INSN_P (insn
) && reg_set_p (reg
, insn
))
1000 /* Internals of reg_set_between_p. */
1002 reg_set_p (const_rtx reg
, const_rtx insn
)
1004 /* We can be passed an insn or part of one. If we are passed an insn,
1005 check if a side-effect of the insn clobbers REG. */
1007 && (FIND_REG_INC_NOTE (insn
, reg
)
1010 && REGNO (reg
) < FIRST_PSEUDO_REGISTER
1011 && overlaps_hard_reg_set_p (regs_invalidated_by_call
,
1012 GET_MODE (reg
), REGNO (reg
)))
1014 || find_reg_fusage (insn
, CLOBBER
, reg
)))))
1017 return set_of (reg
, insn
) != NULL_RTX
;
1020 /* Similar to reg_set_between_p, but check all registers in X. Return 0
1021 only if none of them are modified between START and END. Return 1 if
1022 X contains a MEM; this routine does use memory aliasing. */
1025 modified_between_p (const_rtx x
, const rtx_insn
*start
, const rtx_insn
*end
)
1027 const enum rtx_code code
= GET_CODE (x
);
1048 if (modified_between_p (XEXP (x
, 0), start
, end
))
1050 if (MEM_READONLY_P (x
))
1052 for (insn
= NEXT_INSN (start
); insn
!= end
; insn
= NEXT_INSN (insn
))
1053 if (memory_modified_in_insn_p (x
, insn
))
1059 return reg_set_between_p (x
, start
, end
);
1065 fmt
= GET_RTX_FORMAT (code
);
1066 for (i
= GET_RTX_LENGTH (code
) - 1; i
>= 0; i
--)
1068 if (fmt
[i
] == 'e' && modified_between_p (XEXP (x
, i
), start
, end
))
1071 else if (fmt
[i
] == 'E')
1072 for (j
= XVECLEN (x
, i
) - 1; j
>= 0; j
--)
1073 if (modified_between_p (XVECEXP (x
, i
, j
), start
, end
))
1080 /* Similar to reg_set_p, but check all registers in X. Return 0 only if none
1081 of them are modified in INSN. Return 1 if X contains a MEM; this routine
1082 does use memory aliasing. */
1085 modified_in_p (const_rtx x
, const_rtx insn
)
1087 const enum rtx_code code
= GET_CODE (x
);
1104 if (modified_in_p (XEXP (x
, 0), insn
))
1106 if (MEM_READONLY_P (x
))
1108 if (memory_modified_in_insn_p (x
, insn
))
1114 return reg_set_p (x
, insn
);
1120 fmt
= GET_RTX_FORMAT (code
);
1121 for (i
= GET_RTX_LENGTH (code
) - 1; i
>= 0; i
--)
1123 if (fmt
[i
] == 'e' && modified_in_p (XEXP (x
, i
), insn
))
1126 else if (fmt
[i
] == 'E')
1127 for (j
= XVECLEN (x
, i
) - 1; j
>= 0; j
--)
1128 if (modified_in_p (XVECEXP (x
, i
, j
), insn
))
1135 /* Helper function for set_of. */
1143 set_of_1 (rtx x
, const_rtx pat
, void *data1
)
1145 struct set_of_data
*const data
= (struct set_of_data
*) (data1
);
1146 if (rtx_equal_p (x
, data
->pat
)
1147 || (!MEM_P (x
) && reg_overlap_mentioned_p (data
->pat
, x
)))
1151 /* Give an INSN, return a SET or CLOBBER expression that does modify PAT
1152 (either directly or via STRICT_LOW_PART and similar modifiers). */
1154 set_of (const_rtx pat
, const_rtx insn
)
1156 struct set_of_data data
;
1157 data
.found
= NULL_RTX
;
1159 note_stores (INSN_P (insn
) ? PATTERN (insn
) : insn
, set_of_1
, &data
);
1163 /* Add all hard register in X to *PSET. */
1165 find_all_hard_regs (const_rtx x
, HARD_REG_SET
*pset
)
1167 subrtx_iterator::array_type array
;
1168 FOR_EACH_SUBRTX (iter
, array
, x
, NONCONST
)
1170 const_rtx x
= *iter
;
1171 if (REG_P (x
) && REGNO (x
) < FIRST_PSEUDO_REGISTER
)
1172 add_to_hard_reg_set (pset
, GET_MODE (x
), REGNO (x
));
1176 /* This function, called through note_stores, collects sets and
1177 clobbers of hard registers in a HARD_REG_SET, which is pointed to
1180 record_hard_reg_sets (rtx x
, const_rtx pat ATTRIBUTE_UNUSED
, void *data
)
1182 HARD_REG_SET
*pset
= (HARD_REG_SET
*)data
;
1183 if (REG_P (x
) && HARD_REGISTER_P (x
))
1184 add_to_hard_reg_set (pset
, GET_MODE (x
), REGNO (x
));
1187 /* Examine INSN, and compute the set of hard registers written by it.
1188 Store it in *PSET. Should only be called after reload. */
1190 find_all_hard_reg_sets (const_rtx insn
, HARD_REG_SET
*pset
, bool implicit
)
1194 CLEAR_HARD_REG_SET (*pset
);
1195 note_stores (PATTERN (insn
), record_hard_reg_sets
, pset
);
1199 IOR_HARD_REG_SET (*pset
, call_used_reg_set
);
1201 for (link
= CALL_INSN_FUNCTION_USAGE (insn
); link
; link
= XEXP (link
, 1))
1202 record_hard_reg_sets (XEXP (link
, 0), NULL
, pset
);
1204 for (link
= REG_NOTES (insn
); link
; link
= XEXP (link
, 1))
1205 if (REG_NOTE_KIND (link
) == REG_INC
)
1206 record_hard_reg_sets (XEXP (link
, 0), NULL
, pset
);
1209 /* Like record_hard_reg_sets, but called through note_uses. */
1211 record_hard_reg_uses (rtx
*px
, void *data
)
1213 find_all_hard_regs (*px
, (HARD_REG_SET
*) data
);
1216 /* Given an INSN, return a SET expression if this insn has only a single SET.
1217 It may also have CLOBBERs, USEs, or SET whose output
1218 will not be used, which we ignore. */
1221 single_set_2 (const rtx_insn
*insn
, const_rtx pat
)
1224 int set_verified
= 1;
1227 if (GET_CODE (pat
) == PARALLEL
)
1229 for (i
= 0; i
< XVECLEN (pat
, 0); i
++)
1231 rtx sub
= XVECEXP (pat
, 0, i
);
1232 switch (GET_CODE (sub
))
1239 /* We can consider insns having multiple sets, where all
1240 but one are dead as single set insns. In common case
1241 only single set is present in the pattern so we want
1242 to avoid checking for REG_UNUSED notes unless necessary.
1244 When we reach set first time, we just expect this is
1245 the single set we are looking for and only when more
1246 sets are found in the insn, we check them. */
1249 if (find_reg_note (insn
, REG_UNUSED
, SET_DEST (set
))
1250 && !side_effects_p (set
))
1256 set
= sub
, set_verified
= 0;
1257 else if (!find_reg_note (insn
, REG_UNUSED
, SET_DEST (sub
))
1258 || side_effects_p (sub
))
1270 /* Given an INSN, return nonzero if it has more than one SET, else return
1274 multiple_sets (const_rtx insn
)
1279 /* INSN must be an insn. */
1280 if (! INSN_P (insn
))
1283 /* Only a PARALLEL can have multiple SETs. */
1284 if (GET_CODE (PATTERN (insn
)) == PARALLEL
)
1286 for (i
= 0, found
= 0; i
< XVECLEN (PATTERN (insn
), 0); i
++)
1287 if (GET_CODE (XVECEXP (PATTERN (insn
), 0, i
)) == SET
)
1289 /* If we have already found a SET, then return now. */
1297 /* Either zero or one SET. */
1301 /* Return nonzero if the destination of SET equals the source
1302 and there are no side effects. */
1305 set_noop_p (const_rtx set
)
1307 rtx src
= SET_SRC (set
);
1308 rtx dst
= SET_DEST (set
);
1310 if (dst
== pc_rtx
&& src
== pc_rtx
)
1313 if (MEM_P (dst
) && MEM_P (src
))
1314 return rtx_equal_p (dst
, src
) && !side_effects_p (dst
);
1316 if (GET_CODE (dst
) == ZERO_EXTRACT
)
1317 return rtx_equal_p (XEXP (dst
, 0), src
)
1318 && ! BYTES_BIG_ENDIAN
&& XEXP (dst
, 2) == const0_rtx
1319 && !side_effects_p (src
);
1321 if (GET_CODE (dst
) == STRICT_LOW_PART
)
1322 dst
= XEXP (dst
, 0);
1324 if (GET_CODE (src
) == SUBREG
&& GET_CODE (dst
) == SUBREG
)
1326 if (SUBREG_BYTE (src
) != SUBREG_BYTE (dst
))
1328 src
= SUBREG_REG (src
);
1329 dst
= SUBREG_REG (dst
);
1332 /* It is a NOOP if destination overlaps with selected src vector
1334 if (GET_CODE (src
) == VEC_SELECT
1335 && REG_P (XEXP (src
, 0)) && REG_P (dst
)
1336 && HARD_REGISTER_P (XEXP (src
, 0))
1337 && HARD_REGISTER_P (dst
))
1340 rtx par
= XEXP (src
, 1);
1341 rtx src0
= XEXP (src
, 0);
1342 int c0
= INTVAL (XVECEXP (par
, 0, 0));
1343 HOST_WIDE_INT offset
= GET_MODE_UNIT_SIZE (GET_MODE (src0
)) * c0
;
1345 for (i
= 1; i
< XVECLEN (par
, 0); i
++)
1346 if (INTVAL (XVECEXP (par
, 0, i
)) != c0
+ i
)
1349 simplify_subreg_regno (REGNO (src0
), GET_MODE (src0
),
1350 offset
, GET_MODE (dst
)) == (int) REGNO (dst
);
1353 return (REG_P (src
) && REG_P (dst
)
1354 && REGNO (src
) == REGNO (dst
));
1357 /* Return nonzero if an insn consists only of SETs, each of which only sets a
1361 noop_move_p (const_rtx insn
)
1363 rtx pat
= PATTERN (insn
);
1365 if (INSN_CODE (insn
) == NOOP_MOVE_INSN_CODE
)
1368 /* Insns carrying these notes are useful later on. */
1369 if (find_reg_note (insn
, REG_EQUAL
, NULL_RTX
))
1372 /* Check the code to be executed for COND_EXEC. */
1373 if (GET_CODE (pat
) == COND_EXEC
)
1374 pat
= COND_EXEC_CODE (pat
);
1376 if (GET_CODE (pat
) == SET
&& set_noop_p (pat
))
1379 if (GET_CODE (pat
) == PARALLEL
)
1382 /* If nothing but SETs of registers to themselves,
1383 this insn can also be deleted. */
1384 for (i
= 0; i
< XVECLEN (pat
, 0); i
++)
1386 rtx tem
= XVECEXP (pat
, 0, i
);
1388 if (GET_CODE (tem
) == USE
1389 || GET_CODE (tem
) == CLOBBER
)
1392 if (GET_CODE (tem
) != SET
|| ! set_noop_p (tem
))
1402 /* Return nonzero if register in range [REGNO, ENDREGNO)
1403 appears either explicitly or implicitly in X
1404 other than being stored into.
1406 References contained within the substructure at LOC do not count.
1407 LOC may be zero, meaning don't ignore anything. */
1410 refers_to_regno_p (unsigned int regno
, unsigned int endregno
, const_rtx x
,
1414 unsigned int x_regno
;
1419 /* The contents of a REG_NONNEG note is always zero, so we must come here
1420 upon repeat in case the last REG_NOTE is a REG_NONNEG note. */
1424 code
= GET_CODE (x
);
1429 x_regno
= REGNO (x
);
1431 /* If we modifying the stack, frame, or argument pointer, it will
1432 clobber a virtual register. In fact, we could be more precise,
1433 but it isn't worth it. */
1434 if ((x_regno
== STACK_POINTER_REGNUM
1435 #if FRAME_POINTER_REGNUM != ARG_POINTER_REGNUM
1436 || x_regno
== ARG_POINTER_REGNUM
1438 || x_regno
== FRAME_POINTER_REGNUM
)
1439 && regno
>= FIRST_VIRTUAL_REGISTER
&& regno
<= LAST_VIRTUAL_REGISTER
)
1442 return endregno
> x_regno
&& regno
< END_REGNO (x
);
1445 /* If this is a SUBREG of a hard reg, we can see exactly which
1446 registers are being modified. Otherwise, handle normally. */
1447 if (REG_P (SUBREG_REG (x
))
1448 && REGNO (SUBREG_REG (x
)) < FIRST_PSEUDO_REGISTER
)
1450 unsigned int inner_regno
= subreg_regno (x
);
1451 unsigned int inner_endregno
1452 = inner_regno
+ (inner_regno
< FIRST_PSEUDO_REGISTER
1453 ? subreg_nregs (x
) : 1);
1455 return endregno
> inner_regno
&& regno
< inner_endregno
;
1461 if (&SET_DEST (x
) != loc
1462 /* Note setting a SUBREG counts as referring to the REG it is in for
1463 a pseudo but not for hard registers since we can
1464 treat each word individually. */
1465 && ((GET_CODE (SET_DEST (x
)) == SUBREG
1466 && loc
!= &SUBREG_REG (SET_DEST (x
))
1467 && REG_P (SUBREG_REG (SET_DEST (x
)))
1468 && REGNO (SUBREG_REG (SET_DEST (x
))) >= FIRST_PSEUDO_REGISTER
1469 && refers_to_regno_p (regno
, endregno
,
1470 SUBREG_REG (SET_DEST (x
)), loc
))
1471 || (!REG_P (SET_DEST (x
))
1472 && refers_to_regno_p (regno
, endregno
, SET_DEST (x
), loc
))))
1475 if (code
== CLOBBER
|| loc
== &SET_SRC (x
))
1484 /* X does not match, so try its subexpressions. */
1486 fmt
= GET_RTX_FORMAT (code
);
1487 for (i
= GET_RTX_LENGTH (code
) - 1; i
>= 0; i
--)
1489 if (fmt
[i
] == 'e' && loc
!= &XEXP (x
, i
))
1497 if (refers_to_regno_p (regno
, endregno
, XEXP (x
, i
), loc
))
1500 else if (fmt
[i
] == 'E')
1503 for (j
= XVECLEN (x
, i
) - 1; j
>= 0; j
--)
1504 if (loc
!= &XVECEXP (x
, i
, j
)
1505 && refers_to_regno_p (regno
, endregno
, XVECEXP (x
, i
, j
), loc
))
1512 /* Nonzero if modifying X will affect IN. If X is a register or a SUBREG,
1513 we check if any register number in X conflicts with the relevant register
1514 numbers. If X is a constant, return 0. If X is a MEM, return 1 iff IN
1515 contains a MEM (we don't bother checking for memory addresses that can't
1516 conflict because we expect this to be a rare case. */
1519 reg_overlap_mentioned_p (const_rtx x
, const_rtx in
)
1521 unsigned int regno
, endregno
;
1523 /* If either argument is a constant, then modifying X can not
1524 affect IN. Here we look at IN, we can profitably combine
1525 CONSTANT_P (x) with the switch statement below. */
1526 if (CONSTANT_P (in
))
1530 switch (GET_CODE (x
))
1532 case STRICT_LOW_PART
:
1535 /* Overly conservative. */
1540 regno
= REGNO (SUBREG_REG (x
));
1541 if (regno
< FIRST_PSEUDO_REGISTER
)
1542 regno
= subreg_regno (x
);
1543 endregno
= regno
+ (regno
< FIRST_PSEUDO_REGISTER
1544 ? subreg_nregs (x
) : 1);
1549 endregno
= END_REGNO (x
);
1551 return refers_to_regno_p (regno
, endregno
, in
, (rtx
*) 0);
1561 fmt
= GET_RTX_FORMAT (GET_CODE (in
));
1562 for (i
= GET_RTX_LENGTH (GET_CODE (in
)) - 1; i
>= 0; i
--)
1565 if (reg_overlap_mentioned_p (x
, XEXP (in
, i
)))
1568 else if (fmt
[i
] == 'E')
1571 for (j
= XVECLEN (in
, i
) - 1; j
>= 0; --j
)
1572 if (reg_overlap_mentioned_p (x
, XVECEXP (in
, i
, j
)))
1582 return reg_mentioned_p (x
, in
);
1588 /* If any register in here refers to it we return true. */
1589 for (i
= XVECLEN (x
, 0) - 1; i
>= 0; i
--)
1590 if (XEXP (XVECEXP (x
, 0, i
), 0) != 0
1591 && reg_overlap_mentioned_p (XEXP (XVECEXP (x
, 0, i
), 0), in
))
1597 gcc_assert (CONSTANT_P (x
));
1602 /* Call FUN on each register or MEM that is stored into or clobbered by X.
1603 (X would be the pattern of an insn). DATA is an arbitrary pointer,
1604 ignored by note_stores, but passed to FUN.
1606 FUN receives three arguments:
1607 1. the REG, MEM, CC0 or PC being stored in or clobbered,
1608 2. the SET or CLOBBER rtx that does the store,
1609 3. the pointer DATA provided to note_stores.
1611 If the item being stored in or clobbered is a SUBREG of a hard register,
1612 the SUBREG will be passed. */
1615 note_stores (const_rtx x
, void (*fun
) (rtx
, const_rtx
, void *), void *data
)
1619 if (GET_CODE (x
) == COND_EXEC
)
1620 x
= COND_EXEC_CODE (x
);
1622 if (GET_CODE (x
) == SET
|| GET_CODE (x
) == CLOBBER
)
1624 rtx dest
= SET_DEST (x
);
1626 while ((GET_CODE (dest
) == SUBREG
1627 && (!REG_P (SUBREG_REG (dest
))
1628 || REGNO (SUBREG_REG (dest
)) >= FIRST_PSEUDO_REGISTER
))
1629 || GET_CODE (dest
) == ZERO_EXTRACT
1630 || GET_CODE (dest
) == STRICT_LOW_PART
)
1631 dest
= XEXP (dest
, 0);
1633 /* If we have a PARALLEL, SET_DEST is a list of EXPR_LIST expressions,
1634 each of whose first operand is a register. */
1635 if (GET_CODE (dest
) == PARALLEL
)
1637 for (i
= XVECLEN (dest
, 0) - 1; i
>= 0; i
--)
1638 if (XEXP (XVECEXP (dest
, 0, i
), 0) != 0)
1639 (*fun
) (XEXP (XVECEXP (dest
, 0, i
), 0), x
, data
);
1642 (*fun
) (dest
, x
, data
);
1645 else if (GET_CODE (x
) == PARALLEL
)
1646 for (i
= XVECLEN (x
, 0) - 1; i
>= 0; i
--)
1647 note_stores (XVECEXP (x
, 0, i
), fun
, data
);
1650 /* Like notes_stores, but call FUN for each expression that is being
1651 referenced in PBODY, a pointer to the PATTERN of an insn. We only call
1652 FUN for each expression, not any interior subexpressions. FUN receives a
1653 pointer to the expression and the DATA passed to this function.
1655 Note that this is not quite the same test as that done in reg_referenced_p
1656 since that considers something as being referenced if it is being
1657 partially set, while we do not. */
1660 note_uses (rtx
*pbody
, void (*fun
) (rtx
*, void *), void *data
)
1665 switch (GET_CODE (body
))
1668 (*fun
) (&COND_EXEC_TEST (body
), data
);
1669 note_uses (&COND_EXEC_CODE (body
), fun
, data
);
1673 for (i
= XVECLEN (body
, 0) - 1; i
>= 0; i
--)
1674 note_uses (&XVECEXP (body
, 0, i
), fun
, data
);
1678 for (i
= XVECLEN (body
, 0) - 1; i
>= 0; i
--)
1679 note_uses (&PATTERN (XVECEXP (body
, 0, i
)), fun
, data
);
1683 (*fun
) (&XEXP (body
, 0), data
);
1687 for (i
= ASM_OPERANDS_INPUT_LENGTH (body
) - 1; i
>= 0; i
--)
1688 (*fun
) (&ASM_OPERANDS_INPUT (body
, i
), data
);
1692 (*fun
) (&TRAP_CONDITION (body
), data
);
1696 (*fun
) (&XEXP (body
, 0), data
);
1700 case UNSPEC_VOLATILE
:
1701 for (i
= XVECLEN (body
, 0) - 1; i
>= 0; i
--)
1702 (*fun
) (&XVECEXP (body
, 0, i
), data
);
1706 if (MEM_P (XEXP (body
, 0)))
1707 (*fun
) (&XEXP (XEXP (body
, 0), 0), data
);
1712 rtx dest
= SET_DEST (body
);
1714 /* For sets we replace everything in source plus registers in memory
1715 expression in store and operands of a ZERO_EXTRACT. */
1716 (*fun
) (&SET_SRC (body
), data
);
1718 if (GET_CODE (dest
) == ZERO_EXTRACT
)
1720 (*fun
) (&XEXP (dest
, 1), data
);
1721 (*fun
) (&XEXP (dest
, 2), data
);
1724 while (GET_CODE (dest
) == SUBREG
|| GET_CODE (dest
) == STRICT_LOW_PART
)
1725 dest
= XEXP (dest
, 0);
1728 (*fun
) (&XEXP (dest
, 0), data
);
1733 /* All the other possibilities never store. */
1734 (*fun
) (pbody
, data
);
1739 /* Return nonzero if X's old contents don't survive after INSN.
1740 This will be true if X is (cc0) or if X is a register and
1741 X dies in INSN or because INSN entirely sets X.
1743 "Entirely set" means set directly and not through a SUBREG, or
1744 ZERO_EXTRACT, so no trace of the old contents remains.
1745 Likewise, REG_INC does not count.
1747 REG may be a hard or pseudo reg. Renumbering is not taken into account,
1748 but for this use that makes no difference, since regs don't overlap
1749 during their lifetimes. Therefore, this function may be used
1750 at any time after deaths have been computed.
1752 If REG is a hard reg that occupies multiple machine registers, this
1753 function will only return 1 if each of those registers will be replaced
1757 dead_or_set_p (const_rtx insn
, const_rtx x
)
1759 unsigned int regno
, end_regno
;
1762 /* Can't use cc0_rtx below since this file is used by genattrtab.c. */
1763 if (GET_CODE (x
) == CC0
)
1766 gcc_assert (REG_P (x
));
1769 end_regno
= END_REGNO (x
);
1770 for (i
= regno
; i
< end_regno
; i
++)
1771 if (! dead_or_set_regno_p (insn
, i
))
1777 /* Return TRUE iff DEST is a register or subreg of a register and
1778 doesn't change the number of words of the inner register, and any
1779 part of the register is TEST_REGNO. */
1782 covers_regno_no_parallel_p (const_rtx dest
, unsigned int test_regno
)
1784 unsigned int regno
, endregno
;
1786 if (GET_CODE (dest
) == SUBREG
1787 && (((GET_MODE_SIZE (GET_MODE (dest
))
1788 + UNITS_PER_WORD
- 1) / UNITS_PER_WORD
)
1789 == ((GET_MODE_SIZE (GET_MODE (SUBREG_REG (dest
)))
1790 + UNITS_PER_WORD
- 1) / UNITS_PER_WORD
)))
1791 dest
= SUBREG_REG (dest
);
1796 regno
= REGNO (dest
);
1797 endregno
= END_REGNO (dest
);
1798 return (test_regno
>= regno
&& test_regno
< endregno
);
1801 /* Like covers_regno_no_parallel_p, but also handles PARALLELs where
1802 any member matches the covers_regno_no_parallel_p criteria. */
1805 covers_regno_p (const_rtx dest
, unsigned int test_regno
)
1807 if (GET_CODE (dest
) == PARALLEL
)
1809 /* Some targets place small structures in registers for return
1810 values of functions, and those registers are wrapped in
1811 PARALLELs that we may see as the destination of a SET. */
1814 for (i
= XVECLEN (dest
, 0) - 1; i
>= 0; i
--)
1816 rtx inner
= XEXP (XVECEXP (dest
, 0, i
), 0);
1817 if (inner
!= NULL_RTX
1818 && covers_regno_no_parallel_p (inner
, test_regno
))
1825 return covers_regno_no_parallel_p (dest
, test_regno
);
1828 /* Utility function for dead_or_set_p to check an individual register. */
1831 dead_or_set_regno_p (const_rtx insn
, unsigned int test_regno
)
1835 /* See if there is a death note for something that includes TEST_REGNO. */
1836 if (find_regno_note (insn
, REG_DEAD
, test_regno
))
1840 && find_regno_fusage (insn
, CLOBBER
, test_regno
))
1843 pattern
= PATTERN (insn
);
1845 /* If a COND_EXEC is not executed, the value survives. */
1846 if (GET_CODE (pattern
) == COND_EXEC
)
1849 if (GET_CODE (pattern
) == SET
)
1850 return covers_regno_p (SET_DEST (pattern
), test_regno
);
1851 else if (GET_CODE (pattern
) == PARALLEL
)
1855 for (i
= XVECLEN (pattern
, 0) - 1; i
>= 0; i
--)
1857 rtx body
= XVECEXP (pattern
, 0, i
);
1859 if (GET_CODE (body
) == COND_EXEC
)
1860 body
= COND_EXEC_CODE (body
);
1862 if ((GET_CODE (body
) == SET
|| GET_CODE (body
) == CLOBBER
)
1863 && covers_regno_p (SET_DEST (body
), test_regno
))
1871 /* Return the reg-note of kind KIND in insn INSN, if there is one.
1872 If DATUM is nonzero, look for one whose datum is DATUM. */
1875 find_reg_note (const_rtx insn
, enum reg_note kind
, const_rtx datum
)
1879 gcc_checking_assert (insn
);
1881 /* Ignore anything that is not an INSN, JUMP_INSN or CALL_INSN. */
1882 if (! INSN_P (insn
))
1886 for (link
= REG_NOTES (insn
); link
; link
= XEXP (link
, 1))
1887 if (REG_NOTE_KIND (link
) == kind
)
1892 for (link
= REG_NOTES (insn
); link
; link
= XEXP (link
, 1))
1893 if (REG_NOTE_KIND (link
) == kind
&& datum
== XEXP (link
, 0))
1898 /* Return the reg-note of kind KIND in insn INSN which applies to register
1899 number REGNO, if any. Return 0 if there is no such reg-note. Note that
1900 the REGNO of this NOTE need not be REGNO if REGNO is a hard register;
1901 it might be the case that the note overlaps REGNO. */
1904 find_regno_note (const_rtx insn
, enum reg_note kind
, unsigned int regno
)
1908 /* Ignore anything that is not an INSN, JUMP_INSN or CALL_INSN. */
1909 if (! INSN_P (insn
))
1912 for (link
= REG_NOTES (insn
); link
; link
= XEXP (link
, 1))
1913 if (REG_NOTE_KIND (link
) == kind
1914 /* Verify that it is a register, so that scratch and MEM won't cause a
1916 && REG_P (XEXP (link
, 0))
1917 && REGNO (XEXP (link
, 0)) <= regno
1918 && END_REGNO (XEXP (link
, 0)) > regno
)
1923 /* Return a REG_EQUIV or REG_EQUAL note if insn has only a single set and
1927 find_reg_equal_equiv_note (const_rtx insn
)
1934 for (link
= REG_NOTES (insn
); link
; link
= XEXP (link
, 1))
1935 if (REG_NOTE_KIND (link
) == REG_EQUAL
1936 || REG_NOTE_KIND (link
) == REG_EQUIV
)
1938 /* FIXME: We should never have REG_EQUAL/REG_EQUIV notes on
1939 insns that have multiple sets. Checking single_set to
1940 make sure of this is not the proper check, as explained
1941 in the comment in set_unique_reg_note.
1943 This should be changed into an assert. */
1944 if (GET_CODE (PATTERN (insn
)) == PARALLEL
&& multiple_sets (insn
))
1951 /* Check whether INSN is a single_set whose source is known to be
1952 equivalent to a constant. Return that constant if so, otherwise
1956 find_constant_src (const rtx_insn
*insn
)
1960 set
= single_set (insn
);
1963 x
= avoid_constant_pool_reference (SET_SRC (set
));
1968 note
= find_reg_equal_equiv_note (insn
);
1969 if (note
&& CONSTANT_P (XEXP (note
, 0)))
1970 return XEXP (note
, 0);
1975 /* Return true if DATUM, or any overlap of DATUM, of kind CODE is found
1976 in the CALL_INSN_FUNCTION_USAGE information of INSN. */
1979 find_reg_fusage (const_rtx insn
, enum rtx_code code
, const_rtx datum
)
1981 /* If it's not a CALL_INSN, it can't possibly have a
1982 CALL_INSN_FUNCTION_USAGE field, so don't bother checking. */
1992 for (link
= CALL_INSN_FUNCTION_USAGE (insn
);
1994 link
= XEXP (link
, 1))
1995 if (GET_CODE (XEXP (link
, 0)) == code
1996 && rtx_equal_p (datum
, XEXP (XEXP (link
, 0), 0)))
2001 unsigned int regno
= REGNO (datum
);
2003 /* CALL_INSN_FUNCTION_USAGE information cannot contain references
2004 to pseudo registers, so don't bother checking. */
2006 if (regno
< FIRST_PSEUDO_REGISTER
)
2008 unsigned int end_regno
= END_HARD_REGNO (datum
);
2011 for (i
= regno
; i
< end_regno
; i
++)
2012 if (find_regno_fusage (insn
, code
, i
))
2020 /* Return true if REGNO, or any overlap of REGNO, of kind CODE is found
2021 in the CALL_INSN_FUNCTION_USAGE information of INSN. */
2024 find_regno_fusage (const_rtx insn
, enum rtx_code code
, unsigned int regno
)
2028 /* CALL_INSN_FUNCTION_USAGE information cannot contain references
2029 to pseudo registers, so don't bother checking. */
2031 if (regno
>= FIRST_PSEUDO_REGISTER
2035 for (link
= CALL_INSN_FUNCTION_USAGE (insn
); link
; link
= XEXP (link
, 1))
2039 if (GET_CODE (op
= XEXP (link
, 0)) == code
2040 && REG_P (reg
= XEXP (op
, 0))
2041 && REGNO (reg
) <= regno
2042 && END_HARD_REGNO (reg
) > regno
)
2050 /* Return true if KIND is an integer REG_NOTE. */
2053 int_reg_note_p (enum reg_note kind
)
2055 return kind
== REG_BR_PROB
;
2058 /* Allocate a register note with kind KIND and datum DATUM. LIST is
2059 stored as the pointer to the next register note. */
2062 alloc_reg_note (enum reg_note kind
, rtx datum
, rtx list
)
2066 gcc_checking_assert (!int_reg_note_p (kind
));
2071 case REG_LABEL_TARGET
:
2072 case REG_LABEL_OPERAND
:
2074 /* These types of register notes use an INSN_LIST rather than an
2075 EXPR_LIST, so that copying is done right and dumps look
2077 note
= alloc_INSN_LIST (datum
, list
);
2078 PUT_REG_NOTE_KIND (note
, kind
);
2082 note
= alloc_EXPR_LIST (kind
, datum
, list
);
2089 /* Add register note with kind KIND and datum DATUM to INSN. */
2092 add_reg_note (rtx insn
, enum reg_note kind
, rtx datum
)
2094 REG_NOTES (insn
) = alloc_reg_note (kind
, datum
, REG_NOTES (insn
));
2097 /* Add an integer register note with kind KIND and datum DATUM to INSN. */
2100 add_int_reg_note (rtx insn
, enum reg_note kind
, int datum
)
2102 gcc_checking_assert (int_reg_note_p (kind
));
2103 REG_NOTES (insn
) = gen_rtx_INT_LIST ((machine_mode
) kind
,
2104 datum
, REG_NOTES (insn
));
2107 /* Add a register note like NOTE to INSN. */
2110 add_shallow_copy_of_reg_note (rtx insn
, rtx note
)
2112 if (GET_CODE (note
) == INT_LIST
)
2113 add_int_reg_note (insn
, REG_NOTE_KIND (note
), XINT (note
, 0));
2115 add_reg_note (insn
, REG_NOTE_KIND (note
), XEXP (note
, 0));
2118 /* Remove register note NOTE from the REG_NOTES of INSN. */
2121 remove_note (rtx insn
, const_rtx note
)
2125 if (note
== NULL_RTX
)
2128 if (REG_NOTES (insn
) == note
)
2129 REG_NOTES (insn
) = XEXP (note
, 1);
2131 for (link
= REG_NOTES (insn
); link
; link
= XEXP (link
, 1))
2132 if (XEXP (link
, 1) == note
)
2134 XEXP (link
, 1) = XEXP (note
, 1);
2138 switch (REG_NOTE_KIND (note
))
2142 df_notes_rescan (as_a
<rtx_insn
*> (insn
));
2149 /* Remove REG_EQUAL and/or REG_EQUIV notes if INSN has such notes. */
2152 remove_reg_equal_equiv_notes (rtx insn
)
2156 loc
= ®_NOTES (insn
);
2159 enum reg_note kind
= REG_NOTE_KIND (*loc
);
2160 if (kind
== REG_EQUAL
|| kind
== REG_EQUIV
)
2161 *loc
= XEXP (*loc
, 1);
2163 loc
= &XEXP (*loc
, 1);
2167 /* Remove all REG_EQUAL and REG_EQUIV notes referring to REGNO. */
2170 remove_reg_equal_equiv_notes_for_regno (unsigned int regno
)
2177 /* This loop is a little tricky. We cannot just go down the chain because
2178 it is being modified by some actions in the loop. So we just iterate
2179 over the head. We plan to drain the list anyway. */
2180 while ((eq_use
= DF_REG_EQ_USE_CHAIN (regno
)) != NULL
)
2182 rtx_insn
*insn
= DF_REF_INSN (eq_use
);
2183 rtx note
= find_reg_equal_equiv_note (insn
);
2185 /* This assert is generally triggered when someone deletes a REG_EQUAL
2186 or REG_EQUIV note by hacking the list manually rather than calling
2190 remove_note (insn
, note
);
2194 /* Search LISTP (an EXPR_LIST) for an entry whose first operand is NODE and
2195 return 1 if it is found. A simple equality test is used to determine if
2199 in_expr_list_p (const_rtx listp
, const_rtx node
)
2203 for (x
= listp
; x
; x
= XEXP (x
, 1))
2204 if (node
== XEXP (x
, 0))
2210 /* Search LISTP (an EXPR_LIST) for an entry whose first operand is NODE and
2211 remove that entry from the list if it is found.
2213 A simple equality test is used to determine if NODE matches. */
2216 remove_node_from_expr_list (const_rtx node
, rtx_expr_list
**listp
)
2218 rtx_expr_list
*temp
= *listp
;
2219 rtx prev
= NULL_RTX
;
2223 if (node
== temp
->element ())
2225 /* Splice the node out of the list. */
2227 XEXP (prev
, 1) = temp
->next ();
2229 *listp
= temp
->next ();
2235 temp
= temp
->next ();
2239 /* Search LISTP (an INSN_LIST) for an entry whose first operand is NODE and
2240 remove that entry from the list if it is found.
2242 A simple equality test is used to determine if NODE matches. */
2245 remove_node_from_insn_list (const rtx_insn
*node
, rtx_insn_list
**listp
)
2247 rtx_insn_list
*temp
= *listp
;
2252 if (node
== temp
->insn ())
2254 /* Splice the node out of the list. */
2256 XEXP (prev
, 1) = temp
->next ();
2258 *listp
= temp
->next ();
2264 temp
= temp
->next ();
2268 /* Nonzero if X contains any volatile instructions. These are instructions
2269 which may cause unpredictable machine state instructions, and thus no
2270 instructions or register uses should be moved or combined across them.
2271 This includes only volatile asms and UNSPEC_VOLATILE instructions. */
2274 volatile_insn_p (const_rtx x
)
2276 const RTX_CODE code
= GET_CODE (x
);
2294 case UNSPEC_VOLATILE
:
2299 if (MEM_VOLATILE_P (x
))
2306 /* Recursively scan the operands of this expression. */
2309 const char *const fmt
= GET_RTX_FORMAT (code
);
2312 for (i
= GET_RTX_LENGTH (code
) - 1; i
>= 0; i
--)
2316 if (volatile_insn_p (XEXP (x
, i
)))
2319 else if (fmt
[i
] == 'E')
2322 for (j
= 0; j
< XVECLEN (x
, i
); j
++)
2323 if (volatile_insn_p (XVECEXP (x
, i
, j
)))
2331 /* Nonzero if X contains any volatile memory references
2332 UNSPEC_VOLATILE operations or volatile ASM_OPERANDS expressions. */
2335 volatile_refs_p (const_rtx x
)
2337 const RTX_CODE code
= GET_CODE (x
);
2353 case UNSPEC_VOLATILE
:
2359 if (MEM_VOLATILE_P (x
))
2366 /* Recursively scan the operands of this expression. */
2369 const char *const fmt
= GET_RTX_FORMAT (code
);
2372 for (i
= GET_RTX_LENGTH (code
) - 1; i
>= 0; i
--)
2376 if (volatile_refs_p (XEXP (x
, i
)))
2379 else if (fmt
[i
] == 'E')
2382 for (j
= 0; j
< XVECLEN (x
, i
); j
++)
2383 if (volatile_refs_p (XVECEXP (x
, i
, j
)))
2391 /* Similar to above, except that it also rejects register pre- and post-
2395 side_effects_p (const_rtx x
)
2397 const RTX_CODE code
= GET_CODE (x
);
2414 /* Reject CLOBBER with a non-VOID mode. These are made by combine.c
2415 when some combination can't be done. If we see one, don't think
2416 that we can simplify the expression. */
2417 return (GET_MODE (x
) != VOIDmode
);
2426 case UNSPEC_VOLATILE
:
2432 if (MEM_VOLATILE_P (x
))
2439 /* Recursively scan the operands of this expression. */
2442 const char *fmt
= GET_RTX_FORMAT (code
);
2445 for (i
= GET_RTX_LENGTH (code
) - 1; i
>= 0; i
--)
2449 if (side_effects_p (XEXP (x
, i
)))
2452 else if (fmt
[i
] == 'E')
2455 for (j
= 0; j
< XVECLEN (x
, i
); j
++)
2456 if (side_effects_p (XVECEXP (x
, i
, j
)))
2464 /* Return nonzero if evaluating rtx X might cause a trap.
2465 FLAGS controls how to consider MEMs. A nonzero means the context
2466 of the access may have changed from the original, such that the
2467 address may have become invalid. */
2470 may_trap_p_1 (const_rtx x
, unsigned flags
)
2476 /* We make no distinction currently, but this function is part of
2477 the internal target-hooks ABI so we keep the parameter as
2478 "unsigned flags". */
2479 bool code_changed
= flags
!= 0;
2483 code
= GET_CODE (x
);
2486 /* Handle these cases quickly. */
2498 return targetm
.unspec_may_trap_p (x
, flags
);
2500 case UNSPEC_VOLATILE
:
2506 return MEM_VOLATILE_P (x
);
2508 /* Memory ref can trap unless it's a static var or a stack slot. */
2510 /* Recognize specific pattern of stack checking probes. */
2511 if (flag_stack_check
2512 && MEM_VOLATILE_P (x
)
2513 && XEXP (x
, 0) == stack_pointer_rtx
)
2515 if (/* MEM_NOTRAP_P only relates to the actual position of the memory
2516 reference; moving it out of context such as when moving code
2517 when optimizing, might cause its address to become invalid. */
2519 || !MEM_NOTRAP_P (x
))
2521 HOST_WIDE_INT size
= MEM_SIZE_KNOWN_P (x
) ? MEM_SIZE (x
) : 0;
2522 return rtx_addr_can_trap_p_1 (XEXP (x
, 0), 0, size
,
2523 GET_MODE (x
), code_changed
);
2528 /* Division by a non-constant might trap. */
2533 if (HONOR_SNANS (GET_MODE (x
)))
2535 if (SCALAR_FLOAT_MODE_P (GET_MODE (x
)))
2536 return flag_trapping_math
;
2537 if (!CONSTANT_P (XEXP (x
, 1)) || (XEXP (x
, 1) == const0_rtx
))
2542 /* An EXPR_LIST is used to represent a function call. This
2543 certainly may trap. */
2552 /* Some floating point comparisons may trap. */
2553 if (!flag_trapping_math
)
2555 /* ??? There is no machine independent way to check for tests that trap
2556 when COMPARE is used, though many targets do make this distinction.
2557 For instance, sparc uses CCFPE for compares which generate exceptions
2558 and CCFP for compares which do not generate exceptions. */
2559 if (HONOR_NANS (GET_MODE (x
)))
2561 /* But often the compare has some CC mode, so check operand
2563 if (HONOR_NANS (GET_MODE (XEXP (x
, 0)))
2564 || HONOR_NANS (GET_MODE (XEXP (x
, 1))))
2570 if (HONOR_SNANS (GET_MODE (x
)))
2572 /* Often comparison is CC mode, so check operand modes. */
2573 if (HONOR_SNANS (GET_MODE (XEXP (x
, 0)))
2574 || HONOR_SNANS (GET_MODE (XEXP (x
, 1))))
2579 /* Conversion of floating point might trap. */
2580 if (flag_trapping_math
&& HONOR_NANS (GET_MODE (XEXP (x
, 0))))
2587 /* These operations don't trap even with floating point. */
2591 /* Any floating arithmetic may trap. */
2592 if (SCALAR_FLOAT_MODE_P (GET_MODE (x
)) && flag_trapping_math
)
2596 fmt
= GET_RTX_FORMAT (code
);
2597 for (i
= GET_RTX_LENGTH (code
) - 1; i
>= 0; i
--)
2601 if (may_trap_p_1 (XEXP (x
, i
), flags
))
2604 else if (fmt
[i
] == 'E')
2607 for (j
= 0; j
< XVECLEN (x
, i
); j
++)
2608 if (may_trap_p_1 (XVECEXP (x
, i
, j
), flags
))
2615 /* Return nonzero if evaluating rtx X might cause a trap. */
2618 may_trap_p (const_rtx x
)
2620 return may_trap_p_1 (x
, 0);
2623 /* Same as above, but additionally return nonzero if evaluating rtx X might
2624 cause a fault. We define a fault for the purpose of this function as a
2625 erroneous execution condition that cannot be encountered during the normal
2626 execution of a valid program; the typical example is an unaligned memory
2627 access on a strict alignment machine. The compiler guarantees that it
2628 doesn't generate code that will fault from a valid program, but this
2629 guarantee doesn't mean anything for individual instructions. Consider
2630 the following example:
2632 struct S { int d; union { char *cp; int *ip; }; };
2634 int foo(struct S *s)
2642 on a strict alignment machine. In a valid program, foo will never be
2643 invoked on a structure for which d is equal to 1 and the underlying
2644 unique field of the union not aligned on a 4-byte boundary, but the
2645 expression *s->ip might cause a fault if considered individually.
2647 At the RTL level, potentially problematic expressions will almost always
2648 verify may_trap_p; for example, the above dereference can be emitted as
2649 (mem:SI (reg:P)) and this expression is may_trap_p for a generic register.
2650 However, suppose that foo is inlined in a caller that causes s->cp to
2651 point to a local character variable and guarantees that s->d is not set
2652 to 1; foo may have been effectively translated into pseudo-RTL as:
2655 (set (reg:SI) (mem:SI (%fp - 7)))
2657 (set (reg:QI) (mem:QI (%fp - 7)))
2659 Now (mem:SI (%fp - 7)) is considered as not may_trap_p since it is a
2660 memory reference to a stack slot, but it will certainly cause a fault
2661 on a strict alignment machine. */
2664 may_trap_or_fault_p (const_rtx x
)
2666 return may_trap_p_1 (x
, 1);
2669 /* Return nonzero if X contains a comparison that is not either EQ or NE,
2670 i.e., an inequality. */
2673 inequality_comparisons_p (const_rtx x
)
2677 const enum rtx_code code
= GET_CODE (x
);
2705 len
= GET_RTX_LENGTH (code
);
2706 fmt
= GET_RTX_FORMAT (code
);
2708 for (i
= 0; i
< len
; i
++)
2712 if (inequality_comparisons_p (XEXP (x
, i
)))
2715 else if (fmt
[i
] == 'E')
2718 for (j
= XVECLEN (x
, i
) - 1; j
>= 0; j
--)
2719 if (inequality_comparisons_p (XVECEXP (x
, i
, j
)))
2727 /* Replace any occurrence of FROM in X with TO. The function does
2728 not enter into CONST_DOUBLE for the replace.
2730 Note that copying is not done so X must not be shared unless all copies
2731 are to be modified. */
2734 replace_rtx (rtx x
, rtx from
, rtx to
)
2742 /* Allow this function to make replacements in EXPR_LISTs. */
2746 if (GET_CODE (x
) == SUBREG
)
2748 rtx new_rtx
= replace_rtx (SUBREG_REG (x
), from
, to
);
2750 if (CONST_INT_P (new_rtx
))
2752 x
= simplify_subreg (GET_MODE (x
), new_rtx
,
2753 GET_MODE (SUBREG_REG (x
)),
2758 SUBREG_REG (x
) = new_rtx
;
2762 else if (GET_CODE (x
) == ZERO_EXTEND
)
2764 rtx new_rtx
= replace_rtx (XEXP (x
, 0), from
, to
);
2766 if (CONST_INT_P (new_rtx
))
2768 x
= simplify_unary_operation (ZERO_EXTEND
, GET_MODE (x
),
2769 new_rtx
, GET_MODE (XEXP (x
, 0)));
2773 XEXP (x
, 0) = new_rtx
;
2778 fmt
= GET_RTX_FORMAT (GET_CODE (x
));
2779 for (i
= GET_RTX_LENGTH (GET_CODE (x
)) - 1; i
>= 0; i
--)
2782 XEXP (x
, i
) = replace_rtx (XEXP (x
, i
), from
, to
);
2783 else if (fmt
[i
] == 'E')
2784 for (j
= XVECLEN (x
, i
) - 1; j
>= 0; j
--)
2785 XVECEXP (x
, i
, j
) = replace_rtx (XVECEXP (x
, i
, j
), from
, to
);
2791 /* Replace occurrences of the OLD_LABEL in *LOC with NEW_LABEL. Also track
2792 the change in LABEL_NUSES if UPDATE_LABEL_NUSES. */
2795 replace_label (rtx
*loc
, rtx old_label
, rtx new_label
, bool update_label_nuses
)
2797 /* Handle jump tables specially, since ADDR_{DIFF_,}VECs can be long. */
2799 if (JUMP_TABLE_DATA_P (x
))
2802 rtvec vec
= XVEC (x
, GET_CODE (x
) == ADDR_DIFF_VEC
);
2803 int len
= GET_NUM_ELEM (vec
);
2804 for (int i
= 0; i
< len
; ++i
)
2806 rtx ref
= RTVEC_ELT (vec
, i
);
2807 if (XEXP (ref
, 0) == old_label
)
2809 XEXP (ref
, 0) = new_label
;
2810 if (update_label_nuses
)
2812 ++LABEL_NUSES (new_label
);
2813 --LABEL_NUSES (old_label
);
2820 /* If this is a JUMP_INSN, then we also need to fix the JUMP_LABEL
2821 field. This is not handled by the iterator because it doesn't
2822 handle unprinted ('0') fields. */
2823 if (JUMP_P (x
) && JUMP_LABEL (x
) == old_label
)
2824 JUMP_LABEL (x
) = new_label
;
2826 subrtx_ptr_iterator::array_type array
;
2827 FOR_EACH_SUBRTX_PTR (iter
, array
, loc
, ALL
)
2832 if (GET_CODE (x
) == SYMBOL_REF
2833 && CONSTANT_POOL_ADDRESS_P (x
))
2835 rtx c
= get_pool_constant (x
);
2836 if (rtx_referenced_p (old_label
, c
))
2838 /* Create a copy of constant C; replace the label inside
2839 but do not update LABEL_NUSES because uses in constant pool
2841 rtx new_c
= copy_rtx (c
);
2842 replace_label (&new_c
, old_label
, new_label
, false);
2844 /* Add the new constant NEW_C to constant pool and replace
2845 the old reference to constant by new reference. */
2846 rtx new_mem
= force_const_mem (get_pool_mode (x
), new_c
);
2847 *loc
= replace_rtx (x
, x
, XEXP (new_mem
, 0));
2851 if ((GET_CODE (x
) == LABEL_REF
2852 || GET_CODE (x
) == INSN_LIST
)
2853 && XEXP (x
, 0) == old_label
)
2855 XEXP (x
, 0) = new_label
;
2856 if (update_label_nuses
)
2858 ++LABEL_NUSES (new_label
);
2859 --LABEL_NUSES (old_label
);
2867 replace_label_in_insn (rtx_insn
*insn
, rtx old_label
, rtx new_label
,
2868 bool update_label_nuses
)
2870 rtx insn_as_rtx
= insn
;
2871 replace_label (&insn_as_rtx
, old_label
, new_label
, update_label_nuses
);
2872 gcc_checking_assert (insn_as_rtx
== insn
);
2875 /* Return true if X is referenced in BODY. */
2878 rtx_referenced_p (const_rtx x
, const_rtx body
)
2880 subrtx_iterator::array_type array
;
2881 FOR_EACH_SUBRTX (iter
, array
, body
, ALL
)
2882 if (const_rtx y
= *iter
)
2884 /* Check if a label_ref Y refers to label X. */
2885 if (GET_CODE (y
) == LABEL_REF
2887 && LABEL_REF_LABEL (y
) == x
)
2890 if (rtx_equal_p (x
, y
))
2893 /* If Y is a reference to pool constant traverse the constant. */
2894 if (GET_CODE (y
) == SYMBOL_REF
2895 && CONSTANT_POOL_ADDRESS_P (y
))
2896 iter
.substitute (get_pool_constant (y
));
2901 /* If INSN is a tablejump return true and store the label (before jump table) to
2902 *LABELP and the jump table to *TABLEP. LABELP and TABLEP may be NULL. */
2905 tablejump_p (const rtx_insn
*insn
, rtx
*labelp
, rtx_jump_table_data
**tablep
)
2912 label
= JUMP_LABEL (insn
);
2913 if (label
!= NULL_RTX
&& !ANY_RETURN_P (label
)
2914 && (table
= NEXT_INSN (as_a
<rtx_insn
*> (label
))) != NULL_RTX
2915 && JUMP_TABLE_DATA_P (table
))
2920 *tablep
= as_a
<rtx_jump_table_data
*> (table
);
2926 /* A subroutine of computed_jump_p, return 1 if X contains a REG or MEM or
2927 constant that is not in the constant pool and not in the condition
2928 of an IF_THEN_ELSE. */
2931 computed_jump_p_1 (const_rtx x
)
2933 const enum rtx_code code
= GET_CODE (x
);
2950 return ! (GET_CODE (XEXP (x
, 0)) == SYMBOL_REF
2951 && CONSTANT_POOL_ADDRESS_P (XEXP (x
, 0)));
2954 return (computed_jump_p_1 (XEXP (x
, 1))
2955 || computed_jump_p_1 (XEXP (x
, 2)));
2961 fmt
= GET_RTX_FORMAT (code
);
2962 for (i
= GET_RTX_LENGTH (code
) - 1; i
>= 0; i
--)
2965 && computed_jump_p_1 (XEXP (x
, i
)))
2968 else if (fmt
[i
] == 'E')
2969 for (j
= 0; j
< XVECLEN (x
, i
); j
++)
2970 if (computed_jump_p_1 (XVECEXP (x
, i
, j
)))
2977 /* Return nonzero if INSN is an indirect jump (aka computed jump).
2979 Tablejumps and casesi insns are not considered indirect jumps;
2980 we can recognize them by a (use (label_ref)). */
2983 computed_jump_p (const_rtx insn
)
2988 rtx pat
= PATTERN (insn
);
2990 /* If we have a JUMP_LABEL set, we're not a computed jump. */
2991 if (JUMP_LABEL (insn
) != NULL
)
2994 if (GET_CODE (pat
) == PARALLEL
)
2996 int len
= XVECLEN (pat
, 0);
2997 int has_use_labelref
= 0;
2999 for (i
= len
- 1; i
>= 0; i
--)
3000 if (GET_CODE (XVECEXP (pat
, 0, i
)) == USE
3001 && (GET_CODE (XEXP (XVECEXP (pat
, 0, i
), 0))
3004 has_use_labelref
= 1;
3008 if (! has_use_labelref
)
3009 for (i
= len
- 1; i
>= 0; i
--)
3010 if (GET_CODE (XVECEXP (pat
, 0, i
)) == SET
3011 && SET_DEST (XVECEXP (pat
, 0, i
)) == pc_rtx
3012 && computed_jump_p_1 (SET_SRC (XVECEXP (pat
, 0, i
))))
3015 else if (GET_CODE (pat
) == SET
3016 && SET_DEST (pat
) == pc_rtx
3017 && computed_jump_p_1 (SET_SRC (pat
)))
3023 /* Optimized loop of for_each_rtx, trying to avoid useless recursive
3024 calls. Processes the subexpressions of EXP and passes them to F. */
3026 for_each_rtx_1 (rtx exp
, int n
, rtx_function f
, void *data
)
3029 const char *format
= GET_RTX_FORMAT (GET_CODE (exp
));
3032 for (; format
[n
] != '\0'; n
++)
3039 result
= (*f
) (x
, data
);
3041 /* Do not traverse sub-expressions. */
3043 else if (result
!= 0)
3044 /* Stop the traversal. */
3048 /* There are no sub-expressions. */
3051 i
= non_rtx_starting_operands
[GET_CODE (*x
)];
3054 result
= for_each_rtx_1 (*x
, i
, f
, data
);
3062 if (XVEC (exp
, n
) == 0)
3064 for (j
= 0; j
< XVECLEN (exp
, n
); ++j
)
3067 x
= &XVECEXP (exp
, n
, j
);
3068 result
= (*f
) (x
, data
);
3070 /* Do not traverse sub-expressions. */
3072 else if (result
!= 0)
3073 /* Stop the traversal. */
3077 /* There are no sub-expressions. */
3080 i
= non_rtx_starting_operands
[GET_CODE (*x
)];
3083 result
= for_each_rtx_1 (*x
, i
, f
, data
);
3091 /* Nothing to do. */
3099 /* Traverse X via depth-first search, calling F for each
3100 sub-expression (including X itself). F is also passed the DATA.
3101 If F returns -1, do not traverse sub-expressions, but continue
3102 traversing the rest of the tree. If F ever returns any other
3103 nonzero value, stop the traversal, and return the value returned
3104 by F. Otherwise, return 0. This function does not traverse inside
3105 tree structure that contains RTX_EXPRs, or into sub-expressions
3106 whose format code is `0' since it is not known whether or not those
3107 codes are actually RTL.
3109 This routine is very general, and could (should?) be used to
3110 implement many of the other routines in this file. */
3113 for_each_rtx (rtx
*x
, rtx_function f
, void *data
)
3119 result
= (*f
) (x
, data
);
3121 /* Do not traverse sub-expressions. */
3123 else if (result
!= 0)
3124 /* Stop the traversal. */
3128 /* There are no sub-expressions. */
3131 i
= non_rtx_starting_operands
[GET_CODE (*x
)];
3135 return for_each_rtx_1 (*x
, i
, f
, data
);
3138 /* Like "for_each_rtx", but for calling on an rtx_insn **. */
3141 for_each_rtx_in_insn (rtx_insn
**insn
, rtx_function f
, void *data
)
3143 rtx insn_as_rtx
= *insn
;
3146 result
= for_each_rtx (&insn_as_rtx
, f
, data
);
3148 if (insn_as_rtx
!= *insn
)
3149 *insn
= safe_as_a
<rtx_insn
*> (insn_as_rtx
);
3156 /* MEM has a PRE/POST-INC/DEC/MODIFY address X. Extract the operands of
3157 the equivalent add insn and pass the result to FN, using DATA as the
3161 for_each_inc_dec_find_inc_dec (rtx mem
, for_each_inc_dec_fn fn
, void *data
)
3163 rtx x
= XEXP (mem
, 0);
3164 switch (GET_CODE (x
))
3169 int size
= GET_MODE_SIZE (GET_MODE (mem
));
3170 rtx r1
= XEXP (x
, 0);
3171 rtx c
= gen_int_mode (size
, GET_MODE (r1
));
3172 return fn (mem
, x
, r1
, r1
, c
, data
);
3178 int size
= GET_MODE_SIZE (GET_MODE (mem
));
3179 rtx r1
= XEXP (x
, 0);
3180 rtx c
= gen_int_mode (-size
, GET_MODE (r1
));
3181 return fn (mem
, x
, r1
, r1
, c
, data
);
3187 rtx r1
= XEXP (x
, 0);
3188 rtx add
= XEXP (x
, 1);
3189 return fn (mem
, x
, r1
, add
, NULL
, data
);
3197 /* Traverse *LOC looking for MEMs that have autoinc addresses.
3198 For each such autoinc operation found, call FN, passing it
3199 the innermost enclosing MEM, the operation itself, the RTX modified
3200 by the operation, two RTXs (the second may be NULL) that, once
3201 added, represent the value to be held by the modified RTX
3202 afterwards, and DATA. FN is to return 0 to continue the
3203 traversal or any other value to have it returned to the caller of
3204 for_each_inc_dec. */
3207 for_each_inc_dec (rtx x
,
3208 for_each_inc_dec_fn fn
,
3211 subrtx_var_iterator::array_type array
;
3212 FOR_EACH_SUBRTX_VAR (iter
, array
, x
, NONCONST
)
3217 && GET_RTX_CLASS (GET_CODE (XEXP (mem
, 0))) == RTX_AUTOINC
)
3219 int res
= for_each_inc_dec_find_inc_dec (mem
, fn
, data
);
3222 iter
.skip_subrtxes ();
3229 /* Searches X for any reference to REGNO, returning the rtx of the
3230 reference found if any. Otherwise, returns NULL_RTX. */
3233 regno_use_in (unsigned int regno
, rtx x
)
3239 if (REG_P (x
) && REGNO (x
) == regno
)
3242 fmt
= GET_RTX_FORMAT (GET_CODE (x
));
3243 for (i
= GET_RTX_LENGTH (GET_CODE (x
)) - 1; i
>= 0; i
--)
3247 if ((tem
= regno_use_in (regno
, XEXP (x
, i
))))
3250 else if (fmt
[i
] == 'E')
3251 for (j
= XVECLEN (x
, i
) - 1; j
>= 0; j
--)
3252 if ((tem
= regno_use_in (regno
, XVECEXP (x
, i
, j
))))
3259 /* Return a value indicating whether OP, an operand of a commutative
3260 operation, is preferred as the first or second operand. The higher
3261 the value, the stronger the preference for being the first operand.
3262 We use negative values to indicate a preference for the first operand
3263 and positive values for the second operand. */
3266 commutative_operand_precedence (rtx op
)
3268 enum rtx_code code
= GET_CODE (op
);
3270 /* Constants always come the second operand. Prefer "nice" constants. */
3271 if (code
== CONST_INT
)
3273 if (code
== CONST_WIDE_INT
)
3275 if (code
== CONST_DOUBLE
)
3277 if (code
== CONST_FIXED
)
3279 op
= avoid_constant_pool_reference (op
);
3280 code
= GET_CODE (op
);
3282 switch (GET_RTX_CLASS (code
))
3285 if (code
== CONST_INT
)
3287 if (code
== CONST_WIDE_INT
)
3289 if (code
== CONST_DOUBLE
)
3291 if (code
== CONST_FIXED
)
3296 /* SUBREGs of objects should come second. */
3297 if (code
== SUBREG
&& OBJECT_P (SUBREG_REG (op
)))
3302 /* Complex expressions should be the first, so decrease priority
3303 of objects. Prefer pointer objects over non pointer objects. */
3304 if ((REG_P (op
) && REG_POINTER (op
))
3305 || (MEM_P (op
) && MEM_POINTER (op
)))
3309 case RTX_COMM_ARITH
:
3310 /* Prefer operands that are themselves commutative to be first.
3311 This helps to make things linear. In particular,
3312 (and (and (reg) (reg)) (not (reg))) is canonical. */
3316 /* If only one operand is a binary expression, it will be the first
3317 operand. In particular, (plus (minus (reg) (reg)) (neg (reg)))
3318 is canonical, although it will usually be further simplified. */
3322 /* Then prefer NEG and NOT. */
3323 if (code
== NEG
|| code
== NOT
)
3331 /* Return 1 iff it is necessary to swap operands of commutative operation
3332 in order to canonicalize expression. */
3335 swap_commutative_operands_p (rtx x
, rtx y
)
3337 return (commutative_operand_precedence (x
)
3338 < commutative_operand_precedence (y
));
3341 /* Return 1 if X is an autoincrement side effect and the register is
3342 not the stack pointer. */
3344 auto_inc_p (const_rtx x
)
3346 switch (GET_CODE (x
))
3354 /* There are no REG_INC notes for SP. */
3355 if (XEXP (x
, 0) != stack_pointer_rtx
)
3363 /* Return nonzero if IN contains a piece of rtl that has the address LOC. */
3365 loc_mentioned_in_p (rtx
*loc
, const_rtx in
)
3374 code
= GET_CODE (in
);
3375 fmt
= GET_RTX_FORMAT (code
);
3376 for (i
= GET_RTX_LENGTH (code
) - 1; i
>= 0; i
--)
3380 if (loc
== &XEXP (in
, i
) || loc_mentioned_in_p (loc
, XEXP (in
, i
)))
3383 else if (fmt
[i
] == 'E')
3384 for (j
= XVECLEN (in
, i
) - 1; j
>= 0; j
--)
3385 if (loc
== &XVECEXP (in
, i
, j
)
3386 || loc_mentioned_in_p (loc
, XVECEXP (in
, i
, j
)))
3392 /* Helper function for subreg_lsb. Given a subreg's OUTER_MODE, INNER_MODE,
3393 and SUBREG_BYTE, return the bit offset where the subreg begins
3394 (counting from the least significant bit of the operand). */
3397 subreg_lsb_1 (machine_mode outer_mode
,
3398 machine_mode inner_mode
,
3399 unsigned int subreg_byte
)
3401 unsigned int bitpos
;
3405 /* A paradoxical subreg begins at bit position 0. */
3406 if (GET_MODE_PRECISION (outer_mode
) > GET_MODE_PRECISION (inner_mode
))
3409 if (WORDS_BIG_ENDIAN
!= BYTES_BIG_ENDIAN
)
3410 /* If the subreg crosses a word boundary ensure that
3411 it also begins and ends on a word boundary. */
3412 gcc_assert (!((subreg_byte
% UNITS_PER_WORD
3413 + GET_MODE_SIZE (outer_mode
)) > UNITS_PER_WORD
3414 && (subreg_byte
% UNITS_PER_WORD
3415 || GET_MODE_SIZE (outer_mode
) % UNITS_PER_WORD
)));
3417 if (WORDS_BIG_ENDIAN
)
3418 word
= (GET_MODE_SIZE (inner_mode
)
3419 - (subreg_byte
+ GET_MODE_SIZE (outer_mode
))) / UNITS_PER_WORD
;
3421 word
= subreg_byte
/ UNITS_PER_WORD
;
3422 bitpos
= word
* BITS_PER_WORD
;
3424 if (BYTES_BIG_ENDIAN
)
3425 byte
= (GET_MODE_SIZE (inner_mode
)
3426 - (subreg_byte
+ GET_MODE_SIZE (outer_mode
))) % UNITS_PER_WORD
;
3428 byte
= subreg_byte
% UNITS_PER_WORD
;
3429 bitpos
+= byte
* BITS_PER_UNIT
;
3434 /* Given a subreg X, return the bit offset where the subreg begins
3435 (counting from the least significant bit of the reg). */
3438 subreg_lsb (const_rtx x
)
3440 return subreg_lsb_1 (GET_MODE (x
), GET_MODE (SUBREG_REG (x
)),
3444 /* Fill in information about a subreg of a hard register.
3445 xregno - A regno of an inner hard subreg_reg (or what will become one).
3446 xmode - The mode of xregno.
3447 offset - The byte offset.
3448 ymode - The mode of a top level SUBREG (or what may become one).
3449 info - Pointer to structure to fill in.
3451 Rather than considering one particular inner register (and thus one
3452 particular "outer" register) in isolation, this function really uses
3453 XREGNO as a model for a sequence of isomorphic hard registers. Thus the
3454 function does not check whether adding INFO->offset to XREGNO gives
3455 a valid hard register; even if INFO->offset + XREGNO is out of range,
3456 there might be another register of the same type that is in range.
3457 Likewise it doesn't check whether HARD_REGNO_MODE_OK accepts the new
3458 register, since that can depend on things like whether the final
3459 register number is even or odd. Callers that want to check whether
3460 this particular subreg can be replaced by a simple (reg ...) should
3461 use simplify_subreg_regno. */
3464 subreg_get_info (unsigned int xregno
, machine_mode xmode
,
3465 unsigned int offset
, machine_mode ymode
,
3466 struct subreg_info
*info
)
3468 int nregs_xmode
, nregs_ymode
;
3469 int mode_multiple
, nregs_multiple
;
3470 int offset_adj
, y_offset
, y_offset_adj
;
3471 int regsize_xmode
, regsize_ymode
;
3474 gcc_assert (xregno
< FIRST_PSEUDO_REGISTER
);
3478 /* If there are holes in a non-scalar mode in registers, we expect
3479 that it is made up of its units concatenated together. */
3480 if (HARD_REGNO_NREGS_HAS_PADDING (xregno
, xmode
))
3482 machine_mode xmode_unit
;
3484 nregs_xmode
= HARD_REGNO_NREGS_WITH_PADDING (xregno
, xmode
);
3485 if (GET_MODE_INNER (xmode
) == VOIDmode
)
3488 xmode_unit
= GET_MODE_INNER (xmode
);
3489 gcc_assert (HARD_REGNO_NREGS_HAS_PADDING (xregno
, xmode_unit
));
3490 gcc_assert (nregs_xmode
3491 == (GET_MODE_NUNITS (xmode
)
3492 * HARD_REGNO_NREGS_WITH_PADDING (xregno
, xmode_unit
)));
3493 gcc_assert (hard_regno_nregs
[xregno
][xmode
]
3494 == (hard_regno_nregs
[xregno
][xmode_unit
]
3495 * GET_MODE_NUNITS (xmode
)));
3497 /* You can only ask for a SUBREG of a value with holes in the middle
3498 if you don't cross the holes. (Such a SUBREG should be done by
3499 picking a different register class, or doing it in memory if
3500 necessary.) An example of a value with holes is XCmode on 32-bit
3501 x86 with -m128bit-long-double; it's represented in 6 32-bit registers,
3502 3 for each part, but in memory it's two 128-bit parts.
3503 Padding is assumed to be at the end (not necessarily the 'high part')
3505 if ((offset
/ GET_MODE_SIZE (xmode_unit
) + 1
3506 < GET_MODE_NUNITS (xmode
))
3507 && (offset
/ GET_MODE_SIZE (xmode_unit
)
3508 != ((offset
+ GET_MODE_SIZE (ymode
) - 1)
3509 / GET_MODE_SIZE (xmode_unit
))))
3511 info
->representable_p
= false;
3516 nregs_xmode
= hard_regno_nregs
[xregno
][xmode
];
3518 nregs_ymode
= hard_regno_nregs
[xregno
][ymode
];
3520 /* Paradoxical subregs are otherwise valid. */
3523 && GET_MODE_PRECISION (ymode
) > GET_MODE_PRECISION (xmode
))
3525 info
->representable_p
= true;
3526 /* If this is a big endian paradoxical subreg, which uses more
3527 actual hard registers than the original register, we must
3528 return a negative offset so that we find the proper highpart
3530 if (GET_MODE_SIZE (ymode
) > UNITS_PER_WORD
3531 ? REG_WORDS_BIG_ENDIAN
: BYTES_BIG_ENDIAN
)
3532 info
->offset
= nregs_xmode
- nregs_ymode
;
3535 info
->nregs
= nregs_ymode
;
3539 /* If registers store different numbers of bits in the different
3540 modes, we cannot generally form this subreg. */
3541 if (!HARD_REGNO_NREGS_HAS_PADDING (xregno
, xmode
)
3542 && !HARD_REGNO_NREGS_HAS_PADDING (xregno
, ymode
)
3543 && (GET_MODE_SIZE (xmode
) % nregs_xmode
) == 0
3544 && (GET_MODE_SIZE (ymode
) % nregs_ymode
) == 0)
3546 regsize_xmode
= GET_MODE_SIZE (xmode
) / nregs_xmode
;
3547 regsize_ymode
= GET_MODE_SIZE (ymode
) / nregs_ymode
;
3548 if (!rknown
&& regsize_xmode
> regsize_ymode
&& nregs_ymode
> 1)
3550 info
->representable_p
= false;
3552 = (GET_MODE_SIZE (ymode
) + regsize_xmode
- 1) / regsize_xmode
;
3553 info
->offset
= offset
/ regsize_xmode
;
3556 if (!rknown
&& regsize_ymode
> regsize_xmode
&& nregs_xmode
> 1)
3558 info
->representable_p
= false;
3560 = (GET_MODE_SIZE (ymode
) + regsize_xmode
- 1) / regsize_xmode
;
3561 info
->offset
= offset
/ regsize_xmode
;
3566 /* Lowpart subregs are otherwise valid. */
3567 if (!rknown
&& offset
== subreg_lowpart_offset (ymode
, xmode
))
3569 info
->representable_p
= true;
3572 if (offset
== 0 || nregs_xmode
== nregs_ymode
)
3575 info
->nregs
= nregs_ymode
;
3580 /* This should always pass, otherwise we don't know how to verify
3581 the constraint. These conditions may be relaxed but
3582 subreg_regno_offset would need to be redesigned. */
3583 gcc_assert ((GET_MODE_SIZE (xmode
) % GET_MODE_SIZE (ymode
)) == 0);
3584 gcc_assert ((nregs_xmode
% nregs_ymode
) == 0);
3586 if (WORDS_BIG_ENDIAN
!= REG_WORDS_BIG_ENDIAN
3587 && GET_MODE_SIZE (xmode
) > UNITS_PER_WORD
)
3589 HOST_WIDE_INT xsize
= GET_MODE_SIZE (xmode
);
3590 HOST_WIDE_INT ysize
= GET_MODE_SIZE (ymode
);
3591 HOST_WIDE_INT off_low
= offset
& (ysize
- 1);
3592 HOST_WIDE_INT off_high
= offset
& ~(ysize
- 1);
3593 offset
= (xsize
- ysize
- off_high
) | off_low
;
3595 /* The XMODE value can be seen as a vector of NREGS_XMODE
3596 values. The subreg must represent a lowpart of given field.
3597 Compute what field it is. */
3598 offset_adj
= offset
;
3599 offset_adj
-= subreg_lowpart_offset (ymode
,
3600 mode_for_size (GET_MODE_BITSIZE (xmode
)
3604 /* Size of ymode must not be greater than the size of xmode. */
3605 mode_multiple
= GET_MODE_SIZE (xmode
) / GET_MODE_SIZE (ymode
);
3606 gcc_assert (mode_multiple
!= 0);
3608 y_offset
= offset
/ GET_MODE_SIZE (ymode
);
3609 y_offset_adj
= offset_adj
/ GET_MODE_SIZE (ymode
);
3610 nregs_multiple
= nregs_xmode
/ nregs_ymode
;
3612 gcc_assert ((offset_adj
% GET_MODE_SIZE (ymode
)) == 0);
3613 gcc_assert ((mode_multiple
% nregs_multiple
) == 0);
3617 info
->representable_p
= (!(y_offset_adj
% (mode_multiple
/ nregs_multiple
)));
3620 info
->offset
= (y_offset
/ (mode_multiple
/ nregs_multiple
)) * nregs_ymode
;
3621 info
->nregs
= nregs_ymode
;
3624 /* This function returns the regno offset of a subreg expression.
3625 xregno - A regno of an inner hard subreg_reg (or what will become one).
3626 xmode - The mode of xregno.
3627 offset - The byte offset.
3628 ymode - The mode of a top level SUBREG (or what may become one).
3629 RETURN - The regno offset which would be used. */
3631 subreg_regno_offset (unsigned int xregno
, machine_mode xmode
,
3632 unsigned int offset
, machine_mode ymode
)
3634 struct subreg_info info
;
3635 subreg_get_info (xregno
, xmode
, offset
, ymode
, &info
);
3639 /* This function returns true when the offset is representable via
3640 subreg_offset in the given regno.
3641 xregno - A regno of an inner hard subreg_reg (or what will become one).
3642 xmode - The mode of xregno.
3643 offset - The byte offset.
3644 ymode - The mode of a top level SUBREG (or what may become one).
3645 RETURN - Whether the offset is representable. */
3647 subreg_offset_representable_p (unsigned int xregno
, machine_mode xmode
,
3648 unsigned int offset
, machine_mode ymode
)
3650 struct subreg_info info
;
3651 subreg_get_info (xregno
, xmode
, offset
, ymode
, &info
);
3652 return info
.representable_p
;
3655 /* Return the number of a YMODE register to which
3657 (subreg:YMODE (reg:XMODE XREGNO) OFFSET)
3659 can be simplified. Return -1 if the subreg can't be simplified.
3661 XREGNO is a hard register number. */
3664 simplify_subreg_regno (unsigned int xregno
, machine_mode xmode
,
3665 unsigned int offset
, machine_mode ymode
)
3667 struct subreg_info info
;
3668 unsigned int yregno
;
3670 #ifdef CANNOT_CHANGE_MODE_CLASS
3671 /* Give the backend a chance to disallow the mode change. */
3672 if (GET_MODE_CLASS (xmode
) != MODE_COMPLEX_INT
3673 && GET_MODE_CLASS (xmode
) != MODE_COMPLEX_FLOAT
3674 && REG_CANNOT_CHANGE_MODE_P (xregno
, xmode
, ymode
)
3675 /* We can use mode change in LRA for some transformations. */
3676 && ! lra_in_progress
)
3680 /* We shouldn't simplify stack-related registers. */
3681 if ((!reload_completed
|| frame_pointer_needed
)
3682 && xregno
== FRAME_POINTER_REGNUM
)
3685 if (FRAME_POINTER_REGNUM
!= ARG_POINTER_REGNUM
3686 && xregno
== ARG_POINTER_REGNUM
)
3689 if (xregno
== STACK_POINTER_REGNUM
3690 /* We should convert hard stack register in LRA if it is
3692 && ! lra_in_progress
)
3695 /* Try to get the register offset. */
3696 subreg_get_info (xregno
, xmode
, offset
, ymode
, &info
);
3697 if (!info
.representable_p
)
3700 /* Make sure that the offsetted register value is in range. */
3701 yregno
= xregno
+ info
.offset
;
3702 if (!HARD_REGISTER_NUM_P (yregno
))
3705 /* See whether (reg:YMODE YREGNO) is valid.
3707 ??? We allow invalid registers if (reg:XMODE XREGNO) is also invalid.
3708 This is a kludge to work around how complex FP arguments are passed
3709 on IA-64 and should be fixed. See PR target/49226. */
3710 if (!HARD_REGNO_MODE_OK (yregno
, ymode
)
3711 && HARD_REGNO_MODE_OK (xregno
, xmode
))
3714 return (int) yregno
;
3717 /* Return the final regno that a subreg expression refers to. */
3719 subreg_regno (const_rtx x
)
3722 rtx subreg
= SUBREG_REG (x
);
3723 int regno
= REGNO (subreg
);
3725 ret
= regno
+ subreg_regno_offset (regno
,
3733 /* Return the number of registers that a subreg expression refers
3736 subreg_nregs (const_rtx x
)
3738 return subreg_nregs_with_regno (REGNO (SUBREG_REG (x
)), x
);
3741 /* Return the number of registers that a subreg REG with REGNO
3742 expression refers to. This is a copy of the rtlanal.c:subreg_nregs
3743 changed so that the regno can be passed in. */
3746 subreg_nregs_with_regno (unsigned int regno
, const_rtx x
)
3748 struct subreg_info info
;
3749 rtx subreg
= SUBREG_REG (x
);
3751 subreg_get_info (regno
, GET_MODE (subreg
), SUBREG_BYTE (x
), GET_MODE (x
),
3757 struct parms_set_data
3763 /* Helper function for noticing stores to parameter registers. */
3765 parms_set (rtx x
, const_rtx pat ATTRIBUTE_UNUSED
, void *data
)
3767 struct parms_set_data
*const d
= (struct parms_set_data
*) data
;
3768 if (REG_P (x
) && REGNO (x
) < FIRST_PSEUDO_REGISTER
3769 && TEST_HARD_REG_BIT (d
->regs
, REGNO (x
)))
3771 CLEAR_HARD_REG_BIT (d
->regs
, REGNO (x
));
3776 /* Look backward for first parameter to be loaded.
3777 Note that loads of all parameters will not necessarily be
3778 found if CSE has eliminated some of them (e.g., an argument
3779 to the outer function is passed down as a parameter).
3780 Do not skip BOUNDARY. */
3782 find_first_parameter_load (rtx_insn
*call_insn
, rtx_insn
*boundary
)
3784 struct parms_set_data parm
;
3786 rtx_insn
*before
, *first_set
;
3788 /* Since different machines initialize their parameter registers
3789 in different orders, assume nothing. Collect the set of all
3790 parameter registers. */
3791 CLEAR_HARD_REG_SET (parm
.regs
);
3793 for (p
= CALL_INSN_FUNCTION_USAGE (call_insn
); p
; p
= XEXP (p
, 1))
3794 if (GET_CODE (XEXP (p
, 0)) == USE
3795 && REG_P (XEXP (XEXP (p
, 0), 0)))
3797 gcc_assert (REGNO (XEXP (XEXP (p
, 0), 0)) < FIRST_PSEUDO_REGISTER
);
3799 /* We only care about registers which can hold function
3801 if (!FUNCTION_ARG_REGNO_P (REGNO (XEXP (XEXP (p
, 0), 0))))
3804 SET_HARD_REG_BIT (parm
.regs
, REGNO (XEXP (XEXP (p
, 0), 0)));
3808 first_set
= call_insn
;
3810 /* Search backward for the first set of a register in this set. */
3811 while (parm
.nregs
&& before
!= boundary
)
3813 before
= PREV_INSN (before
);
3815 /* It is possible that some loads got CSEed from one call to
3816 another. Stop in that case. */
3817 if (CALL_P (before
))
3820 /* Our caller needs either ensure that we will find all sets
3821 (in case code has not been optimized yet), or take care
3822 for possible labels in a way by setting boundary to preceding
3824 if (LABEL_P (before
))
3826 gcc_assert (before
== boundary
);
3830 if (INSN_P (before
))
3832 int nregs_old
= parm
.nregs
;
3833 note_stores (PATTERN (before
), parms_set
, &parm
);
3834 /* If we found something that did not set a parameter reg,
3835 we're done. Do not keep going, as that might result
3836 in hoisting an insn before the setting of a pseudo
3837 that is used by the hoisted insn. */
3838 if (nregs_old
!= parm
.nregs
)
3847 /* Return true if we should avoid inserting code between INSN and preceding
3848 call instruction. */
3851 keep_with_call_p (const rtx_insn
*insn
)
3855 if (INSN_P (insn
) && (set
= single_set (insn
)) != NULL
)
3857 if (REG_P (SET_DEST (set
))
3858 && REGNO (SET_DEST (set
)) < FIRST_PSEUDO_REGISTER
3859 && fixed_regs
[REGNO (SET_DEST (set
))]
3860 && general_operand (SET_SRC (set
), VOIDmode
))
3862 if (REG_P (SET_SRC (set
))
3863 && targetm
.calls
.function_value_regno_p (REGNO (SET_SRC (set
)))
3864 && REG_P (SET_DEST (set
))
3865 && REGNO (SET_DEST (set
)) >= FIRST_PSEUDO_REGISTER
)
3867 /* There may be a stack pop just after the call and before the store
3868 of the return register. Search for the actual store when deciding
3869 if we can break or not. */
3870 if (SET_DEST (set
) == stack_pointer_rtx
)
3872 /* This CONST_CAST is okay because next_nonnote_insn just
3873 returns its argument and we assign it to a const_rtx
3876 = next_nonnote_insn (const_cast<rtx_insn
*> (insn
));
3877 if (i2
&& keep_with_call_p (i2
))
3884 /* Return true if LABEL is a target of JUMP_INSN. This applies only
3885 to non-complex jumps. That is, direct unconditional, conditional,
3886 and tablejumps, but not computed jumps or returns. It also does
3887 not apply to the fallthru case of a conditional jump. */
3890 label_is_jump_target_p (const_rtx label
, const rtx_insn
*jump_insn
)
3892 rtx tmp
= JUMP_LABEL (jump_insn
);
3893 rtx_jump_table_data
*table
;
3898 if (tablejump_p (jump_insn
, NULL
, &table
))
3900 rtvec vec
= table
->get_labels ();
3901 int i
, veclen
= GET_NUM_ELEM (vec
);
3903 for (i
= 0; i
< veclen
; ++i
)
3904 if (XEXP (RTVEC_ELT (vec
, i
), 0) == label
)
3908 if (find_reg_note (jump_insn
, REG_LABEL_TARGET
, label
))
3915 /* Return an estimate of the cost of computing rtx X.
3916 One use is in cse, to decide which expression to keep in the hash table.
3917 Another is in rtl generation, to pick the cheapest way to multiply.
3918 Other uses like the latter are expected in the future.
3920 X appears as operand OPNO in an expression with code OUTER_CODE.
3921 SPEED specifies whether costs optimized for speed or size should
3925 rtx_cost (rtx x
, enum rtx_code outer_code
, int opno
, bool speed
)
3936 /* A size N times larger than UNITS_PER_WORD likely needs N times as
3937 many insns, taking N times as long. */
3938 factor
= GET_MODE_SIZE (GET_MODE (x
)) / UNITS_PER_WORD
;
3942 /* Compute the default costs of certain things.
3943 Note that targetm.rtx_costs can override the defaults. */
3945 code
= GET_CODE (x
);
3949 /* Multiplication has time-complexity O(N*N), where N is the
3950 number of units (translated from digits) when using
3951 schoolbook long multiplication. */
3952 total
= factor
* factor
* COSTS_N_INSNS (5);
3958 /* Similarly, complexity for schoolbook long division. */
3959 total
= factor
* factor
* COSTS_N_INSNS (7);
3962 /* Used in combine.c as a marker. */
3966 /* A SET doesn't have a mode, so let's look at the SET_DEST to get
3967 the mode for the factor. */
3968 factor
= GET_MODE_SIZE (GET_MODE (SET_DEST (x
))) / UNITS_PER_WORD
;
3973 total
= factor
* COSTS_N_INSNS (1);
3983 /* If we can't tie these modes, make this expensive. The larger
3984 the mode, the more expensive it is. */
3985 if (! MODES_TIEABLE_P (GET_MODE (x
), GET_MODE (SUBREG_REG (x
))))
3986 return COSTS_N_INSNS (2 + factor
);
3990 if (targetm
.rtx_costs (x
, code
, outer_code
, opno
, &total
, speed
))
3995 /* Sum the costs of the sub-rtx's, plus cost of this operation,
3996 which is already in total. */
3998 fmt
= GET_RTX_FORMAT (code
);
3999 for (i
= GET_RTX_LENGTH (code
) - 1; i
>= 0; i
--)
4001 total
+= rtx_cost (XEXP (x
, i
), code
, i
, speed
);
4002 else if (fmt
[i
] == 'E')
4003 for (j
= 0; j
< XVECLEN (x
, i
); j
++)
4004 total
+= rtx_cost (XVECEXP (x
, i
, j
), code
, i
, speed
);
4009 /* Fill in the structure C with information about both speed and size rtx
4010 costs for X, which is operand OPNO in an expression with code OUTER. */
4013 get_full_rtx_cost (rtx x
, enum rtx_code outer
, int opno
,
4014 struct full_rtx_costs
*c
)
4016 c
->speed
= rtx_cost (x
, outer
, opno
, true);
4017 c
->size
= rtx_cost (x
, outer
, opno
, false);
4021 /* Return cost of address expression X.
4022 Expect that X is properly formed address reference.
4024 SPEED parameter specify whether costs optimized for speed or size should
4028 address_cost (rtx x
, machine_mode mode
, addr_space_t as
, bool speed
)
4030 /* We may be asked for cost of various unusual addresses, such as operands
4031 of push instruction. It is not worthwhile to complicate writing
4032 of the target hook by such cases. */
4034 if (!memory_address_addr_space_p (mode
, x
, as
))
4037 return targetm
.address_cost (x
, mode
, as
, speed
);
4040 /* If the target doesn't override, compute the cost as with arithmetic. */
4043 default_address_cost (rtx x
, machine_mode
, addr_space_t
, bool speed
)
4045 return rtx_cost (x
, MEM
, 0, speed
);
4049 unsigned HOST_WIDE_INT
4050 nonzero_bits (const_rtx x
, machine_mode mode
)
4052 return cached_nonzero_bits (x
, mode
, NULL_RTX
, VOIDmode
, 0);
4056 num_sign_bit_copies (const_rtx x
, machine_mode mode
)
4058 return cached_num_sign_bit_copies (x
, mode
, NULL_RTX
, VOIDmode
, 0);
4061 /* The function cached_nonzero_bits is a wrapper around nonzero_bits1.
4062 It avoids exponential behavior in nonzero_bits1 when X has
4063 identical subexpressions on the first or the second level. */
4065 static unsigned HOST_WIDE_INT
4066 cached_nonzero_bits (const_rtx x
, machine_mode mode
, const_rtx known_x
,
4067 machine_mode known_mode
,
4068 unsigned HOST_WIDE_INT known_ret
)
4070 if (x
== known_x
&& mode
== known_mode
)
4073 /* Try to find identical subexpressions. If found call
4074 nonzero_bits1 on X with the subexpressions as KNOWN_X and the
4075 precomputed value for the subexpression as KNOWN_RET. */
4077 if (ARITHMETIC_P (x
))
4079 rtx x0
= XEXP (x
, 0);
4080 rtx x1
= XEXP (x
, 1);
4082 /* Check the first level. */
4084 return nonzero_bits1 (x
, mode
, x0
, mode
,
4085 cached_nonzero_bits (x0
, mode
, known_x
,
4086 known_mode
, known_ret
));
4088 /* Check the second level. */
4089 if (ARITHMETIC_P (x0
)
4090 && (x1
== XEXP (x0
, 0) || x1
== XEXP (x0
, 1)))
4091 return nonzero_bits1 (x
, mode
, x1
, mode
,
4092 cached_nonzero_bits (x1
, mode
, known_x
,
4093 known_mode
, known_ret
));
4095 if (ARITHMETIC_P (x1
)
4096 && (x0
== XEXP (x1
, 0) || x0
== XEXP (x1
, 1)))
4097 return nonzero_bits1 (x
, mode
, x0
, mode
,
4098 cached_nonzero_bits (x0
, mode
, known_x
,
4099 known_mode
, known_ret
));
4102 return nonzero_bits1 (x
, mode
, known_x
, known_mode
, known_ret
);
4105 /* We let num_sign_bit_copies recur into nonzero_bits as that is useful.
4106 We don't let nonzero_bits recur into num_sign_bit_copies, because that
4107 is less useful. We can't allow both, because that results in exponential
4108 run time recursion. There is a nullstone testcase that triggered
4109 this. This macro avoids accidental uses of num_sign_bit_copies. */
4110 #define cached_num_sign_bit_copies sorry_i_am_preventing_exponential_behavior
4112 /* Given an expression, X, compute which bits in X can be nonzero.
4113 We don't care about bits outside of those defined in MODE.
4115 For most X this is simply GET_MODE_MASK (GET_MODE (MODE)), but if X is
4116 an arithmetic operation, we can do better. */
4118 static unsigned HOST_WIDE_INT
4119 nonzero_bits1 (const_rtx x
, machine_mode mode
, const_rtx known_x
,
4120 machine_mode known_mode
,
4121 unsigned HOST_WIDE_INT known_ret
)
4123 unsigned HOST_WIDE_INT nonzero
= GET_MODE_MASK (mode
);
4124 unsigned HOST_WIDE_INT inner_nz
;
4126 machine_mode inner_mode
;
4127 unsigned int mode_width
= GET_MODE_PRECISION (mode
);
4129 /* For floating-point and vector values, assume all bits are needed. */
4130 if (FLOAT_MODE_P (GET_MODE (x
)) || FLOAT_MODE_P (mode
)
4131 || VECTOR_MODE_P (GET_MODE (x
)) || VECTOR_MODE_P (mode
))
4134 /* If X is wider than MODE, use its mode instead. */
4135 if (GET_MODE_PRECISION (GET_MODE (x
)) > mode_width
)
4137 mode
= GET_MODE (x
);
4138 nonzero
= GET_MODE_MASK (mode
);
4139 mode_width
= GET_MODE_PRECISION (mode
);
4142 if (mode_width
> HOST_BITS_PER_WIDE_INT
)
4143 /* Our only callers in this case look for single bit values. So
4144 just return the mode mask. Those tests will then be false. */
4147 #ifndef WORD_REGISTER_OPERATIONS
4148 /* If MODE is wider than X, but both are a single word for both the host
4149 and target machines, we can compute this from which bits of the
4150 object might be nonzero in its own mode, taking into account the fact
4151 that on many CISC machines, accessing an object in a wider mode
4152 causes the high-order bits to become undefined. So they are
4153 not known to be zero. */
4155 if (GET_MODE (x
) != VOIDmode
&& GET_MODE (x
) != mode
4156 && GET_MODE_PRECISION (GET_MODE (x
)) <= BITS_PER_WORD
4157 && GET_MODE_PRECISION (GET_MODE (x
)) <= HOST_BITS_PER_WIDE_INT
4158 && GET_MODE_PRECISION (mode
) > GET_MODE_PRECISION (GET_MODE (x
)))
4160 nonzero
&= cached_nonzero_bits (x
, GET_MODE (x
),
4161 known_x
, known_mode
, known_ret
);
4162 nonzero
|= GET_MODE_MASK (mode
) & ~GET_MODE_MASK (GET_MODE (x
));
4167 code
= GET_CODE (x
);
4171 #if defined(POINTERS_EXTEND_UNSIGNED) && !defined(HAVE_ptr_extend)
4172 /* If pointers extend unsigned and this is a pointer in Pmode, say that
4173 all the bits above ptr_mode are known to be zero. */
4174 /* As we do not know which address space the pointer is referring to,
4175 we can do this only if the target does not support different pointer
4176 or address modes depending on the address space. */
4177 if (target_default_pointer_address_modes_p ()
4178 && POINTERS_EXTEND_UNSIGNED
&& GET_MODE (x
) == Pmode
4180 nonzero
&= GET_MODE_MASK (ptr_mode
);
4183 /* Include declared information about alignment of pointers. */
4184 /* ??? We don't properly preserve REG_POINTER changes across
4185 pointer-to-integer casts, so we can't trust it except for
4186 things that we know must be pointers. See execute/960116-1.c. */
4187 if ((x
== stack_pointer_rtx
4188 || x
== frame_pointer_rtx
4189 || x
== arg_pointer_rtx
)
4190 && REGNO_POINTER_ALIGN (REGNO (x
)))
4192 unsigned HOST_WIDE_INT alignment
4193 = REGNO_POINTER_ALIGN (REGNO (x
)) / BITS_PER_UNIT
;
4195 #ifdef PUSH_ROUNDING
4196 /* If PUSH_ROUNDING is defined, it is possible for the
4197 stack to be momentarily aligned only to that amount,
4198 so we pick the least alignment. */
4199 if (x
== stack_pointer_rtx
&& PUSH_ARGS
)
4200 alignment
= MIN ((unsigned HOST_WIDE_INT
) PUSH_ROUNDING (1),
4204 nonzero
&= ~(alignment
- 1);
4208 unsigned HOST_WIDE_INT nonzero_for_hook
= nonzero
;
4209 rtx new_rtx
= rtl_hooks
.reg_nonzero_bits (x
, mode
, known_x
,
4210 known_mode
, known_ret
,
4214 nonzero_for_hook
&= cached_nonzero_bits (new_rtx
, mode
, known_x
,
4215 known_mode
, known_ret
);
4217 return nonzero_for_hook
;
4221 #ifdef SHORT_IMMEDIATES_SIGN_EXTEND
4222 /* If X is negative in MODE, sign-extend the value. */
4224 && mode_width
< BITS_PER_WORD
4225 && (UINTVAL (x
) & ((unsigned HOST_WIDE_INT
) 1 << (mode_width
- 1)))
4227 return UINTVAL (x
) | (HOST_WIDE_INT_M1U
<< mode_width
);
4233 #ifdef LOAD_EXTEND_OP
4234 /* In many, if not most, RISC machines, reading a byte from memory
4235 zeros the rest of the register. Noticing that fact saves a lot
4236 of extra zero-extends. */
4237 if (LOAD_EXTEND_OP (GET_MODE (x
)) == ZERO_EXTEND
)
4238 nonzero
&= GET_MODE_MASK (GET_MODE (x
));
4243 case UNEQ
: case LTGT
:
4244 case GT
: case GTU
: case UNGT
:
4245 case LT
: case LTU
: case UNLT
:
4246 case GE
: case GEU
: case UNGE
:
4247 case LE
: case LEU
: case UNLE
:
4248 case UNORDERED
: case ORDERED
:
4249 /* If this produces an integer result, we know which bits are set.
4250 Code here used to clear bits outside the mode of X, but that is
4252 /* Mind that MODE is the mode the caller wants to look at this
4253 operation in, and not the actual operation mode. We can wind
4254 up with (subreg:DI (gt:V4HI x y)), and we don't have anything
4255 that describes the results of a vector compare. */
4256 if (GET_MODE_CLASS (GET_MODE (x
)) == MODE_INT
4257 && mode_width
<= HOST_BITS_PER_WIDE_INT
)
4258 nonzero
= STORE_FLAG_VALUE
;
4263 /* Disabled to avoid exponential mutual recursion between nonzero_bits
4264 and num_sign_bit_copies. */
4265 if (num_sign_bit_copies (XEXP (x
, 0), GET_MODE (x
))
4266 == GET_MODE_PRECISION (GET_MODE (x
)))
4270 if (GET_MODE_PRECISION (GET_MODE (x
)) < mode_width
)
4271 nonzero
|= (GET_MODE_MASK (mode
) & ~GET_MODE_MASK (GET_MODE (x
)));
4276 /* Disabled to avoid exponential mutual recursion between nonzero_bits
4277 and num_sign_bit_copies. */
4278 if (num_sign_bit_copies (XEXP (x
, 0), GET_MODE (x
))
4279 == GET_MODE_PRECISION (GET_MODE (x
)))
4285 nonzero
&= (cached_nonzero_bits (XEXP (x
, 0), mode
,
4286 known_x
, known_mode
, known_ret
)
4287 & GET_MODE_MASK (mode
));
4291 nonzero
&= cached_nonzero_bits (XEXP (x
, 0), mode
,
4292 known_x
, known_mode
, known_ret
);
4293 if (GET_MODE (XEXP (x
, 0)) != VOIDmode
)
4294 nonzero
&= GET_MODE_MASK (GET_MODE (XEXP (x
, 0)));
4298 /* If the sign bit is known clear, this is the same as ZERO_EXTEND.
4299 Otherwise, show all the bits in the outer mode but not the inner
4301 inner_nz
= cached_nonzero_bits (XEXP (x
, 0), mode
,
4302 known_x
, known_mode
, known_ret
);
4303 if (GET_MODE (XEXP (x
, 0)) != VOIDmode
)
4305 inner_nz
&= GET_MODE_MASK (GET_MODE (XEXP (x
, 0)));
4306 if (val_signbit_known_set_p (GET_MODE (XEXP (x
, 0)), inner_nz
))
4307 inner_nz
|= (GET_MODE_MASK (mode
)
4308 & ~GET_MODE_MASK (GET_MODE (XEXP (x
, 0))));
4311 nonzero
&= inner_nz
;
4315 nonzero
&= cached_nonzero_bits (XEXP (x
, 0), mode
,
4316 known_x
, known_mode
, known_ret
)
4317 & cached_nonzero_bits (XEXP (x
, 1), mode
,
4318 known_x
, known_mode
, known_ret
);
4322 case UMIN
: case UMAX
: case SMIN
: case SMAX
:
4324 unsigned HOST_WIDE_INT nonzero0
4325 = cached_nonzero_bits (XEXP (x
, 0), mode
,
4326 known_x
, known_mode
, known_ret
);
4328 /* Don't call nonzero_bits for the second time if it cannot change
4330 if ((nonzero
& nonzero0
) != nonzero
)
4332 | cached_nonzero_bits (XEXP (x
, 1), mode
,
4333 known_x
, known_mode
, known_ret
);
4337 case PLUS
: case MINUS
:
4339 case DIV
: case UDIV
:
4340 case MOD
: case UMOD
:
4341 /* We can apply the rules of arithmetic to compute the number of
4342 high- and low-order zero bits of these operations. We start by
4343 computing the width (position of the highest-order nonzero bit)
4344 and the number of low-order zero bits for each value. */
4346 unsigned HOST_WIDE_INT nz0
4347 = cached_nonzero_bits (XEXP (x
, 0), mode
,
4348 known_x
, known_mode
, known_ret
);
4349 unsigned HOST_WIDE_INT nz1
4350 = cached_nonzero_bits (XEXP (x
, 1), mode
,
4351 known_x
, known_mode
, known_ret
);
4352 int sign_index
= GET_MODE_PRECISION (GET_MODE (x
)) - 1;
4353 int width0
= floor_log2 (nz0
) + 1;
4354 int width1
= floor_log2 (nz1
) + 1;
4355 int low0
= floor_log2 (nz0
& -nz0
);
4356 int low1
= floor_log2 (nz1
& -nz1
);
4357 unsigned HOST_WIDE_INT op0_maybe_minusp
4358 = nz0
& ((unsigned HOST_WIDE_INT
) 1 << sign_index
);
4359 unsigned HOST_WIDE_INT op1_maybe_minusp
4360 = nz1
& ((unsigned HOST_WIDE_INT
) 1 << sign_index
);
4361 unsigned int result_width
= mode_width
;
4367 result_width
= MAX (width0
, width1
) + 1;
4368 result_low
= MIN (low0
, low1
);
4371 result_low
= MIN (low0
, low1
);
4374 result_width
= width0
+ width1
;
4375 result_low
= low0
+ low1
;
4380 if (!op0_maybe_minusp
&& !op1_maybe_minusp
)
4381 result_width
= width0
;
4386 result_width
= width0
;
4391 if (!op0_maybe_minusp
&& !op1_maybe_minusp
)
4392 result_width
= MIN (width0
, width1
);
4393 result_low
= MIN (low0
, low1
);
4398 result_width
= MIN (width0
, width1
);
4399 result_low
= MIN (low0
, low1
);
4405 if (result_width
< mode_width
)
4406 nonzero
&= ((unsigned HOST_WIDE_INT
) 1 << result_width
) - 1;
4409 nonzero
&= ~(((unsigned HOST_WIDE_INT
) 1 << result_low
) - 1);
4414 if (CONST_INT_P (XEXP (x
, 1))
4415 && INTVAL (XEXP (x
, 1)) < HOST_BITS_PER_WIDE_INT
)
4416 nonzero
&= ((unsigned HOST_WIDE_INT
) 1 << INTVAL (XEXP (x
, 1))) - 1;
4420 /* If this is a SUBREG formed for a promoted variable that has
4421 been zero-extended, we know that at least the high-order bits
4422 are zero, though others might be too. */
4424 if (SUBREG_PROMOTED_VAR_P (x
) && SUBREG_PROMOTED_UNSIGNED_P (x
))
4425 nonzero
= GET_MODE_MASK (GET_MODE (x
))
4426 & cached_nonzero_bits (SUBREG_REG (x
), GET_MODE (x
),
4427 known_x
, known_mode
, known_ret
);
4429 inner_mode
= GET_MODE (SUBREG_REG (x
));
4430 /* If the inner mode is a single word for both the host and target
4431 machines, we can compute this from which bits of the inner
4432 object might be nonzero. */
4433 if (GET_MODE_PRECISION (inner_mode
) <= BITS_PER_WORD
4434 && (GET_MODE_PRECISION (inner_mode
) <= HOST_BITS_PER_WIDE_INT
))
4436 nonzero
&= cached_nonzero_bits (SUBREG_REG (x
), mode
,
4437 known_x
, known_mode
, known_ret
);
4439 #if defined (WORD_REGISTER_OPERATIONS) && defined (LOAD_EXTEND_OP)
4440 /* If this is a typical RISC machine, we only have to worry
4441 about the way loads are extended. */
4442 if ((LOAD_EXTEND_OP (inner_mode
) == SIGN_EXTEND
4443 ? val_signbit_known_set_p (inner_mode
, nonzero
)
4444 : LOAD_EXTEND_OP (inner_mode
) != ZERO_EXTEND
)
4445 || !MEM_P (SUBREG_REG (x
)))
4448 /* On many CISC machines, accessing an object in a wider mode
4449 causes the high-order bits to become undefined. So they are
4450 not known to be zero. */
4451 if (GET_MODE_PRECISION (GET_MODE (x
))
4452 > GET_MODE_PRECISION (inner_mode
))
4453 nonzero
|= (GET_MODE_MASK (GET_MODE (x
))
4454 & ~GET_MODE_MASK (inner_mode
));
4463 /* The nonzero bits are in two classes: any bits within MODE
4464 that aren't in GET_MODE (x) are always significant. The rest of the
4465 nonzero bits are those that are significant in the operand of
4466 the shift when shifted the appropriate number of bits. This
4467 shows that high-order bits are cleared by the right shift and
4468 low-order bits by left shifts. */
4469 if (CONST_INT_P (XEXP (x
, 1))
4470 && INTVAL (XEXP (x
, 1)) >= 0
4471 && INTVAL (XEXP (x
, 1)) < HOST_BITS_PER_WIDE_INT
4472 && INTVAL (XEXP (x
, 1)) < GET_MODE_PRECISION (GET_MODE (x
)))
4474 machine_mode inner_mode
= GET_MODE (x
);
4475 unsigned int width
= GET_MODE_PRECISION (inner_mode
);
4476 int count
= INTVAL (XEXP (x
, 1));
4477 unsigned HOST_WIDE_INT mode_mask
= GET_MODE_MASK (inner_mode
);
4478 unsigned HOST_WIDE_INT op_nonzero
4479 = cached_nonzero_bits (XEXP (x
, 0), mode
,
4480 known_x
, known_mode
, known_ret
);
4481 unsigned HOST_WIDE_INT inner
= op_nonzero
& mode_mask
;
4482 unsigned HOST_WIDE_INT outer
= 0;
4484 if (mode_width
> width
)
4485 outer
= (op_nonzero
& nonzero
& ~mode_mask
);
4487 if (code
== LSHIFTRT
)
4489 else if (code
== ASHIFTRT
)
4493 /* If the sign bit may have been nonzero before the shift, we
4494 need to mark all the places it could have been copied to
4495 by the shift as possibly nonzero. */
4496 if (inner
& ((unsigned HOST_WIDE_INT
) 1 << (width
- 1 - count
)))
4497 inner
|= (((unsigned HOST_WIDE_INT
) 1 << count
) - 1)
4500 else if (code
== ASHIFT
)
4503 inner
= ((inner
<< (count
% width
)
4504 | (inner
>> (width
- (count
% width
)))) & mode_mask
);
4506 nonzero
&= (outer
| inner
);
4512 /* This is at most the number of bits in the mode. */
4513 nonzero
= ((unsigned HOST_WIDE_INT
) 2 << (floor_log2 (mode_width
))) - 1;
4517 /* If CLZ has a known value at zero, then the nonzero bits are
4518 that value, plus the number of bits in the mode minus one. */
4519 if (CLZ_DEFINED_VALUE_AT_ZERO (mode
, nonzero
))
4521 |= ((unsigned HOST_WIDE_INT
) 1 << (floor_log2 (mode_width
))) - 1;
4527 /* If CTZ has a known value at zero, then the nonzero bits are
4528 that value, plus the number of bits in the mode minus one. */
4529 if (CTZ_DEFINED_VALUE_AT_ZERO (mode
, nonzero
))
4531 |= ((unsigned HOST_WIDE_INT
) 1 << (floor_log2 (mode_width
))) - 1;
4537 /* This is at most the number of bits in the mode minus 1. */
4538 nonzero
= ((unsigned HOST_WIDE_INT
) 1 << (floor_log2 (mode_width
))) - 1;
4547 unsigned HOST_WIDE_INT nonzero_true
4548 = cached_nonzero_bits (XEXP (x
, 1), mode
,
4549 known_x
, known_mode
, known_ret
);
4551 /* Don't call nonzero_bits for the second time if it cannot change
4553 if ((nonzero
& nonzero_true
) != nonzero
)
4554 nonzero
&= nonzero_true
4555 | cached_nonzero_bits (XEXP (x
, 2), mode
,
4556 known_x
, known_mode
, known_ret
);
4567 /* See the macro definition above. */
4568 #undef cached_num_sign_bit_copies
4571 /* The function cached_num_sign_bit_copies is a wrapper around
4572 num_sign_bit_copies1. It avoids exponential behavior in
4573 num_sign_bit_copies1 when X has identical subexpressions on the
4574 first or the second level. */
4577 cached_num_sign_bit_copies (const_rtx x
, machine_mode mode
, const_rtx known_x
,
4578 machine_mode known_mode
,
4579 unsigned int known_ret
)
4581 if (x
== known_x
&& mode
== known_mode
)
4584 /* Try to find identical subexpressions. If found call
4585 num_sign_bit_copies1 on X with the subexpressions as KNOWN_X and
4586 the precomputed value for the subexpression as KNOWN_RET. */
4588 if (ARITHMETIC_P (x
))
4590 rtx x0
= XEXP (x
, 0);
4591 rtx x1
= XEXP (x
, 1);
4593 /* Check the first level. */
4596 num_sign_bit_copies1 (x
, mode
, x0
, mode
,
4597 cached_num_sign_bit_copies (x0
, mode
, known_x
,
4601 /* Check the second level. */
4602 if (ARITHMETIC_P (x0
)
4603 && (x1
== XEXP (x0
, 0) || x1
== XEXP (x0
, 1)))
4605 num_sign_bit_copies1 (x
, mode
, x1
, mode
,
4606 cached_num_sign_bit_copies (x1
, mode
, known_x
,
4610 if (ARITHMETIC_P (x1
)
4611 && (x0
== XEXP (x1
, 0) || x0
== XEXP (x1
, 1)))
4613 num_sign_bit_copies1 (x
, mode
, x0
, mode
,
4614 cached_num_sign_bit_copies (x0
, mode
, known_x
,
4619 return num_sign_bit_copies1 (x
, mode
, known_x
, known_mode
, known_ret
);
4622 /* Return the number of bits at the high-order end of X that are known to
4623 be equal to the sign bit. X will be used in mode MODE; if MODE is
4624 VOIDmode, X will be used in its own mode. The returned value will always
4625 be between 1 and the number of bits in MODE. */
4628 num_sign_bit_copies1 (const_rtx x
, machine_mode mode
, const_rtx known_x
,
4629 machine_mode known_mode
,
4630 unsigned int known_ret
)
4632 enum rtx_code code
= GET_CODE (x
);
4633 unsigned int bitwidth
= GET_MODE_PRECISION (mode
);
4634 int num0
, num1
, result
;
4635 unsigned HOST_WIDE_INT nonzero
;
4637 /* If we weren't given a mode, use the mode of X. If the mode is still
4638 VOIDmode, we don't know anything. Likewise if one of the modes is
4641 if (mode
== VOIDmode
)
4642 mode
= GET_MODE (x
);
4644 if (mode
== VOIDmode
|| FLOAT_MODE_P (mode
) || FLOAT_MODE_P (GET_MODE (x
))
4645 || VECTOR_MODE_P (GET_MODE (x
)) || VECTOR_MODE_P (mode
))
4648 /* For a smaller object, just ignore the high bits. */
4649 if (bitwidth
< GET_MODE_PRECISION (GET_MODE (x
)))
4651 num0
= cached_num_sign_bit_copies (x
, GET_MODE (x
),
4652 known_x
, known_mode
, known_ret
);
4654 num0
- (int) (GET_MODE_PRECISION (GET_MODE (x
)) - bitwidth
));
4657 if (GET_MODE (x
) != VOIDmode
&& bitwidth
> GET_MODE_PRECISION (GET_MODE (x
)))
4659 #ifndef WORD_REGISTER_OPERATIONS
4660 /* If this machine does not do all register operations on the entire
4661 register and MODE is wider than the mode of X, we can say nothing
4662 at all about the high-order bits. */
4665 /* Likewise on machines that do, if the mode of the object is smaller
4666 than a word and loads of that size don't sign extend, we can say
4667 nothing about the high order bits. */
4668 if (GET_MODE_PRECISION (GET_MODE (x
)) < BITS_PER_WORD
4669 #ifdef LOAD_EXTEND_OP
4670 && LOAD_EXTEND_OP (GET_MODE (x
)) != SIGN_EXTEND
4681 #if defined(POINTERS_EXTEND_UNSIGNED) && !defined(HAVE_ptr_extend)
4682 /* If pointers extend signed and this is a pointer in Pmode, say that
4683 all the bits above ptr_mode are known to be sign bit copies. */
4684 /* As we do not know which address space the pointer is referring to,
4685 we can do this only if the target does not support different pointer
4686 or address modes depending on the address space. */
4687 if (target_default_pointer_address_modes_p ()
4688 && ! POINTERS_EXTEND_UNSIGNED
&& GET_MODE (x
) == Pmode
4689 && mode
== Pmode
&& REG_POINTER (x
))
4690 return GET_MODE_PRECISION (Pmode
) - GET_MODE_PRECISION (ptr_mode
) + 1;
4694 unsigned int copies_for_hook
= 1, copies
= 1;
4695 rtx new_rtx
= rtl_hooks
.reg_num_sign_bit_copies (x
, mode
, known_x
,
4696 known_mode
, known_ret
,
4700 copies
= cached_num_sign_bit_copies (new_rtx
, mode
, known_x
,
4701 known_mode
, known_ret
);
4703 if (copies
> 1 || copies_for_hook
> 1)
4704 return MAX (copies
, copies_for_hook
);
4706 /* Else, use nonzero_bits to guess num_sign_bit_copies (see below). */
4711 #ifdef LOAD_EXTEND_OP
4712 /* Some RISC machines sign-extend all loads of smaller than a word. */
4713 if (LOAD_EXTEND_OP (GET_MODE (x
)) == SIGN_EXTEND
)
4714 return MAX (1, ((int) bitwidth
4715 - (int) GET_MODE_PRECISION (GET_MODE (x
)) + 1));
4720 /* If the constant is negative, take its 1's complement and remask.
4721 Then see how many zero bits we have. */
4722 nonzero
= UINTVAL (x
) & GET_MODE_MASK (mode
);
4723 if (bitwidth
<= HOST_BITS_PER_WIDE_INT
4724 && (nonzero
& ((unsigned HOST_WIDE_INT
) 1 << (bitwidth
- 1))) != 0)
4725 nonzero
= (~nonzero
) & GET_MODE_MASK (mode
);
4727 return (nonzero
== 0 ? bitwidth
: bitwidth
- floor_log2 (nonzero
) - 1);
4730 /* If this is a SUBREG for a promoted object that is sign-extended
4731 and we are looking at it in a wider mode, we know that at least the
4732 high-order bits are known to be sign bit copies. */
4734 if (SUBREG_PROMOTED_VAR_P (x
) && SUBREG_PROMOTED_SIGNED_P (x
))
4736 num0
= cached_num_sign_bit_copies (SUBREG_REG (x
), mode
,
4737 known_x
, known_mode
, known_ret
);
4738 return MAX ((int) bitwidth
4739 - (int) GET_MODE_PRECISION (GET_MODE (x
)) + 1,
4743 /* For a smaller object, just ignore the high bits. */
4744 if (bitwidth
<= GET_MODE_PRECISION (GET_MODE (SUBREG_REG (x
))))
4746 num0
= cached_num_sign_bit_copies (SUBREG_REG (x
), VOIDmode
,
4747 known_x
, known_mode
, known_ret
);
4748 return MAX (1, (num0
4749 - (int) (GET_MODE_PRECISION (GET_MODE (SUBREG_REG (x
)))
4753 #ifdef WORD_REGISTER_OPERATIONS
4754 #ifdef LOAD_EXTEND_OP
4755 /* For paradoxical SUBREGs on machines where all register operations
4756 affect the entire register, just look inside. Note that we are
4757 passing MODE to the recursive call, so the number of sign bit copies
4758 will remain relative to that mode, not the inner mode. */
4760 /* This works only if loads sign extend. Otherwise, if we get a
4761 reload for the inner part, it may be loaded from the stack, and
4762 then we lose all sign bit copies that existed before the store
4765 if (paradoxical_subreg_p (x
)
4766 && LOAD_EXTEND_OP (GET_MODE (SUBREG_REG (x
))) == SIGN_EXTEND
4767 && MEM_P (SUBREG_REG (x
)))
4768 return cached_num_sign_bit_copies (SUBREG_REG (x
), mode
,
4769 known_x
, known_mode
, known_ret
);
4775 if (CONST_INT_P (XEXP (x
, 1)))
4776 return MAX (1, (int) bitwidth
- INTVAL (XEXP (x
, 1)));
4780 return (bitwidth
- GET_MODE_PRECISION (GET_MODE (XEXP (x
, 0)))
4781 + cached_num_sign_bit_copies (XEXP (x
, 0), VOIDmode
,
4782 known_x
, known_mode
, known_ret
));
4785 /* For a smaller object, just ignore the high bits. */
4786 num0
= cached_num_sign_bit_copies (XEXP (x
, 0), VOIDmode
,
4787 known_x
, known_mode
, known_ret
);
4788 return MAX (1, (num0
- (int) (GET_MODE_PRECISION (GET_MODE (XEXP (x
, 0)))
4792 return cached_num_sign_bit_copies (XEXP (x
, 0), mode
,
4793 known_x
, known_mode
, known_ret
);
4795 case ROTATE
: case ROTATERT
:
4796 /* If we are rotating left by a number of bits less than the number
4797 of sign bit copies, we can just subtract that amount from the
4799 if (CONST_INT_P (XEXP (x
, 1))
4800 && INTVAL (XEXP (x
, 1)) >= 0
4801 && INTVAL (XEXP (x
, 1)) < (int) bitwidth
)
4803 num0
= cached_num_sign_bit_copies (XEXP (x
, 0), mode
,
4804 known_x
, known_mode
, known_ret
);
4805 return MAX (1, num0
- (code
== ROTATE
? INTVAL (XEXP (x
, 1))
4806 : (int) bitwidth
- INTVAL (XEXP (x
, 1))));
4811 /* In general, this subtracts one sign bit copy. But if the value
4812 is known to be positive, the number of sign bit copies is the
4813 same as that of the input. Finally, if the input has just one bit
4814 that might be nonzero, all the bits are copies of the sign bit. */
4815 num0
= cached_num_sign_bit_copies (XEXP (x
, 0), mode
,
4816 known_x
, known_mode
, known_ret
);
4817 if (bitwidth
> HOST_BITS_PER_WIDE_INT
)
4818 return num0
> 1 ? num0
- 1 : 1;
4820 nonzero
= nonzero_bits (XEXP (x
, 0), mode
);
4825 && (((unsigned HOST_WIDE_INT
) 1 << (bitwidth
- 1)) & nonzero
))
4830 case IOR
: case AND
: case XOR
:
4831 case SMIN
: case SMAX
: case UMIN
: case UMAX
:
4832 /* Logical operations will preserve the number of sign-bit copies.
4833 MIN and MAX operations always return one of the operands. */
4834 num0
= cached_num_sign_bit_copies (XEXP (x
, 0), mode
,
4835 known_x
, known_mode
, known_ret
);
4836 num1
= cached_num_sign_bit_copies (XEXP (x
, 1), mode
,
4837 known_x
, known_mode
, known_ret
);
4839 /* If num1 is clearing some of the top bits then regardless of
4840 the other term, we are guaranteed to have at least that many
4841 high-order zero bits. */
4844 && bitwidth
<= HOST_BITS_PER_WIDE_INT
4845 && CONST_INT_P (XEXP (x
, 1))
4846 && (UINTVAL (XEXP (x
, 1))
4847 & ((unsigned HOST_WIDE_INT
) 1 << (bitwidth
- 1))) == 0)
4850 /* Similarly for IOR when setting high-order bits. */
4853 && bitwidth
<= HOST_BITS_PER_WIDE_INT
4854 && CONST_INT_P (XEXP (x
, 1))
4855 && (UINTVAL (XEXP (x
, 1))
4856 & ((unsigned HOST_WIDE_INT
) 1 << (bitwidth
- 1))) != 0)
4859 return MIN (num0
, num1
);
4861 case PLUS
: case MINUS
:
4862 /* For addition and subtraction, we can have a 1-bit carry. However,
4863 if we are subtracting 1 from a positive number, there will not
4864 be such a carry. Furthermore, if the positive number is known to
4865 be 0 or 1, we know the result is either -1 or 0. */
4867 if (code
== PLUS
&& XEXP (x
, 1) == constm1_rtx
4868 && bitwidth
<= HOST_BITS_PER_WIDE_INT
)
4870 nonzero
= nonzero_bits (XEXP (x
, 0), mode
);
4871 if ((((unsigned HOST_WIDE_INT
) 1 << (bitwidth
- 1)) & nonzero
) == 0)
4872 return (nonzero
== 1 || nonzero
== 0 ? bitwidth
4873 : bitwidth
- floor_log2 (nonzero
) - 1);
4876 num0
= cached_num_sign_bit_copies (XEXP (x
, 0), mode
,
4877 known_x
, known_mode
, known_ret
);
4878 num1
= cached_num_sign_bit_copies (XEXP (x
, 1), mode
,
4879 known_x
, known_mode
, known_ret
);
4880 result
= MAX (1, MIN (num0
, num1
) - 1);
4885 /* The number of bits of the product is the sum of the number of
4886 bits of both terms. However, unless one of the terms if known
4887 to be positive, we must allow for an additional bit since negating
4888 a negative number can remove one sign bit copy. */
4890 num0
= cached_num_sign_bit_copies (XEXP (x
, 0), mode
,
4891 known_x
, known_mode
, known_ret
);
4892 num1
= cached_num_sign_bit_copies (XEXP (x
, 1), mode
,
4893 known_x
, known_mode
, known_ret
);
4895 result
= bitwidth
- (bitwidth
- num0
) - (bitwidth
- num1
);
4897 && (bitwidth
> HOST_BITS_PER_WIDE_INT
4898 || (((nonzero_bits (XEXP (x
, 0), mode
)
4899 & ((unsigned HOST_WIDE_INT
) 1 << (bitwidth
- 1))) != 0)
4900 && ((nonzero_bits (XEXP (x
, 1), mode
)
4901 & ((unsigned HOST_WIDE_INT
) 1 << (bitwidth
- 1)))
4905 return MAX (1, result
);
4908 /* The result must be <= the first operand. If the first operand
4909 has the high bit set, we know nothing about the number of sign
4911 if (bitwidth
> HOST_BITS_PER_WIDE_INT
)
4913 else if ((nonzero_bits (XEXP (x
, 0), mode
)
4914 & ((unsigned HOST_WIDE_INT
) 1 << (bitwidth
- 1))) != 0)
4917 return cached_num_sign_bit_copies (XEXP (x
, 0), mode
,
4918 known_x
, known_mode
, known_ret
);
4921 /* The result must be <= the second operand. If the second operand
4922 has (or just might have) the high bit set, we know nothing about
4923 the number of sign bit copies. */
4924 if (bitwidth
> HOST_BITS_PER_WIDE_INT
)
4926 else if ((nonzero_bits (XEXP (x
, 1), mode
)
4927 & ((unsigned HOST_WIDE_INT
) 1 << (bitwidth
- 1))) != 0)
4930 return cached_num_sign_bit_copies (XEXP (x
, 1), mode
,
4931 known_x
, known_mode
, known_ret
);
4934 /* Similar to unsigned division, except that we have to worry about
4935 the case where the divisor is negative, in which case we have
4937 result
= cached_num_sign_bit_copies (XEXP (x
, 0), mode
,
4938 known_x
, known_mode
, known_ret
);
4940 && (bitwidth
> HOST_BITS_PER_WIDE_INT
4941 || (nonzero_bits (XEXP (x
, 1), mode
)
4942 & ((unsigned HOST_WIDE_INT
) 1 << (bitwidth
- 1))) != 0))
4948 result
= cached_num_sign_bit_copies (XEXP (x
, 1), mode
,
4949 known_x
, known_mode
, known_ret
);
4951 && (bitwidth
> HOST_BITS_PER_WIDE_INT
4952 || (nonzero_bits (XEXP (x
, 1), mode
)
4953 & ((unsigned HOST_WIDE_INT
) 1 << (bitwidth
- 1))) != 0))
4959 /* Shifts by a constant add to the number of bits equal to the
4961 num0
= cached_num_sign_bit_copies (XEXP (x
, 0), mode
,
4962 known_x
, known_mode
, known_ret
);
4963 if (CONST_INT_P (XEXP (x
, 1))
4964 && INTVAL (XEXP (x
, 1)) > 0
4965 && INTVAL (XEXP (x
, 1)) < GET_MODE_PRECISION (GET_MODE (x
)))
4966 num0
= MIN ((int) bitwidth
, num0
+ INTVAL (XEXP (x
, 1)));
4971 /* Left shifts destroy copies. */
4972 if (!CONST_INT_P (XEXP (x
, 1))
4973 || INTVAL (XEXP (x
, 1)) < 0
4974 || INTVAL (XEXP (x
, 1)) >= (int) bitwidth
4975 || INTVAL (XEXP (x
, 1)) >= GET_MODE_PRECISION (GET_MODE (x
)))
4978 num0
= cached_num_sign_bit_copies (XEXP (x
, 0), mode
,
4979 known_x
, known_mode
, known_ret
);
4980 return MAX (1, num0
- INTVAL (XEXP (x
, 1)));
4983 num0
= cached_num_sign_bit_copies (XEXP (x
, 1), mode
,
4984 known_x
, known_mode
, known_ret
);
4985 num1
= cached_num_sign_bit_copies (XEXP (x
, 2), mode
,
4986 known_x
, known_mode
, known_ret
);
4987 return MIN (num0
, num1
);
4989 case EQ
: case NE
: case GE
: case GT
: case LE
: case LT
:
4990 case UNEQ
: case LTGT
: case UNGE
: case UNGT
: case UNLE
: case UNLT
:
4991 case GEU
: case GTU
: case LEU
: case LTU
:
4992 case UNORDERED
: case ORDERED
:
4993 /* If the constant is negative, take its 1's complement and remask.
4994 Then see how many zero bits we have. */
4995 nonzero
= STORE_FLAG_VALUE
;
4996 if (bitwidth
<= HOST_BITS_PER_WIDE_INT
4997 && (nonzero
& ((unsigned HOST_WIDE_INT
) 1 << (bitwidth
- 1))) != 0)
4998 nonzero
= (~nonzero
) & GET_MODE_MASK (mode
);
5000 return (nonzero
== 0 ? bitwidth
: bitwidth
- floor_log2 (nonzero
) - 1);
5006 /* If we haven't been able to figure it out by one of the above rules,
5007 see if some of the high-order bits are known to be zero. If so,
5008 count those bits and return one less than that amount. If we can't
5009 safely compute the mask for this mode, always return BITWIDTH. */
5011 bitwidth
= GET_MODE_PRECISION (mode
);
5012 if (bitwidth
> HOST_BITS_PER_WIDE_INT
)
5015 nonzero
= nonzero_bits (x
, mode
);
5016 return nonzero
& ((unsigned HOST_WIDE_INT
) 1 << (bitwidth
- 1))
5017 ? 1 : bitwidth
- floor_log2 (nonzero
) - 1;
5020 /* Calculate the rtx_cost of a single instruction. A return value of
5021 zero indicates an instruction pattern without a known cost. */
5024 insn_rtx_cost (rtx pat
, bool speed
)
5029 /* Extract the single set rtx from the instruction pattern.
5030 We can't use single_set since we only have the pattern. */
5031 if (GET_CODE (pat
) == SET
)
5033 else if (GET_CODE (pat
) == PARALLEL
)
5036 for (i
= 0; i
< XVECLEN (pat
, 0); i
++)
5038 rtx x
= XVECEXP (pat
, 0, i
);
5039 if (GET_CODE (x
) == SET
)
5052 cost
= set_src_cost (SET_SRC (set
), speed
);
5053 return cost
> 0 ? cost
: COSTS_N_INSNS (1);
5056 /* Returns estimate on cost of computing SEQ. */
5059 seq_cost (const rtx_insn
*seq
, bool speed
)
5064 for (; seq
; seq
= NEXT_INSN (seq
))
5066 set
= single_set (seq
);
5068 cost
+= set_rtx_cost (set
, speed
);
5076 /* Given an insn INSN and condition COND, return the condition in a
5077 canonical form to simplify testing by callers. Specifically:
5079 (1) The code will always be a comparison operation (EQ, NE, GT, etc.).
5080 (2) Both operands will be machine operands; (cc0) will have been replaced.
5081 (3) If an operand is a constant, it will be the second operand.
5082 (4) (LE x const) will be replaced with (LT x <const+1>) and similarly
5083 for GE, GEU, and LEU.
5085 If the condition cannot be understood, or is an inequality floating-point
5086 comparison which needs to be reversed, 0 will be returned.
5088 If REVERSE is nonzero, then reverse the condition prior to canonizing it.
5090 If EARLIEST is nonzero, it is a pointer to a place where the earliest
5091 insn used in locating the condition was found. If a replacement test
5092 of the condition is desired, it should be placed in front of that
5093 insn and we will be sure that the inputs are still valid.
5095 If WANT_REG is nonzero, we wish the condition to be relative to that
5096 register, if possible. Therefore, do not canonicalize the condition
5097 further. If ALLOW_CC_MODE is nonzero, allow the condition returned
5098 to be a compare to a CC mode register.
5100 If VALID_AT_INSN_P, the condition must be valid at both *EARLIEST
5104 canonicalize_condition (rtx_insn
*insn
, rtx cond
, int reverse
,
5105 rtx_insn
**earliest
,
5106 rtx want_reg
, int allow_cc_mode
, int valid_at_insn_p
)
5109 rtx_insn
*prev
= insn
;
5113 int reverse_code
= 0;
5115 basic_block bb
= BLOCK_FOR_INSN (insn
);
5117 code
= GET_CODE (cond
);
5118 mode
= GET_MODE (cond
);
5119 op0
= XEXP (cond
, 0);
5120 op1
= XEXP (cond
, 1);
5123 code
= reversed_comparison_code (cond
, insn
);
5124 if (code
== UNKNOWN
)
5130 /* If we are comparing a register with zero, see if the register is set
5131 in the previous insn to a COMPARE or a comparison operation. Perform
5132 the same tests as a function of STORE_FLAG_VALUE as find_comparison_args
5135 while ((GET_RTX_CLASS (code
) == RTX_COMPARE
5136 || GET_RTX_CLASS (code
) == RTX_COMM_COMPARE
)
5137 && op1
== CONST0_RTX (GET_MODE (op0
))
5140 /* Set nonzero when we find something of interest. */
5144 /* If comparison with cc0, import actual comparison from compare
5148 if ((prev
= prev_nonnote_insn (prev
)) == 0
5149 || !NONJUMP_INSN_P (prev
)
5150 || (set
= single_set (prev
)) == 0
5151 || SET_DEST (set
) != cc0_rtx
)
5154 op0
= SET_SRC (set
);
5155 op1
= CONST0_RTX (GET_MODE (op0
));
5161 /* If this is a COMPARE, pick up the two things being compared. */
5162 if (GET_CODE (op0
) == COMPARE
)
5164 op1
= XEXP (op0
, 1);
5165 op0
= XEXP (op0
, 0);
5168 else if (!REG_P (op0
))
5171 /* Go back to the previous insn. Stop if it is not an INSN. We also
5172 stop if it isn't a single set or if it has a REG_INC note because
5173 we don't want to bother dealing with it. */
5175 prev
= prev_nonnote_nondebug_insn (prev
);
5178 || !NONJUMP_INSN_P (prev
)
5179 || FIND_REG_INC_NOTE (prev
, NULL_RTX
)
5180 /* In cfglayout mode, there do not have to be labels at the
5181 beginning of a block, or jumps at the end, so the previous
5182 conditions would not stop us when we reach bb boundary. */
5183 || BLOCK_FOR_INSN (prev
) != bb
)
5186 set
= set_of (op0
, prev
);
5189 && (GET_CODE (set
) != SET
5190 || !rtx_equal_p (SET_DEST (set
), op0
)))
5193 /* If this is setting OP0, get what it sets it to if it looks
5197 machine_mode inner_mode
= GET_MODE (SET_DEST (set
));
5198 #ifdef FLOAT_STORE_FLAG_VALUE
5199 REAL_VALUE_TYPE fsfv
;
5202 /* ??? We may not combine comparisons done in a CCmode with
5203 comparisons not done in a CCmode. This is to aid targets
5204 like Alpha that have an IEEE compliant EQ instruction, and
5205 a non-IEEE compliant BEQ instruction. The use of CCmode is
5206 actually artificial, simply to prevent the combination, but
5207 should not affect other platforms.
5209 However, we must allow VOIDmode comparisons to match either
5210 CCmode or non-CCmode comparison, because some ports have
5211 modeless comparisons inside branch patterns.
5213 ??? This mode check should perhaps look more like the mode check
5214 in simplify_comparison in combine. */
5215 if (((GET_MODE_CLASS (mode
) == MODE_CC
)
5216 != (GET_MODE_CLASS (inner_mode
) == MODE_CC
))
5218 && inner_mode
!= VOIDmode
)
5220 if (GET_CODE (SET_SRC (set
)) == COMPARE
5223 && val_signbit_known_set_p (inner_mode
,
5225 #ifdef FLOAT_STORE_FLAG_VALUE
5227 && SCALAR_FLOAT_MODE_P (inner_mode
)
5228 && (fsfv
= FLOAT_STORE_FLAG_VALUE (inner_mode
),
5229 REAL_VALUE_NEGATIVE (fsfv
)))
5232 && COMPARISON_P (SET_SRC (set
))))
5234 else if (((code
== EQ
5236 && val_signbit_known_set_p (inner_mode
,
5238 #ifdef FLOAT_STORE_FLAG_VALUE
5240 && SCALAR_FLOAT_MODE_P (inner_mode
)
5241 && (fsfv
= FLOAT_STORE_FLAG_VALUE (inner_mode
),
5242 REAL_VALUE_NEGATIVE (fsfv
)))
5245 && COMPARISON_P (SET_SRC (set
)))
5250 else if ((code
== EQ
|| code
== NE
)
5251 && GET_CODE (SET_SRC (set
)) == XOR
)
5252 /* Handle sequences like:
5255 ...(eq|ne op0 (const_int 0))...
5259 (eq op0 (const_int 0)) reduces to (eq X Y)
5260 (ne op0 (const_int 0)) reduces to (ne X Y)
5262 This is the form used by MIPS16, for example. */
5268 else if (reg_set_p (op0
, prev
))
5269 /* If this sets OP0, but not directly, we have to give up. */
5274 /* If the caller is expecting the condition to be valid at INSN,
5275 make sure X doesn't change before INSN. */
5276 if (valid_at_insn_p
)
5277 if (modified_in_p (x
, prev
) || modified_between_p (x
, prev
, insn
))
5279 if (COMPARISON_P (x
))
5280 code
= GET_CODE (x
);
5283 code
= reversed_comparison_code (x
, prev
);
5284 if (code
== UNKNOWN
)
5289 op0
= XEXP (x
, 0), op1
= XEXP (x
, 1);
5295 /* If constant is first, put it last. */
5296 if (CONSTANT_P (op0
))
5297 code
= swap_condition (code
), tem
= op0
, op0
= op1
, op1
= tem
;
5299 /* If OP0 is the result of a comparison, we weren't able to find what
5300 was really being compared, so fail. */
5302 && GET_MODE_CLASS (GET_MODE (op0
)) == MODE_CC
)
5305 /* Canonicalize any ordered comparison with integers involving equality
5306 if we can do computations in the relevant mode and we do not
5309 if (GET_MODE_CLASS (GET_MODE (op0
)) != MODE_CC
5310 && CONST_INT_P (op1
)
5311 && GET_MODE (op0
) != VOIDmode
5312 && GET_MODE_PRECISION (GET_MODE (op0
)) <= HOST_BITS_PER_WIDE_INT
)
5314 HOST_WIDE_INT const_val
= INTVAL (op1
);
5315 unsigned HOST_WIDE_INT uconst_val
= const_val
;
5316 unsigned HOST_WIDE_INT max_val
5317 = (unsigned HOST_WIDE_INT
) GET_MODE_MASK (GET_MODE (op0
));
5322 if ((unsigned HOST_WIDE_INT
) const_val
!= max_val
>> 1)
5323 code
= LT
, op1
= gen_int_mode (const_val
+ 1, GET_MODE (op0
));
5326 /* When cross-compiling, const_val might be sign-extended from
5327 BITS_PER_WORD to HOST_BITS_PER_WIDE_INT */
5329 if ((const_val
& max_val
)
5330 != ((unsigned HOST_WIDE_INT
) 1
5331 << (GET_MODE_PRECISION (GET_MODE (op0
)) - 1)))
5332 code
= GT
, op1
= gen_int_mode (const_val
- 1, GET_MODE (op0
));
5336 if (uconst_val
< max_val
)
5337 code
= LTU
, op1
= gen_int_mode (uconst_val
+ 1, GET_MODE (op0
));
5341 if (uconst_val
!= 0)
5342 code
= GTU
, op1
= gen_int_mode (uconst_val
- 1, GET_MODE (op0
));
5350 /* Never return CC0; return zero instead. */
5354 return gen_rtx_fmt_ee (code
, VOIDmode
, op0
, op1
);
5357 /* Given a jump insn JUMP, return the condition that will cause it to branch
5358 to its JUMP_LABEL. If the condition cannot be understood, or is an
5359 inequality floating-point comparison which needs to be reversed, 0 will
5362 If EARLIEST is nonzero, it is a pointer to a place where the earliest
5363 insn used in locating the condition was found. If a replacement test
5364 of the condition is desired, it should be placed in front of that
5365 insn and we will be sure that the inputs are still valid. If EARLIEST
5366 is null, the returned condition will be valid at INSN.
5368 If ALLOW_CC_MODE is nonzero, allow the condition returned to be a
5369 compare CC mode register.
5371 VALID_AT_INSN_P is the same as for canonicalize_condition. */
5374 get_condition (rtx_insn
*jump
, rtx_insn
**earliest
, int allow_cc_mode
,
5375 int valid_at_insn_p
)
5381 /* If this is not a standard conditional jump, we can't parse it. */
5383 || ! any_condjump_p (jump
))
5385 set
= pc_set (jump
);
5387 cond
= XEXP (SET_SRC (set
), 0);
5389 /* If this branches to JUMP_LABEL when the condition is false, reverse
5392 = GET_CODE (XEXP (SET_SRC (set
), 2)) == LABEL_REF
5393 && LABEL_REF_LABEL (XEXP (SET_SRC (set
), 2)) == JUMP_LABEL (jump
);
5395 return canonicalize_condition (jump
, cond
, reverse
, earliest
, NULL_RTX
,
5396 allow_cc_mode
, valid_at_insn_p
);
5399 /* Initialize the table NUM_SIGN_BIT_COPIES_IN_REP based on
5400 TARGET_MODE_REP_EXTENDED.
5402 Note that we assume that the property of
5403 TARGET_MODE_REP_EXTENDED(B, C) is sticky to the integral modes
5404 narrower than mode B. I.e., if A is a mode narrower than B then in
5405 order to be able to operate on it in mode B, mode A needs to
5406 satisfy the requirements set by the representation of mode B. */
5409 init_num_sign_bit_copies_in_rep (void)
5411 machine_mode mode
, in_mode
;
5413 for (in_mode
= GET_CLASS_NARROWEST_MODE (MODE_INT
); in_mode
!= VOIDmode
;
5414 in_mode
= GET_MODE_WIDER_MODE (mode
))
5415 for (mode
= GET_CLASS_NARROWEST_MODE (MODE_INT
); mode
!= in_mode
;
5416 mode
= GET_MODE_WIDER_MODE (mode
))
5420 /* Currently, it is assumed that TARGET_MODE_REP_EXTENDED
5421 extends to the next widest mode. */
5422 gcc_assert (targetm
.mode_rep_extended (mode
, in_mode
) == UNKNOWN
5423 || GET_MODE_WIDER_MODE (mode
) == in_mode
);
5425 /* We are in in_mode. Count how many bits outside of mode
5426 have to be copies of the sign-bit. */
5427 for (i
= mode
; i
!= in_mode
; i
= GET_MODE_WIDER_MODE (i
))
5429 machine_mode wider
= GET_MODE_WIDER_MODE (i
);
5431 if (targetm
.mode_rep_extended (i
, wider
) == SIGN_EXTEND
5432 /* We can only check sign-bit copies starting from the
5433 top-bit. In order to be able to check the bits we
5434 have already seen we pretend that subsequent bits
5435 have to be sign-bit copies too. */
5436 || num_sign_bit_copies_in_rep
[in_mode
][mode
])
5437 num_sign_bit_copies_in_rep
[in_mode
][mode
]
5438 += GET_MODE_PRECISION (wider
) - GET_MODE_PRECISION (i
);
5443 /* Suppose that truncation from the machine mode of X to MODE is not a
5444 no-op. See if there is anything special about X so that we can
5445 assume it already contains a truncated value of MODE. */
5448 truncated_to_mode (machine_mode mode
, const_rtx x
)
5450 /* This register has already been used in MODE without explicit
5452 if (REG_P (x
) && rtl_hooks
.reg_truncated_to_mode (mode
, x
))
5455 /* See if we already satisfy the requirements of MODE. If yes we
5456 can just switch to MODE. */
5457 if (num_sign_bit_copies_in_rep
[GET_MODE (x
)][mode
]
5458 && (num_sign_bit_copies (x
, GET_MODE (x
))
5459 >= num_sign_bit_copies_in_rep
[GET_MODE (x
)][mode
] + 1))
5465 /* Return true if RTX code CODE has a single sequence of zero or more
5466 "e" operands and no rtvec operands. Initialize its rtx_all_subrtx_bounds
5467 entry in that case. */
5470 setup_reg_subrtx_bounds (unsigned int code
)
5472 const char *format
= GET_RTX_FORMAT ((enum rtx_code
) code
);
5474 for (; format
[i
] != 'e'; ++i
)
5477 /* No subrtxes. Leave start and count as 0. */
5479 if (format
[i
] == 'E' || format
[i
] == 'V')
5483 /* Record the sequence of 'e's. */
5484 rtx_all_subrtx_bounds
[code
].start
= i
;
5487 while (format
[i
] == 'e');
5488 rtx_all_subrtx_bounds
[code
].count
= i
- rtx_all_subrtx_bounds
[code
].start
;
5489 /* rtl-iter.h relies on this. */
5490 gcc_checking_assert (rtx_all_subrtx_bounds
[code
].count
<= 3);
5492 for (; format
[i
]; ++i
)
5493 if (format
[i
] == 'E' || format
[i
] == 'V' || format
[i
] == 'e')
5499 /* Initialize non_rtx_starting_operands, which is used to speed up
5500 for_each_rtx, and rtx_all_subrtx_bounds. */
5505 for (i
= 0; i
< NUM_RTX_CODE
; i
++)
5507 const char *format
= GET_RTX_FORMAT (i
);
5508 const char *first
= strpbrk (format
, "eEV");
5509 non_rtx_starting_operands
[i
] = first
? first
- format
: -1;
5510 if (!setup_reg_subrtx_bounds (i
))
5511 rtx_all_subrtx_bounds
[i
].count
= UCHAR_MAX
;
5512 if (GET_RTX_CLASS (i
) != RTX_CONST_OBJ
)
5513 rtx_nonconst_subrtx_bounds
[i
] = rtx_all_subrtx_bounds
[i
];
5516 init_num_sign_bit_copies_in_rep ();
5519 /* Check whether this is a constant pool constant. */
5521 constant_pool_constant_p (rtx x
)
5523 x
= avoid_constant_pool_reference (x
);
5524 return CONST_DOUBLE_P (x
);
5527 /* If M is a bitmask that selects a field of low-order bits within an item but
5528 not the entire word, return the length of the field. Return -1 otherwise.
5529 M is used in machine mode MODE. */
5532 low_bitmask_len (machine_mode mode
, unsigned HOST_WIDE_INT m
)
5534 if (mode
!= VOIDmode
)
5536 if (GET_MODE_PRECISION (mode
) > HOST_BITS_PER_WIDE_INT
)
5538 m
&= GET_MODE_MASK (mode
);
5541 return exact_log2 (m
+ 1);
5544 /* Return the mode of MEM's address. */
5547 get_address_mode (rtx mem
)
5551 gcc_assert (MEM_P (mem
));
5552 mode
= GET_MODE (XEXP (mem
, 0));
5553 if (mode
!= VOIDmode
)
5555 return targetm
.addr_space
.address_mode (MEM_ADDR_SPACE (mem
));
5558 /* Split up a CONST_DOUBLE or integer constant rtx
5559 into two rtx's for single words,
5560 storing in *FIRST the word that comes first in memory in the target
5561 and in *SECOND the other.
5563 TODO: This function needs to be rewritten to work on any size
5567 split_double (rtx value
, rtx
*first
, rtx
*second
)
5569 if (CONST_INT_P (value
))
5571 if (HOST_BITS_PER_WIDE_INT
>= (2 * BITS_PER_WORD
))
5573 /* In this case the CONST_INT holds both target words.
5574 Extract the bits from it into two word-sized pieces.
5575 Sign extend each half to HOST_WIDE_INT. */
5576 unsigned HOST_WIDE_INT low
, high
;
5577 unsigned HOST_WIDE_INT mask
, sign_bit
, sign_extend
;
5578 unsigned bits_per_word
= BITS_PER_WORD
;
5580 /* Set sign_bit to the most significant bit of a word. */
5582 sign_bit
<<= bits_per_word
- 1;
5584 /* Set mask so that all bits of the word are set. We could
5585 have used 1 << BITS_PER_WORD instead of basing the
5586 calculation on sign_bit. However, on machines where
5587 HOST_BITS_PER_WIDE_INT == BITS_PER_WORD, it could cause a
5588 compiler warning, even though the code would never be
5590 mask
= sign_bit
<< 1;
5593 /* Set sign_extend as any remaining bits. */
5594 sign_extend
= ~mask
;
5596 /* Pick the lower word and sign-extend it. */
5597 low
= INTVAL (value
);
5602 /* Pick the higher word, shifted to the least significant
5603 bits, and sign-extend it. */
5604 high
= INTVAL (value
);
5605 high
>>= bits_per_word
- 1;
5608 if (high
& sign_bit
)
5609 high
|= sign_extend
;
5611 /* Store the words in the target machine order. */
5612 if (WORDS_BIG_ENDIAN
)
5614 *first
= GEN_INT (high
);
5615 *second
= GEN_INT (low
);
5619 *first
= GEN_INT (low
);
5620 *second
= GEN_INT (high
);
5625 /* The rule for using CONST_INT for a wider mode
5626 is that we regard the value as signed.
5627 So sign-extend it. */
5628 rtx high
= (INTVAL (value
) < 0 ? constm1_rtx
: const0_rtx
);
5629 if (WORDS_BIG_ENDIAN
)
5641 else if (GET_CODE (value
) == CONST_WIDE_INT
)
5643 /* All of this is scary code and needs to be converted to
5644 properly work with any size integer. */
5645 gcc_assert (CONST_WIDE_INT_NUNITS (value
) == 2);
5646 if (WORDS_BIG_ENDIAN
)
5648 *first
= GEN_INT (CONST_WIDE_INT_ELT (value
, 1));
5649 *second
= GEN_INT (CONST_WIDE_INT_ELT (value
, 0));
5653 *first
= GEN_INT (CONST_WIDE_INT_ELT (value
, 0));
5654 *second
= GEN_INT (CONST_WIDE_INT_ELT (value
, 1));
5657 else if (!CONST_DOUBLE_P (value
))
5659 if (WORDS_BIG_ENDIAN
)
5661 *first
= const0_rtx
;
5667 *second
= const0_rtx
;
5670 else if (GET_MODE (value
) == VOIDmode
5671 /* This is the old way we did CONST_DOUBLE integers. */
5672 || GET_MODE_CLASS (GET_MODE (value
)) == MODE_INT
)
5674 /* In an integer, the words are defined as most and least significant.
5675 So order them by the target's convention. */
5676 if (WORDS_BIG_ENDIAN
)
5678 *first
= GEN_INT (CONST_DOUBLE_HIGH (value
));
5679 *second
= GEN_INT (CONST_DOUBLE_LOW (value
));
5683 *first
= GEN_INT (CONST_DOUBLE_LOW (value
));
5684 *second
= GEN_INT (CONST_DOUBLE_HIGH (value
));
5691 REAL_VALUE_FROM_CONST_DOUBLE (r
, value
);
5693 /* Note, this converts the REAL_VALUE_TYPE to the target's
5694 format, splits up the floating point double and outputs
5695 exactly 32 bits of it into each of l[0] and l[1] --
5696 not necessarily BITS_PER_WORD bits. */
5697 REAL_VALUE_TO_TARGET_DOUBLE (r
, l
);
5699 /* If 32 bits is an entire word for the target, but not for the host,
5700 then sign-extend on the host so that the number will look the same
5701 way on the host that it would on the target. See for instance
5702 simplify_unary_operation. The #if is needed to avoid compiler
5705 #if HOST_BITS_PER_LONG > 32
5706 if (BITS_PER_WORD
< HOST_BITS_PER_LONG
&& BITS_PER_WORD
== 32)
5708 if (l
[0] & ((long) 1 << 31))
5709 l
[0] |= ((long) (-1) << 32);
5710 if (l
[1] & ((long) 1 << 31))
5711 l
[1] |= ((long) (-1) << 32);
5715 *first
= GEN_INT (l
[0]);
5716 *second
= GEN_INT (l
[1]);
5720 /* Return true if X is a sign_extract or zero_extract from the least
5724 lsb_bitfield_op_p (rtx x
)
5726 if (GET_RTX_CLASS (GET_CODE (x
)) == RTX_BITFIELD_OPS
)
5728 machine_mode mode
= GET_MODE (XEXP (x
, 0));
5729 HOST_WIDE_INT len
= INTVAL (XEXP (x
, 1));
5730 HOST_WIDE_INT pos
= INTVAL (XEXP (x
, 2));
5732 return (pos
== (BITS_BIG_ENDIAN
? GET_MODE_PRECISION (mode
) - len
: 0));
5737 /* Strip outer address "mutations" from LOC and return a pointer to the
5738 inner value. If OUTER_CODE is nonnull, store the code of the innermost
5739 stripped expression there.
5741 "Mutations" either convert between modes or apply some kind of
5742 extension, truncation or alignment. */
5745 strip_address_mutations (rtx
*loc
, enum rtx_code
*outer_code
)
5749 enum rtx_code code
= GET_CODE (*loc
);
5750 if (GET_RTX_CLASS (code
) == RTX_UNARY
)
5751 /* Things like SIGN_EXTEND, ZERO_EXTEND and TRUNCATE can be
5752 used to convert between pointer sizes. */
5753 loc
= &XEXP (*loc
, 0);
5754 else if (lsb_bitfield_op_p (*loc
))
5755 /* A [SIGN|ZERO]_EXTRACT from the least significant bit effectively
5756 acts as a combined truncation and extension. */
5757 loc
= &XEXP (*loc
, 0);
5758 else if (code
== AND
&& CONST_INT_P (XEXP (*loc
, 1)))
5759 /* (and ... (const_int -X)) is used to align to X bytes. */
5760 loc
= &XEXP (*loc
, 0);
5761 else if (code
== SUBREG
5762 && !OBJECT_P (SUBREG_REG (*loc
))
5763 && subreg_lowpart_p (*loc
))
5764 /* (subreg (operator ...) ...) inside and is used for mode
5766 loc
= &SUBREG_REG (*loc
);
5774 /* Return true if CODE applies some kind of scale. The scaled value is
5775 is the first operand and the scale is the second. */
5778 binary_scale_code_p (enum rtx_code code
)
5780 return (code
== MULT
5782 /* Needed by ARM targets. */
5786 || code
== ROTATERT
);
5789 /* If *INNER can be interpreted as a base, return a pointer to the inner term
5790 (see address_info). Return null otherwise. */
5793 get_base_term (rtx
*inner
)
5795 if (GET_CODE (*inner
) == LO_SUM
)
5796 inner
= strip_address_mutations (&XEXP (*inner
, 0));
5799 || GET_CODE (*inner
) == SUBREG
5800 || GET_CODE (*inner
) == SCRATCH
)
5805 /* If *INNER can be interpreted as an index, return a pointer to the inner term
5806 (see address_info). Return null otherwise. */
5809 get_index_term (rtx
*inner
)
5811 /* At present, only constant scales are allowed. */
5812 if (binary_scale_code_p (GET_CODE (*inner
)) && CONSTANT_P (XEXP (*inner
, 1)))
5813 inner
= strip_address_mutations (&XEXP (*inner
, 0));
5816 || GET_CODE (*inner
) == SUBREG
)
5821 /* Set the segment part of address INFO to LOC, given that INNER is the
5825 set_address_segment (struct address_info
*info
, rtx
*loc
, rtx
*inner
)
5827 gcc_assert (!info
->segment
);
5828 info
->segment
= loc
;
5829 info
->segment_term
= inner
;
5832 /* Set the base part of address INFO to LOC, given that INNER is the
5836 set_address_base (struct address_info
*info
, rtx
*loc
, rtx
*inner
)
5838 gcc_assert (!info
->base
);
5840 info
->base_term
= inner
;
5843 /* Set the index part of address INFO to LOC, given that INNER is the
5847 set_address_index (struct address_info
*info
, rtx
*loc
, rtx
*inner
)
5849 gcc_assert (!info
->index
);
5851 info
->index_term
= inner
;
5854 /* Set the displacement part of address INFO to LOC, given that INNER
5855 is the constant term. */
5858 set_address_disp (struct address_info
*info
, rtx
*loc
, rtx
*inner
)
5860 gcc_assert (!info
->disp
);
5862 info
->disp_term
= inner
;
5865 /* INFO->INNER describes a {PRE,POST}_{INC,DEC} address. Set up the
5866 rest of INFO accordingly. */
5869 decompose_incdec_address (struct address_info
*info
)
5871 info
->autoinc_p
= true;
5873 rtx
*base
= &XEXP (*info
->inner
, 0);
5874 set_address_base (info
, base
, base
);
5875 gcc_checking_assert (info
->base
== info
->base_term
);
5877 /* These addresses are only valid when the size of the addressed
5879 gcc_checking_assert (info
->mode
!= VOIDmode
);
5882 /* INFO->INNER describes a {PRE,POST}_MODIFY address. Set up the rest
5883 of INFO accordingly. */
5886 decompose_automod_address (struct address_info
*info
)
5888 info
->autoinc_p
= true;
5890 rtx
*base
= &XEXP (*info
->inner
, 0);
5891 set_address_base (info
, base
, base
);
5892 gcc_checking_assert (info
->base
== info
->base_term
);
5894 rtx plus
= XEXP (*info
->inner
, 1);
5895 gcc_assert (GET_CODE (plus
) == PLUS
);
5897 info
->base_term2
= &XEXP (plus
, 0);
5898 gcc_checking_assert (rtx_equal_p (*info
->base_term
, *info
->base_term2
));
5900 rtx
*step
= &XEXP (plus
, 1);
5901 rtx
*inner_step
= strip_address_mutations (step
);
5902 if (CONSTANT_P (*inner_step
))
5903 set_address_disp (info
, step
, inner_step
);
5905 set_address_index (info
, step
, inner_step
);
5908 /* Treat *LOC as a tree of PLUS operands and store pointers to the summed
5909 values in [PTR, END). Return a pointer to the end of the used array. */
5912 extract_plus_operands (rtx
*loc
, rtx
**ptr
, rtx
**end
)
5915 if (GET_CODE (x
) == PLUS
)
5917 ptr
= extract_plus_operands (&XEXP (x
, 0), ptr
, end
);
5918 ptr
= extract_plus_operands (&XEXP (x
, 1), ptr
, end
);
5922 gcc_assert (ptr
!= end
);
5928 /* Evaluate the likelihood of X being a base or index value, returning
5929 positive if it is likely to be a base, negative if it is likely to be
5930 an index, and 0 if we can't tell. Make the magnitude of the return
5931 value reflect the amount of confidence we have in the answer.
5933 MODE, AS, OUTER_CODE and INDEX_CODE are as for ok_for_base_p_1. */
5936 baseness (rtx x
, machine_mode mode
, addr_space_t as
,
5937 enum rtx_code outer_code
, enum rtx_code index_code
)
5939 /* Believe *_POINTER unless the address shape requires otherwise. */
5940 if (REG_P (x
) && REG_POINTER (x
))
5942 if (MEM_P (x
) && MEM_POINTER (x
))
5945 if (REG_P (x
) && HARD_REGISTER_P (x
))
5947 /* X is a hard register. If it only fits one of the base
5948 or index classes, choose that interpretation. */
5949 int regno
= REGNO (x
);
5950 bool base_p
= ok_for_base_p_1 (regno
, mode
, as
, outer_code
, index_code
);
5951 bool index_p
= REGNO_OK_FOR_INDEX_P (regno
);
5952 if (base_p
!= index_p
)
5953 return base_p
? 1 : -1;
5958 /* INFO->INNER describes a normal, non-automodified address.
5959 Fill in the rest of INFO accordingly. */
5962 decompose_normal_address (struct address_info
*info
)
5964 /* Treat the address as the sum of up to four values. */
5966 size_t n_ops
= extract_plus_operands (info
->inner
, ops
,
5967 ops
+ ARRAY_SIZE (ops
)) - ops
;
5969 /* If there is more than one component, any base component is in a PLUS. */
5971 info
->base_outer_code
= PLUS
;
5973 /* Try to classify each sum operand now. Leave those that could be
5974 either a base or an index in OPS. */
5977 for (size_t in
= 0; in
< n_ops
; ++in
)
5980 rtx
*inner
= strip_address_mutations (loc
);
5981 if (CONSTANT_P (*inner
))
5982 set_address_disp (info
, loc
, inner
);
5983 else if (GET_CODE (*inner
) == UNSPEC
)
5984 set_address_segment (info
, loc
, inner
);
5987 /* The only other possibilities are a base or an index. */
5988 rtx
*base_term
= get_base_term (inner
);
5989 rtx
*index_term
= get_index_term (inner
);
5990 gcc_assert (base_term
|| index_term
);
5992 set_address_index (info
, loc
, index_term
);
5993 else if (!index_term
)
5994 set_address_base (info
, loc
, base_term
);
5997 gcc_assert (base_term
== index_term
);
5999 inner_ops
[out
] = base_term
;
6005 /* Classify the remaining OPS members as bases and indexes. */
6008 /* If we haven't seen a base or an index yet, assume that this is
6009 the base. If we were confident that another term was the base
6010 or index, treat the remaining operand as the other kind. */
6012 set_address_base (info
, ops
[0], inner_ops
[0]);
6014 set_address_index (info
, ops
[0], inner_ops
[0]);
6018 /* In the event of a tie, assume the base comes first. */
6019 if (baseness (*inner_ops
[0], info
->mode
, info
->as
, PLUS
,
6021 >= baseness (*inner_ops
[1], info
->mode
, info
->as
, PLUS
,
6022 GET_CODE (*ops
[0])))
6024 set_address_base (info
, ops
[0], inner_ops
[0]);
6025 set_address_index (info
, ops
[1], inner_ops
[1]);
6029 set_address_base (info
, ops
[1], inner_ops
[1]);
6030 set_address_index (info
, ops
[0], inner_ops
[0]);
6034 gcc_assert (out
== 0);
6037 /* Describe address *LOC in *INFO. MODE is the mode of the addressed value,
6038 or VOIDmode if not known. AS is the address space associated with LOC.
6039 OUTER_CODE is MEM if *LOC is a MEM address and ADDRESS otherwise. */
6042 decompose_address (struct address_info
*info
, rtx
*loc
, machine_mode mode
,
6043 addr_space_t as
, enum rtx_code outer_code
)
6045 memset (info
, 0, sizeof (*info
));
6048 info
->addr_outer_code
= outer_code
;
6050 info
->inner
= strip_address_mutations (loc
, &outer_code
);
6051 info
->base_outer_code
= outer_code
;
6052 switch (GET_CODE (*info
->inner
))
6058 decompose_incdec_address (info
);
6063 decompose_automod_address (info
);
6067 decompose_normal_address (info
);
6072 /* Describe address operand LOC in INFO. */
6075 decompose_lea_address (struct address_info
*info
, rtx
*loc
)
6077 decompose_address (info
, loc
, VOIDmode
, ADDR_SPACE_GENERIC
, ADDRESS
);
6080 /* Describe the address of MEM X in INFO. */
6083 decompose_mem_address (struct address_info
*info
, rtx x
)
6085 gcc_assert (MEM_P (x
));
6086 decompose_address (info
, &XEXP (x
, 0), GET_MODE (x
),
6087 MEM_ADDR_SPACE (x
), MEM
);
6090 /* Update INFO after a change to the address it describes. */
6093 update_address (struct address_info
*info
)
6095 decompose_address (info
, info
->outer
, info
->mode
, info
->as
,
6096 info
->addr_outer_code
);
6099 /* Return the scale applied to *INFO->INDEX_TERM, or 0 if the index is
6100 more complicated than that. */
6103 get_index_scale (const struct address_info
*info
)
6105 rtx index
= *info
->index
;
6106 if (GET_CODE (index
) == MULT
6107 && CONST_INT_P (XEXP (index
, 1))
6108 && info
->index_term
== &XEXP (index
, 0))
6109 return INTVAL (XEXP (index
, 1));
6111 if (GET_CODE (index
) == ASHIFT
6112 && CONST_INT_P (XEXP (index
, 1))
6113 && info
->index_term
== &XEXP (index
, 0))
6114 return (HOST_WIDE_INT
) 1 << INTVAL (XEXP (index
, 1));
6116 if (info
->index
== info
->index_term
)
6122 /* Return the "index code" of INFO, in the form required by
6126 get_index_code (const struct address_info
*info
)
6129 return GET_CODE (*info
->index
);
6132 return GET_CODE (*info
->disp
);
6137 /* Return true if X contains a thread-local symbol. */
6140 tls_referenced_p (const_rtx x
)
6142 if (!targetm
.have_tls
)
6145 subrtx_iterator::array_type array
;
6146 FOR_EACH_SUBRTX (iter
, array
, x
, ALL
)
6147 if (GET_CODE (*iter
) == SYMBOL_REF
&& SYMBOL_REF_TLS_MODEL (*iter
) != 0)