2015-01-14 Sandra Loosemore <sandra@codesourcery.com>
[official-gcc.git] / gcc / ree.c
blob2fea2c880cf7aa6133f04a0b487ed6cf414f2dba
1 /* Redundant Extension Elimination pass for the GNU compiler.
2 Copyright (C) 2010-2015 Free Software Foundation, Inc.
3 Contributed by Ilya Enkovich (ilya.enkovich@intel.com)
5 Based on the Redundant Zero-extension elimination pass contributed by
6 Sriraman Tallam (tmsriram@google.com) and Silvius Rus (rus@google.com).
8 This file is part of GCC.
10 GCC is free software; you can redistribute it and/or modify it under
11 the terms of the GNU General Public License as published by the Free
12 Software Foundation; either version 3, or (at your option) any later
13 version.
15 GCC is distributed in the hope that it will be useful, but WITHOUT ANY
16 WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
18 for more details.
20 You should have received a copy of the GNU General Public License
21 along with GCC; see the file COPYING3. If not see
22 <http://www.gnu.org/licenses/>. */
25 /* Problem Description :
26 --------------------
27 This pass is intended to remove redundant extension instructions.
28 Such instructions appear for different reasons. We expect some of
29 them due to implicit zero-extension in 64-bit registers after writing
30 to their lower 32-bit half (e.g. for the x86-64 architecture).
31 Another possible reason is a type cast which follows a load (for
32 instance a register restore) and which can be combined into a single
33 instruction, and for which earlier local passes, e.g. the combiner,
34 weren't able to optimize.
36 How does this pass work ?
37 --------------------------
39 This pass is run after register allocation. Hence, all registers that
40 this pass deals with are hard registers. This pass first looks for an
41 extension instruction that could possibly be redundant. Such extension
42 instructions show up in RTL with the pattern :
43 (set (reg:<SWI248> x) (any_extend:<SWI248> (reg:<SWI124> x))),
44 where x can be any hard register.
45 Now, this pass tries to eliminate this instruction by merging the
46 extension with the definitions of register x. For instance, if
47 one of the definitions of register x was :
48 (set (reg:SI x) (plus:SI (reg:SI z1) (reg:SI z2))),
49 followed by extension :
50 (set (reg:DI x) (zero_extend:DI (reg:SI x)))
51 then the combination converts this into :
52 (set (reg:DI x) (zero_extend:DI (plus:SI (reg:SI z1) (reg:SI z2)))).
53 If all the merged definitions are recognizable assembly instructions,
54 the extension is effectively eliminated.
56 For example, for the x86-64 architecture, implicit zero-extensions
57 are captured with appropriate patterns in the i386.md file. Hence,
58 these merged definition can be matched to a single assembly instruction.
59 The original extension instruction is then deleted if all the
60 definitions can be merged.
62 However, there are cases where the definition instruction cannot be
63 merged with an extension. Examples are CALL instructions. In such
64 cases, the original extension is not redundant and this pass does
65 not delete it.
67 Handling conditional moves :
68 ----------------------------
70 Architectures like x86-64 support conditional moves whose semantics for
71 extension differ from the other instructions. For instance, the
72 instruction *cmov ebx, eax*
73 zero-extends eax onto rax only when the move from ebx to eax happens.
74 Otherwise, eax may not be zero-extended. Consider conditional moves as
75 RTL instructions of the form
76 (set (reg:SI x) (if_then_else (cond) (reg:SI y) (reg:SI z))).
77 This pass tries to merge an extension with a conditional move by
78 actually merging the definitions of y and z with an extension and then
79 converting the conditional move into :
80 (set (reg:DI x) (if_then_else (cond) (reg:DI y) (reg:DI z))).
81 Since registers y and z are extended, register x will also be extended
82 after the conditional move. Note that this step has to be done
83 transitively since the definition of a conditional copy can be
84 another conditional copy.
86 Motivating Example I :
87 ---------------------
88 For this program :
89 **********************************************
90 bad_code.c
92 int mask[1000];
94 int foo(unsigned x)
96 if (x < 10)
97 x = x * 45;
98 else
99 x = x * 78;
100 return mask[x];
102 **********************************************
104 $ gcc -O2 bad_code.c
105 ........
106 400315: b8 4e 00 00 00 mov $0x4e,%eax
107 40031a: 0f af f8 imul %eax,%edi
108 40031d: 89 ff mov %edi,%edi - useless extension
109 40031f: 8b 04 bd 60 19 40 00 mov 0x401960(,%rdi,4),%eax
110 400326: c3 retq
111 ......
112 400330: ba 2d 00 00 00 mov $0x2d,%edx
113 400335: 0f af fa imul %edx,%edi
114 400338: 89 ff mov %edi,%edi - useless extension
115 40033a: 8b 04 bd 60 19 40 00 mov 0x401960(,%rdi,4),%eax
116 400341: c3 retq
118 $ gcc -O2 -free bad_code.c
119 ......
120 400315: 6b ff 4e imul $0x4e,%edi,%edi
121 400318: 8b 04 bd 40 19 40 00 mov 0x401940(,%rdi,4),%eax
122 40031f: c3 retq
123 400320: 6b ff 2d imul $0x2d,%edi,%edi
124 400323: 8b 04 bd 40 19 40 00 mov 0x401940(,%rdi,4),%eax
125 40032a: c3 retq
127 Motivating Example II :
128 ---------------------
130 Here is an example with a conditional move.
132 For this program :
133 **********************************************
135 unsigned long long foo(unsigned x , unsigned y)
137 unsigned z;
138 if (x > 100)
139 z = x + y;
140 else
141 z = x - y;
142 return (unsigned long long)(z);
145 $ gcc -O2 bad_code.c
146 ............
147 400360: 8d 14 3e lea (%rsi,%rdi,1),%edx
148 400363: 89 f8 mov %edi,%eax
149 400365: 29 f0 sub %esi,%eax
150 400367: 83 ff 65 cmp $0x65,%edi
151 40036a: 0f 43 c2 cmovae %edx,%eax
152 40036d: 89 c0 mov %eax,%eax - useless extension
153 40036f: c3 retq
155 $ gcc -O2 -free bad_code.c
156 .............
157 400360: 89 fa mov %edi,%edx
158 400362: 8d 04 3e lea (%rsi,%rdi,1),%eax
159 400365: 29 f2 sub %esi,%edx
160 400367: 83 ff 65 cmp $0x65,%edi
161 40036a: 89 d6 mov %edx,%esi
162 40036c: 48 0f 42 c6 cmovb %rsi,%rax
163 400370: c3 retq
165 Motivating Example III :
166 ---------------------
168 Here is an example with a type cast.
170 For this program :
171 **********************************************
173 void test(int size, unsigned char *in, unsigned char *out)
175 int i;
176 unsigned char xr, xg, xy=0;
178 for (i = 0; i < size; i++) {
179 xr = *in++;
180 xg = *in++;
181 xy = (unsigned char) ((19595*xr + 38470*xg) >> 16);
182 *out++ = xy;
186 $ gcc -O2 bad_code.c
187 ............
188 10: 0f b6 0e movzbl (%rsi),%ecx
189 13: 0f b6 46 01 movzbl 0x1(%rsi),%eax
190 17: 48 83 c6 02 add $0x2,%rsi
191 1b: 0f b6 c9 movzbl %cl,%ecx - useless extension
192 1e: 0f b6 c0 movzbl %al,%eax - useless extension
193 21: 69 c9 8b 4c 00 00 imul $0x4c8b,%ecx,%ecx
194 27: 69 c0 46 96 00 00 imul $0x9646,%eax,%eax
196 $ gcc -O2 -free bad_code.c
197 .............
198 10: 0f b6 0e movzbl (%rsi),%ecx
199 13: 0f b6 46 01 movzbl 0x1(%rsi),%eax
200 17: 48 83 c6 02 add $0x2,%rsi
201 1b: 69 c9 8b 4c 00 00 imul $0x4c8b,%ecx,%ecx
202 21: 69 c0 46 96 00 00 imul $0x9646,%eax,%eax
204 Usefulness :
205 ----------
207 The original redundant zero-extension elimination pass reported reduction
208 of the dynamic instruction count of a compression benchmark by 2.8% and
209 improvement of its run time by about 1%.
211 The additional performance gain with the enhanced pass is mostly expected
212 on in-order architectures where redundancy cannot be compensated by out of
213 order execution. Measurements showed up to 10% performance gain (reduced
214 run time) on EEMBC 2.0 benchmarks on Atom processor with geomean performance
215 gain 1%. */
218 #include "config.h"
219 #include "system.h"
220 #include "coretypes.h"
221 #include "tm.h"
222 #include "rtl.h"
223 #include "hash-set.h"
224 #include "machmode.h"
225 #include "vec.h"
226 #include "double-int.h"
227 #include "input.h"
228 #include "alias.h"
229 #include "symtab.h"
230 #include "wide-int.h"
231 #include "inchash.h"
232 #include "tree.h"
233 #include "tm_p.h"
234 #include "flags.h"
235 #include "regs.h"
236 #include "hard-reg-set.h"
237 #include "predict.h"
238 #include "machmode.h"
239 #include "input.h"
240 #include "function.h"
241 #include "dominance.h"
242 #include "cfg.h"
243 #include "cfgrtl.h"
244 #include "basic-block.h"
245 #include "insn-config.h"
246 #include "expr.h"
247 #include "insn-attr.h"
248 #include "recog.h"
249 #include "diagnostic-core.h"
250 #include "target.h"
251 #include "insn-codes.h"
252 #include "optabs.h"
253 #include "rtlhooks-def.h"
254 #include "params.h"
255 #include "tree-pass.h"
256 #include "df.h"
257 #include "hash-map.h"
258 #include "is-a.h"
259 #include "plugin-api.h"
260 #include "ipa-ref.h"
261 #include "cgraph.h"
263 /* This structure represents a candidate for elimination. */
265 typedef struct ext_cand
267 /* The expression. */
268 const_rtx expr;
270 /* The kind of extension. */
271 enum rtx_code code;
273 /* The destination mode. */
274 machine_mode mode;
276 /* The instruction where it lives. */
277 rtx_insn *insn;
278 } ext_cand;
281 static int max_insn_uid;
283 /* Update or remove REG_EQUAL or REG_EQUIV notes for INSN. */
285 static bool
286 update_reg_equal_equiv_notes (rtx_insn *insn, machine_mode new_mode,
287 machine_mode old_mode, enum rtx_code code)
289 rtx *loc = &REG_NOTES (insn);
290 while (*loc)
292 enum reg_note kind = REG_NOTE_KIND (*loc);
293 if (kind == REG_EQUAL || kind == REG_EQUIV)
295 rtx orig_src = XEXP (*loc, 0);
296 /* Update equivalency constants. Recall that RTL constants are
297 sign-extended. */
298 if (GET_CODE (orig_src) == CONST_INT
299 && HOST_BITS_PER_WIDE_INT >= GET_MODE_BITSIZE (new_mode))
301 if (INTVAL (orig_src) >= 0 || code == SIGN_EXTEND)
302 /* Nothing needed. */;
303 else
305 /* Zero-extend the negative constant by masking out the
306 bits outside the source mode. */
307 rtx new_const_int
308 = gen_int_mode (INTVAL (orig_src)
309 & GET_MODE_MASK (old_mode),
310 new_mode);
311 if (!validate_change (insn, &XEXP (*loc, 0),
312 new_const_int, true))
313 return false;
315 loc = &XEXP (*loc, 1);
317 /* Drop all other notes, they assume a wrong mode. */
318 else if (!validate_change (insn, loc, XEXP (*loc, 1), true))
319 return false;
321 else
322 loc = &XEXP (*loc, 1);
324 return true;
327 /* Given a insn (CURR_INSN), an extension candidate for removal (CAND)
328 and a pointer to the SET rtx (ORIG_SET) that needs to be modified,
329 this code modifies the SET rtx to a new SET rtx that extends the
330 right hand expression into a register on the left hand side. Note
331 that multiple assumptions are made about the nature of the set that
332 needs to be true for this to work and is called from merge_def_and_ext.
334 Original :
335 (set (reg a) (expression))
337 Transform :
338 (set (reg a) (any_extend (expression)))
340 Special Cases :
341 If the expression is a constant or another extension, then directly
342 assign it to the register. */
344 static bool
345 combine_set_extension (ext_cand *cand, rtx_insn *curr_insn, rtx *orig_set)
347 rtx orig_src = SET_SRC (*orig_set);
348 machine_mode orig_mode = GET_MODE (SET_DEST (*orig_set));
349 rtx new_set;
350 rtx cand_pat = PATTERN (cand->insn);
352 /* If the extension's source/destination registers are not the same
353 then we need to change the original load to reference the destination
354 of the extension. Then we need to emit a copy from that destination
355 to the original destination of the load. */
356 rtx new_reg;
357 bool copy_needed
358 = (REGNO (SET_DEST (cand_pat)) != REGNO (XEXP (SET_SRC (cand_pat), 0)));
359 if (copy_needed)
360 new_reg = gen_rtx_REG (cand->mode, REGNO (SET_DEST (cand_pat)));
361 else
362 new_reg = gen_rtx_REG (cand->mode, REGNO (SET_DEST (*orig_set)));
364 #if 0
365 /* Rethinking test. Temporarily disabled. */
366 /* We're going to be widening the result of DEF_INSN, ensure that doing so
367 doesn't change the number of hard registers needed for the result. */
368 if (HARD_REGNO_NREGS (REGNO (new_reg), cand->mode)
369 != HARD_REGNO_NREGS (REGNO (SET_DEST (*orig_set)),
370 GET_MODE (SET_DEST (*orig_set))))
371 return false;
372 #endif
374 /* Merge constants by directly moving the constant into the register under
375 some conditions. Recall that RTL constants are sign-extended. */
376 if (GET_CODE (orig_src) == CONST_INT
377 && HOST_BITS_PER_WIDE_INT >= GET_MODE_BITSIZE (cand->mode))
379 if (INTVAL (orig_src) >= 0 || cand->code == SIGN_EXTEND)
380 new_set = gen_rtx_SET (VOIDmode, new_reg, orig_src);
381 else
383 /* Zero-extend the negative constant by masking out the bits outside
384 the source mode. */
385 rtx new_const_int
386 = gen_int_mode (INTVAL (orig_src) & GET_MODE_MASK (orig_mode),
387 GET_MODE (new_reg));
388 new_set = gen_rtx_SET (VOIDmode, new_reg, new_const_int);
391 else if (GET_MODE (orig_src) == VOIDmode)
393 /* This is mostly due to a call insn that should not be optimized. */
394 return false;
396 else if (GET_CODE (orig_src) == cand->code)
398 /* Here is a sequence of two extensions. Try to merge them. */
399 rtx temp_extension
400 = gen_rtx_fmt_e (cand->code, cand->mode, XEXP (orig_src, 0));
401 rtx simplified_temp_extension = simplify_rtx (temp_extension);
402 if (simplified_temp_extension)
403 temp_extension = simplified_temp_extension;
404 new_set = gen_rtx_SET (VOIDmode, new_reg, temp_extension);
406 else if (GET_CODE (orig_src) == IF_THEN_ELSE)
408 /* Only IF_THEN_ELSE of phi-type copies are combined. Otherwise,
409 in general, IF_THEN_ELSE should not be combined. */
410 return false;
412 else
414 /* This is the normal case. */
415 rtx temp_extension
416 = gen_rtx_fmt_e (cand->code, cand->mode, orig_src);
417 rtx simplified_temp_extension = simplify_rtx (temp_extension);
418 if (simplified_temp_extension)
419 temp_extension = simplified_temp_extension;
420 new_set = gen_rtx_SET (VOIDmode, new_reg, temp_extension);
423 /* This change is a part of a group of changes. Hence,
424 validate_change will not try to commit the change. */
425 if (validate_change (curr_insn, orig_set, new_set, true)
426 && update_reg_equal_equiv_notes (curr_insn, cand->mode, orig_mode,
427 cand->code))
429 if (dump_file)
431 fprintf (dump_file,
432 "Tentatively merged extension with definition %s:\n",
433 (copy_needed) ? "(copy needed)" : "");
434 print_rtl_single (dump_file, curr_insn);
436 return true;
439 return false;
442 /* Treat if_then_else insns, where the operands of both branches
443 are registers, as copies. For instance,
444 Original :
445 (set (reg:SI a) (if_then_else (cond) (reg:SI b) (reg:SI c)))
446 Transformed :
447 (set (reg:DI a) (if_then_else (cond) (reg:DI b) (reg:DI c)))
448 DEF_INSN is the if_then_else insn. */
450 static bool
451 transform_ifelse (ext_cand *cand, rtx_insn *def_insn)
453 rtx set_insn = PATTERN (def_insn);
454 rtx srcreg, dstreg, srcreg2;
455 rtx map_srcreg, map_dstreg, map_srcreg2;
456 rtx ifexpr;
457 rtx cond;
458 rtx new_set;
460 gcc_assert (GET_CODE (set_insn) == SET);
462 cond = XEXP (SET_SRC (set_insn), 0);
463 dstreg = SET_DEST (set_insn);
464 srcreg = XEXP (SET_SRC (set_insn), 1);
465 srcreg2 = XEXP (SET_SRC (set_insn), 2);
466 /* If the conditional move already has the right or wider mode,
467 there is nothing to do. */
468 if (GET_MODE_SIZE (GET_MODE (dstreg)) >= GET_MODE_SIZE (cand->mode))
469 return true;
471 map_srcreg = gen_rtx_REG (cand->mode, REGNO (srcreg));
472 map_srcreg2 = gen_rtx_REG (cand->mode, REGNO (srcreg2));
473 map_dstreg = gen_rtx_REG (cand->mode, REGNO (dstreg));
474 ifexpr = gen_rtx_IF_THEN_ELSE (cand->mode, cond, map_srcreg, map_srcreg2);
475 new_set = gen_rtx_SET (VOIDmode, map_dstreg, ifexpr);
477 if (validate_change (def_insn, &PATTERN (def_insn), new_set, true)
478 && update_reg_equal_equiv_notes (def_insn, cand->mode, GET_MODE (dstreg),
479 cand->code))
481 if (dump_file)
483 fprintf (dump_file,
484 "Mode of conditional move instruction extended:\n");
485 print_rtl_single (dump_file, def_insn);
487 return true;
490 return false;
493 /* Get all the reaching definitions of an instruction. The definitions are
494 desired for REG used in INSN. Return the definition list or NULL if a
495 definition is missing. If DEST is non-NULL, additionally push the INSN
496 of the definitions onto DEST. */
498 static struct df_link *
499 get_defs (rtx_insn *insn, rtx reg, vec<rtx_insn *> *dest)
501 df_ref use;
502 struct df_link *ref_chain, *ref_link;
504 FOR_EACH_INSN_USE (use, insn)
506 if (GET_CODE (DF_REF_REG (use)) == SUBREG)
507 return NULL;
508 if (REGNO (DF_REF_REG (use)) == REGNO (reg))
509 break;
512 gcc_assert (use != NULL);
514 ref_chain = DF_REF_CHAIN (use);
516 for (ref_link = ref_chain; ref_link; ref_link = ref_link->next)
518 /* Problem getting some definition for this instruction. */
519 if (ref_link->ref == NULL)
520 return NULL;
521 if (DF_REF_INSN_INFO (ref_link->ref) == NULL)
522 return NULL;
525 if (dest)
526 for (ref_link = ref_chain; ref_link; ref_link = ref_link->next)
527 dest->safe_push (DF_REF_INSN (ref_link->ref));
529 return ref_chain;
532 /* Return true if INSN is
533 (SET (reg REGNO (def_reg)) (if_then_else (cond) (REG x1) (REG x2)))
534 and store x1 and x2 in REG_1 and REG_2. */
536 static bool
537 is_cond_copy_insn (rtx_insn *insn, rtx *reg1, rtx *reg2)
539 rtx expr = single_set (insn);
541 if (expr != NULL_RTX
542 && GET_CODE (expr) == SET
543 && GET_CODE (SET_DEST (expr)) == REG
544 && GET_CODE (SET_SRC (expr)) == IF_THEN_ELSE
545 && GET_CODE (XEXP (SET_SRC (expr), 1)) == REG
546 && GET_CODE (XEXP (SET_SRC (expr), 2)) == REG)
548 *reg1 = XEXP (SET_SRC (expr), 1);
549 *reg2 = XEXP (SET_SRC (expr), 2);
550 return true;
553 return false;
556 enum ext_modified_kind
558 /* The insn hasn't been modified by ree pass yet. */
559 EXT_MODIFIED_NONE,
560 /* Changed into zero extension. */
561 EXT_MODIFIED_ZEXT,
562 /* Changed into sign extension. */
563 EXT_MODIFIED_SEXT
566 struct ATTRIBUTE_PACKED ext_modified
568 /* Mode from which ree has zero or sign extended the destination. */
569 ENUM_BITFIELD(machine_mode) mode : 8;
571 /* Kind of modification of the insn. */
572 ENUM_BITFIELD(ext_modified_kind) kind : 2;
574 unsigned int do_not_reextend : 1;
576 /* True if the insn is scheduled to be deleted. */
577 unsigned int deleted : 1;
580 /* Vectors used by combine_reaching_defs and its helpers. */
581 typedef struct ext_state
583 /* In order to avoid constant alloc/free, we keep these
584 4 vectors live through the entire find_and_remove_re and just
585 truncate them each time. */
586 vec<rtx_insn *> defs_list;
587 vec<rtx_insn *> copies_list;
588 vec<rtx_insn *> modified_list;
589 vec<rtx_insn *> work_list;
591 /* For instructions that have been successfully modified, this is
592 the original mode from which the insn is extending and
593 kind of extension. */
594 struct ext_modified *modified;
595 } ext_state;
597 /* Reaching Definitions of the extended register could be conditional copies
598 or regular definitions. This function separates the two types into two
599 lists, STATE->DEFS_LIST and STATE->COPIES_LIST. This is necessary because,
600 if a reaching definition is a conditional copy, merging the extension with
601 this definition is wrong. Conditional copies are merged by transitively
602 merging their definitions. The defs_list is populated with all the reaching
603 definitions of the extension instruction (EXTEND_INSN) which must be merged
604 with an extension. The copies_list contains all the conditional moves that
605 will later be extended into a wider mode conditional move if all the merges
606 are successful. The function returns false upon failure, true upon
607 success. */
609 static bool
610 make_defs_and_copies_lists (rtx_insn *extend_insn, const_rtx set_pat,
611 ext_state *state)
613 rtx src_reg = XEXP (SET_SRC (set_pat), 0);
614 bool *is_insn_visited;
615 bool ret = true;
617 state->work_list.truncate (0);
619 /* Initialize the work list. */
620 if (!get_defs (extend_insn, src_reg, &state->work_list))
621 gcc_unreachable ();
623 is_insn_visited = XCNEWVEC (bool, max_insn_uid);
625 /* Perform transitive closure for conditional copies. */
626 while (!state->work_list.is_empty ())
628 rtx_insn *def_insn = state->work_list.pop ();
629 rtx reg1, reg2;
631 gcc_assert (INSN_UID (def_insn) < max_insn_uid);
633 if (is_insn_visited[INSN_UID (def_insn)])
634 continue;
635 is_insn_visited[INSN_UID (def_insn)] = true;
637 if (is_cond_copy_insn (def_insn, &reg1, &reg2))
639 /* Push it onto the copy list first. */
640 state->copies_list.safe_push (def_insn);
642 /* Now perform the transitive closure. */
643 if (!get_defs (def_insn, reg1, &state->work_list)
644 || !get_defs (def_insn, reg2, &state->work_list))
646 ret = false;
647 break;
650 else
651 state->defs_list.safe_push (def_insn);
654 XDELETEVEC (is_insn_visited);
656 return ret;
659 /* If DEF_INSN has single SET expression, possibly buried inside
660 a PARALLEL, return the address of the SET expression, else
661 return NULL. This is similar to single_set, except that
662 single_set allows multiple SETs when all but one is dead. */
663 static rtx *
664 get_sub_rtx (rtx_insn *def_insn)
666 enum rtx_code code = GET_CODE (PATTERN (def_insn));
667 rtx *sub_rtx = NULL;
669 if (code == PARALLEL)
671 for (int i = 0; i < XVECLEN (PATTERN (def_insn), 0); i++)
673 rtx s_expr = XVECEXP (PATTERN (def_insn), 0, i);
674 if (GET_CODE (s_expr) != SET)
675 continue;
677 if (sub_rtx == NULL)
678 sub_rtx = &XVECEXP (PATTERN (def_insn), 0, i);
679 else
681 /* PARALLEL with multiple SETs. */
682 return NULL;
686 else if (code == SET)
687 sub_rtx = &PATTERN (def_insn);
688 else
690 /* It is not a PARALLEL or a SET, what could it be ? */
691 return NULL;
694 gcc_assert (sub_rtx != NULL);
695 return sub_rtx;
698 /* Merge the DEF_INSN with an extension. Calls combine_set_extension
699 on the SET pattern. */
701 static bool
702 merge_def_and_ext (ext_cand *cand, rtx_insn *def_insn, ext_state *state)
704 machine_mode ext_src_mode;
705 rtx *sub_rtx;
707 ext_src_mode = GET_MODE (XEXP (SET_SRC (cand->expr), 0));
708 sub_rtx = get_sub_rtx (def_insn);
710 if (sub_rtx == NULL)
711 return false;
713 if (REG_P (SET_DEST (*sub_rtx))
714 && (GET_MODE (SET_DEST (*sub_rtx)) == ext_src_mode
715 || ((state->modified[INSN_UID (def_insn)].kind
716 == (cand->code == ZERO_EXTEND
717 ? EXT_MODIFIED_ZEXT : EXT_MODIFIED_SEXT))
718 && state->modified[INSN_UID (def_insn)].mode
719 == ext_src_mode)))
721 if (GET_MODE_SIZE (GET_MODE (SET_DEST (*sub_rtx)))
722 >= GET_MODE_SIZE (cand->mode))
723 return true;
724 /* If def_insn is already scheduled to be deleted, don't attempt
725 to modify it. */
726 if (state->modified[INSN_UID (def_insn)].deleted)
727 return false;
728 if (combine_set_extension (cand, def_insn, sub_rtx))
730 if (state->modified[INSN_UID (def_insn)].kind == EXT_MODIFIED_NONE)
731 state->modified[INSN_UID (def_insn)].mode = ext_src_mode;
732 return true;
736 return false;
739 /* Given SRC, which should be one or more extensions of a REG, strip
740 away the extensions and return the REG. */
742 static inline rtx
743 get_extended_src_reg (rtx src)
745 while (GET_CODE (src) == SIGN_EXTEND || GET_CODE (src) == ZERO_EXTEND)
746 src = XEXP (src, 0);
747 gcc_assert (REG_P (src));
748 return src;
751 /* This function goes through all reaching defs of the source
752 of the candidate for elimination (CAND) and tries to combine
753 the extension with the definition instruction. The changes
754 are made as a group so that even if one definition cannot be
755 merged, all reaching definitions end up not being merged.
756 When a conditional copy is encountered, merging is attempted
757 transitively on its definitions. It returns true upon success
758 and false upon failure. */
760 static bool
761 combine_reaching_defs (ext_cand *cand, const_rtx set_pat, ext_state *state)
763 rtx_insn *def_insn;
764 bool merge_successful = true;
765 int i;
766 int defs_ix;
767 bool outcome;
769 state->defs_list.truncate (0);
770 state->copies_list.truncate (0);
772 outcome = make_defs_and_copies_lists (cand->insn, set_pat, state);
774 if (!outcome)
775 return false;
777 /* If the destination operand of the extension is a different
778 register than the source operand, then additional restrictions
779 are needed. Note we have to handle cases where we have nested
780 extensions in the source operand. */
781 bool copy_needed
782 = (REGNO (SET_DEST (PATTERN (cand->insn)))
783 != REGNO (get_extended_src_reg (SET_SRC (PATTERN (cand->insn)))));
784 if (copy_needed)
786 /* Considering transformation of
787 (set (reg1) (expression))
789 (set (reg2) (any_extend (reg1)))
791 into
793 (set (reg2) (any_extend (expression)))
794 (set (reg1) (reg2))
795 ... */
797 /* In theory we could handle more than one reaching def, it
798 just makes the code to update the insn stream more complex. */
799 if (state->defs_list.length () != 1)
800 return false;
802 /* We require the candidate not already be modified. It may,
803 for example have been changed from a (sign_extend (reg))
804 into (zero_extend (sign_extend (reg))).
806 Handling that case shouldn't be terribly difficult, but the code
807 here and the code to emit copies would need auditing. Until
808 we see a need, this is the safe thing to do. */
809 if (state->modified[INSN_UID (cand->insn)].kind != EXT_MODIFIED_NONE)
810 return false;
812 machine_mode dst_mode = GET_MODE (SET_DEST (PATTERN (cand->insn)));
813 rtx src_reg = get_extended_src_reg (SET_SRC (PATTERN (cand->insn)));
815 /* Ensure the number of hard registers of the copy match. */
816 if (HARD_REGNO_NREGS (REGNO (src_reg), dst_mode)
817 != HARD_REGNO_NREGS (REGNO (src_reg), GET_MODE (src_reg)))
818 return false;
820 /* There's only one reaching def. */
821 rtx_insn *def_insn = state->defs_list[0];
823 /* The defining statement must not have been modified either. */
824 if (state->modified[INSN_UID (def_insn)].kind != EXT_MODIFIED_NONE)
825 return false;
827 /* The defining statement and candidate insn must be in the same block.
828 This is merely to keep the test for safety and updating the insn
829 stream simple. Also ensure that within the block the candidate
830 follows the defining insn. */
831 basic_block bb = BLOCK_FOR_INSN (cand->insn);
832 if (bb != BLOCK_FOR_INSN (def_insn)
833 || DF_INSN_LUID (def_insn) > DF_INSN_LUID (cand->insn))
834 return false;
836 /* If there is an overlap between the destination of DEF_INSN and
837 CAND->insn, then this transformation is not safe. Note we have
838 to test in the widened mode. */
839 rtx *dest_sub_rtx = get_sub_rtx (def_insn);
840 if (dest_sub_rtx == NULL
841 || !REG_P (SET_DEST (*dest_sub_rtx)))
842 return false;
844 rtx tmp_reg = gen_rtx_REG (GET_MODE (SET_DEST (PATTERN (cand->insn))),
845 REGNO (SET_DEST (*dest_sub_rtx)));
846 if (reg_overlap_mentioned_p (tmp_reg, SET_DEST (PATTERN (cand->insn))))
847 return false;
849 /* The destination register of the extension insn must not be
850 used or set between the def_insn and cand->insn exclusive. */
851 if (reg_used_between_p (SET_DEST (PATTERN (cand->insn)),
852 def_insn, cand->insn)
853 || reg_set_between_p (SET_DEST (PATTERN (cand->insn)),
854 def_insn, cand->insn))
855 return false;
857 /* We must be able to copy between the two registers. Generate,
858 recognize and verify constraints of the copy. Also fail if this
859 generated more than one insn.
861 This generates garbage since we throw away the insn when we're
862 done, only to recreate it later if this test was successful.
864 Make sure to get the mode from the extension (cand->insn). This
865 is different than in the code to emit the copy as we have not
866 modified the defining insn yet. */
867 start_sequence ();
868 rtx pat = PATTERN (cand->insn);
869 rtx new_dst = gen_rtx_REG (GET_MODE (SET_DEST (pat)),
870 REGNO (get_extended_src_reg (SET_SRC (pat))));
871 rtx new_src = gen_rtx_REG (GET_MODE (SET_DEST (pat)),
872 REGNO (SET_DEST (pat)));
873 emit_move_insn (new_dst, new_src);
875 rtx_insn *insn = get_insns();
876 end_sequence ();
877 if (NEXT_INSN (insn))
878 return false;
879 if (recog_memoized (insn) == -1)
880 return false;
881 extract_insn (insn);
882 if (!constrain_operands (1, get_preferred_alternatives (insn, bb)))
883 return false;
887 /* If cand->insn has been already modified, update cand->mode to a wider
888 mode if possible, or punt. */
889 if (state->modified[INSN_UID (cand->insn)].kind != EXT_MODIFIED_NONE)
891 machine_mode mode;
892 rtx set;
894 if (state->modified[INSN_UID (cand->insn)].kind
895 != (cand->code == ZERO_EXTEND
896 ? EXT_MODIFIED_ZEXT : EXT_MODIFIED_SEXT)
897 || state->modified[INSN_UID (cand->insn)].mode != cand->mode
898 || (set = single_set (cand->insn)) == NULL_RTX)
899 return false;
900 mode = GET_MODE (SET_DEST (set));
901 gcc_assert (GET_MODE_SIZE (mode) >= GET_MODE_SIZE (cand->mode));
902 cand->mode = mode;
905 merge_successful = true;
907 /* Go through the defs vector and try to merge all the definitions
908 in this vector. */
909 state->modified_list.truncate (0);
910 FOR_EACH_VEC_ELT (state->defs_list, defs_ix, def_insn)
912 if (merge_def_and_ext (cand, def_insn, state))
913 state->modified_list.safe_push (def_insn);
914 else
916 merge_successful = false;
917 break;
921 /* Now go through the conditional copies vector and try to merge all
922 the copies in this vector. */
923 if (merge_successful)
925 FOR_EACH_VEC_ELT (state->copies_list, i, def_insn)
927 if (transform_ifelse (cand, def_insn))
928 state->modified_list.safe_push (def_insn);
929 else
931 merge_successful = false;
932 break;
937 if (merge_successful)
939 /* Commit the changes here if possible
940 FIXME: It's an all-or-nothing scenario. Even if only one definition
941 cannot be merged, we entirely give up. In the future, we should allow
942 extensions to be partially eliminated along those paths where the
943 definitions could be merged. */
944 if (apply_change_group ())
946 if (dump_file)
947 fprintf (dump_file, "All merges were successful.\n");
949 FOR_EACH_VEC_ELT (state->modified_list, i, def_insn)
951 ext_modified *modified = &state->modified[INSN_UID (def_insn)];
952 if (modified->kind == EXT_MODIFIED_NONE)
953 modified->kind = (cand->code == ZERO_EXTEND ? EXT_MODIFIED_ZEXT
954 : EXT_MODIFIED_SEXT);
956 if (copy_needed)
957 modified->do_not_reextend = 1;
959 return true;
961 else
963 /* Changes need not be cancelled explicitly as apply_change_group
964 does it. Print list of definitions in the dump_file for debug
965 purposes. This extension cannot be deleted. */
966 if (dump_file)
968 fprintf (dump_file,
969 "Merge cancelled, non-mergeable definitions:\n");
970 FOR_EACH_VEC_ELT (state->modified_list, i, def_insn)
971 print_rtl_single (dump_file, def_insn);
975 else
977 /* Cancel any changes that have been made so far. */
978 cancel_changes (0);
981 return false;
984 /* Add an extension pattern that could be eliminated. */
986 static void
987 add_removable_extension (const_rtx expr, rtx_insn *insn,
988 vec<ext_cand> *insn_list,
989 unsigned *def_map)
991 enum rtx_code code;
992 machine_mode mode;
993 unsigned int idx;
994 rtx src, dest;
996 /* We are looking for SET (REG N) (ANY_EXTEND (REG N)). */
997 if (GET_CODE (expr) != SET)
998 return;
1000 src = SET_SRC (expr);
1001 code = GET_CODE (src);
1002 dest = SET_DEST (expr);
1003 mode = GET_MODE (dest);
1005 if (REG_P (dest)
1006 && (code == SIGN_EXTEND || code == ZERO_EXTEND)
1007 && REG_P (XEXP (src, 0)))
1009 struct df_link *defs, *def;
1010 ext_cand *cand;
1012 /* First, make sure we can get all the reaching definitions. */
1013 defs = get_defs (insn, XEXP (src, 0), NULL);
1014 if (!defs)
1016 if (dump_file)
1018 fprintf (dump_file, "Cannot eliminate extension:\n");
1019 print_rtl_single (dump_file, insn);
1020 fprintf (dump_file, " because of missing definition(s)\n");
1022 return;
1025 /* Second, make sure the reaching definitions don't feed another and
1026 different extension. FIXME: this obviously can be improved. */
1027 for (def = defs; def; def = def->next)
1028 if ((idx = def_map[INSN_UID (DF_REF_INSN (def->ref))])
1029 && idx != -1U
1030 && (cand = &(*insn_list)[idx - 1])
1031 && cand->code != code)
1033 if (dump_file)
1035 fprintf (dump_file, "Cannot eliminate extension:\n");
1036 print_rtl_single (dump_file, insn);
1037 fprintf (dump_file, " because of other extension\n");
1039 return;
1041 /* For vector mode extensions, ensure that all uses of the
1042 XEXP (src, 0) register are the same extension (both code
1043 and to which mode), as unlike integral extensions lowpart
1044 subreg of the sign/zero extended register are not equal
1045 to the original register, so we have to change all uses or
1046 none. */
1047 else if (VECTOR_MODE_P (GET_MODE (XEXP (src, 0))))
1049 if (idx == 0)
1051 struct df_link *ref_chain, *ref_link;
1053 ref_chain = DF_REF_CHAIN (def->ref);
1054 for (ref_link = ref_chain; ref_link; ref_link = ref_link->next)
1056 if (ref_link->ref == NULL
1057 || DF_REF_INSN_INFO (ref_link->ref) == NULL)
1059 idx = -1U;
1060 break;
1062 rtx_insn *use_insn = DF_REF_INSN (ref_link->ref);
1063 const_rtx use_set;
1064 if (use_insn == insn || DEBUG_INSN_P (use_insn))
1065 continue;
1066 if (!(use_set = single_set (use_insn))
1067 || !REG_P (SET_DEST (use_set))
1068 || GET_MODE (SET_DEST (use_set)) != GET_MODE (dest)
1069 || GET_CODE (SET_SRC (use_set)) != code
1070 || !rtx_equal_p (XEXP (SET_SRC (use_set), 0),
1071 XEXP (src, 0)))
1073 idx = -1U;
1074 break;
1077 if (idx == -1U)
1078 def_map[INSN_UID (DF_REF_INSN (def->ref))] = idx;
1080 if (idx == -1U)
1082 if (dump_file)
1084 fprintf (dump_file, "Cannot eliminate extension:\n");
1085 print_rtl_single (dump_file, insn);
1086 fprintf (dump_file,
1087 " because some vector uses aren't extension\n");
1089 return;
1093 /* Then add the candidate to the list and insert the reaching definitions
1094 into the definition map. */
1095 ext_cand e = {expr, code, mode, insn};
1096 insn_list->safe_push (e);
1097 idx = insn_list->length ();
1099 for (def = defs; def; def = def->next)
1100 def_map[INSN_UID (DF_REF_INSN (def->ref))] = idx;
1104 /* Traverse the instruction stream looking for extensions and return the
1105 list of candidates. */
1107 static vec<ext_cand>
1108 find_removable_extensions (void)
1110 vec<ext_cand> insn_list = vNULL;
1111 basic_block bb;
1112 rtx_insn *insn;
1113 rtx set;
1114 unsigned *def_map = XCNEWVEC (unsigned, max_insn_uid);
1116 FOR_EACH_BB_FN (bb, cfun)
1117 FOR_BB_INSNS (bb, insn)
1119 if (!NONDEBUG_INSN_P (insn))
1120 continue;
1122 set = single_set (insn);
1123 if (set == NULL_RTX)
1124 continue;
1125 add_removable_extension (set, insn, &insn_list, def_map);
1128 XDELETEVEC (def_map);
1130 return insn_list;
1133 /* This is the main function that checks the insn stream for redundant
1134 extensions and tries to remove them if possible. */
1136 static void
1137 find_and_remove_re (void)
1139 ext_cand *curr_cand;
1140 rtx_insn *curr_insn = NULL;
1141 int num_re_opportunities = 0, num_realized = 0, i;
1142 vec<ext_cand> reinsn_list;
1143 auto_vec<rtx_insn *> reinsn_del_list;
1144 auto_vec<rtx_insn *> reinsn_copy_list;
1145 ext_state state;
1147 /* Construct DU chain to get all reaching definitions of each
1148 extension instruction. */
1149 df_set_flags (DF_RD_PRUNE_DEAD_DEFS);
1150 df_chain_add_problem (DF_UD_CHAIN + DF_DU_CHAIN);
1151 df_analyze ();
1152 df_set_flags (DF_DEFER_INSN_RESCAN);
1154 max_insn_uid = get_max_uid ();
1155 reinsn_list = find_removable_extensions ();
1156 state.defs_list.create (0);
1157 state.copies_list.create (0);
1158 state.modified_list.create (0);
1159 state.work_list.create (0);
1160 if (reinsn_list.is_empty ())
1161 state.modified = NULL;
1162 else
1163 state.modified = XCNEWVEC (struct ext_modified, max_insn_uid);
1165 FOR_EACH_VEC_ELT (reinsn_list, i, curr_cand)
1167 num_re_opportunities++;
1169 /* Try to combine the extension with the definition. */
1170 if (dump_file)
1172 fprintf (dump_file, "Trying to eliminate extension:\n");
1173 print_rtl_single (dump_file, curr_cand->insn);
1176 if (combine_reaching_defs (curr_cand, curr_cand->expr, &state))
1178 if (dump_file)
1179 fprintf (dump_file, "Eliminated the extension.\n");
1180 num_realized++;
1181 /* If the RHS of the current candidate is not (extend (reg)), then
1182 we do not allow the optimization of extensions where
1183 the source and destination registers do not match. Thus
1184 checking REG_P here is correct. */
1185 if (REG_P (XEXP (SET_SRC (PATTERN (curr_cand->insn)), 0))
1186 && (REGNO (SET_DEST (PATTERN (curr_cand->insn)))
1187 != REGNO (XEXP (SET_SRC (PATTERN (curr_cand->insn)), 0))))
1189 reinsn_copy_list.safe_push (curr_cand->insn);
1190 reinsn_copy_list.safe_push (state.defs_list[0]);
1192 reinsn_del_list.safe_push (curr_cand->insn);
1193 state.modified[INSN_UID (curr_cand->insn)].deleted = 1;
1197 /* The copy list contains pairs of insns which describe copies we
1198 need to insert into the INSN stream.
1200 The first insn in each pair is the extension insn, from which
1201 we derive the source and destination of the copy.
1203 The second insn in each pair is the memory reference where the
1204 extension will ultimately happen. We emit the new copy
1205 immediately after this insn.
1207 It may first appear that the arguments for the copy are reversed.
1208 Remember that the memory reference will be changed to refer to the
1209 destination of the extention. So we're actually emitting a copy
1210 from the new destination to the old destination. */
1211 for (unsigned int i = 0; i < reinsn_copy_list.length (); i += 2)
1213 rtx_insn *curr_insn = reinsn_copy_list[i];
1214 rtx_insn *def_insn = reinsn_copy_list[i + 1];
1216 /* Use the mode of the destination of the defining insn
1217 for the mode of the copy. This is necessary if the
1218 defining insn was used to eliminate a second extension
1219 that was wider than the first. */
1220 rtx sub_rtx = *get_sub_rtx (def_insn);
1221 rtx pat = PATTERN (curr_insn);
1222 rtx new_dst = gen_rtx_REG (GET_MODE (SET_DEST (sub_rtx)),
1223 REGNO (XEXP (SET_SRC (pat), 0)));
1224 rtx new_src = gen_rtx_REG (GET_MODE (SET_DEST (sub_rtx)),
1225 REGNO (SET_DEST (pat)));
1226 rtx set = gen_rtx_SET (VOIDmode, new_dst, new_src);
1227 emit_insn_after (set, def_insn);
1230 /* Delete all useless extensions here in one sweep. */
1231 FOR_EACH_VEC_ELT (reinsn_del_list, i, curr_insn)
1232 delete_insn (curr_insn);
1234 reinsn_list.release ();
1235 state.defs_list.release ();
1236 state.copies_list.release ();
1237 state.modified_list.release ();
1238 state.work_list.release ();
1239 XDELETEVEC (state.modified);
1241 if (dump_file && num_re_opportunities > 0)
1242 fprintf (dump_file, "Elimination opportunities = %d realized = %d\n",
1243 num_re_opportunities, num_realized);
1246 /* Find and remove redundant extensions. */
1248 static unsigned int
1249 rest_of_handle_ree (void)
1251 timevar_push (TV_REE);
1252 find_and_remove_re ();
1253 timevar_pop (TV_REE);
1254 return 0;
1257 namespace {
1259 const pass_data pass_data_ree =
1261 RTL_PASS, /* type */
1262 "ree", /* name */
1263 OPTGROUP_NONE, /* optinfo_flags */
1264 TV_REE, /* tv_id */
1265 0, /* properties_required */
1266 0, /* properties_provided */
1267 0, /* properties_destroyed */
1268 0, /* todo_flags_start */
1269 TODO_df_finish, /* todo_flags_finish */
1272 class pass_ree : public rtl_opt_pass
1274 public:
1275 pass_ree (gcc::context *ctxt)
1276 : rtl_opt_pass (pass_data_ree, ctxt)
1279 /* opt_pass methods: */
1280 virtual bool gate (function *) { return (optimize > 0 && flag_ree); }
1281 virtual unsigned int execute (function *) { return rest_of_handle_ree (); }
1283 }; // class pass_ree
1285 } // anon namespace
1287 rtl_opt_pass *
1288 make_pass_ree (gcc::context *ctxt)
1290 return new pass_ree (ctxt);